#### TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

### 1 GBIT (128M × 8 BITS) CMOS NAND EEPROM

#### **DESCRIPTION**

The TC58NVG0S3A is a single 3.3-V 1G-bit (1,107,296,256 bits) NAND Electrically Erasable and Programmable Read-Only Memory (NAND EEPROM) organized as (2048+64) bytes  $\times$  64 pages  $\times$  1024 blocks. The device has a 2112-byte static registers which allow program and read data to be transferred between the register and the memory cell array in 2112-byte increments. The Erase operation is implemented in a single block unit (128 Kbytes + 4 Kbytes: 2112 bytes  $\times$  64 pages).

The TC58NVG0S3A is a serial-type memory device which utilizes the I/O pins for both address and data input/output as well as for command inputs. The Erase and Program operations are automatically executed making the device most suitable for applications such as solid-state file storage, voice recording, image file memory for still cameras and other systems which require high-density non-volatile memory data storage.

### **FEATURES**

Organization

 $\begin{array}{ll} \text{Memory cell array} & 2112 \times 64 \text{K} \times 8 \\ \text{Register} & 2112 \times 8 \\ \text{Page size} & 2112 \text{ bytes} \\ \text{Block size} & (128 \text{K} + 4 \text{K}) \text{ bytes} \end{array}$ 

Modes

Read, Reset, Auto Page Program Auto Block Erase, Status Read

Mode control

Serial input/output Command control

| • | Powersupply          | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |  |  |  |  |
|---|----------------------|--------------------------------------------|--|--|--|--|
| • | Program/Erase Cycles | 1E5 Cycles (With ECC)                      |  |  |  |  |

· Access time

Cell array to register 25 µs max Serial Read Cycle 50 ns min

• Operating current

 $\begin{array}{lll} \mbox{Read (50 ns cycle)} & \mbox{10 mA typ.} \\ \mbox{Program (avg.)} & \mbox{10 mA typ.} \\ \mbox{Erase (avg.)} & \mbox{10 mA typ.} \\ \mbox{Standby} & \mbox{50 } \mbox{$\mu$A max} \end{array}$ 

Package

TSOPI48-P-1220-0.50 (Weight: 0.53 g typ.)

# **PIN ASSIGNMENT** (TOP VIEW)

| NC 1 0          | 48 NC     |
|-----------------|-----------|
| NC 2            | 47        |
| NC 🛚 3          | 46 □ NC   |
| NC 4            | 45 P NC   |
| NC ☐ 5          | 44 🖯 1/08 |
| GND G           | 43   1/07 |
| RY/ <u>BY</u>   | 42 🗀 1/06 |
| RE 98           | 41 Þ I/O5 |
| CE   9          | 40 Þ NC   |
| NC 🗆 10         | 39        |
| NC □ 11         | 38        |
| Vcc □ 12        | 37 Þ Vcc  |
| Vss □ 13        | 36  □ Vss |
| NC □ 14         | 35        |
| NC 🗆 15         | 34        |
| CLE 🗆 16        | 33        |
| <u>ALE</u> □ 17 | 32 Þ I/O4 |
| <u>₩E</u> □ 18  | 31 þ I/O3 |
| WP □ 19         | 30 □ I/O2 |
| NC □ 20         | 29 🗀 I/O1 |
| NC □ 21         | 28        |
| NC 🗆 22         | 27 Þ NC   |
| NC □ 23         | 26 Þ NC   |
| NC □ 24         | 25        |
|                 |           |

### **PIN NAMES**

| I/O1 to I/O8    | I/O port             |
|-----------------|----------------------|
| CE              | Chip enable          |
| WE              | Write enable         |
| RE              | Read enable          |
| CLE             | Command latch enable |
| ALE             | Address latch enable |
| WP              | Write protect        |
| RY/BY           | Ready/Busy           |
| GND             | Ground Input         |
| Vcc             | Power supply         |
| V <sub>SS</sub> | Ground               |



# **BLOCK DIAGRAM**



# **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL              | RATING                       | VALUE                                                 | UNIT |
|---------------------|------------------------------|-------------------------------------------------------|------|
| V <sub>CC</sub>     | Power Supply Voltage         | -0.6 to 4.6                                           | V    |
| VIN                 | Input Voltage                | -0.6 to 4.6                                           | V    |
| V <sub>I/O</sub>    | Input /Output Voltage        | $-0.6$ V to V <sub>CC</sub> + $0.3$ V ( $\leq 4.6$ V) | V    |
| PD                  | Power Dissipation            | 0.3                                                   | W    |
| T <sub>SOLDER</sub> | Soldering Temperature (10 s) | 260                                                   | °C   |
| T <sub>STG</sub>    | Storage Temperature          | -55 to 150                                            | °C   |
| T <sub>OPR</sub>    | Operating Temperature        | 0 to 70                                               | °C   |

# $\underline{CAPACITANCE}$ \*(Ta = 25°C, f = 1 MHz)

| SYMB0L           | PARAMETER | CONDITION              | MIN | MAX | UNIT |
|------------------|-----------|------------------------|-----|-----|------|
| C <sub>IN</sub>  | Input     | $V_{IN} = 0 V$         | _   | 10  | pF   |
| C <sub>OUT</sub> | Output    | V <sub>OUT</sub> = 0 V |     | 10  | pF   |

<sup>\*</sup> This parameter is periodically sampled and is not tested for every device.



# **VALID BLOCKS** (1)

| SYMBOL          | PARAMETER              | MIN  | TYP. | MAX  | UNIT   |
|-----------------|------------------------|------|------|------|--------|
| N <sub>VB</sub> | Number of Valid Blocks | 1004 | _    | 1024 | Blocks |

<sup>(1)</sup> The TC58NVG0S3A occasionally contains unusable blocks. Refer to Application Note (13) toward the end of this document.

# RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL          | PARAMETER                | MIN   | TYP. | MAX                   | UNIT |
|-----------------|--------------------------|-------|------|-----------------------|------|
| V <sub>CC</sub> | Power Supply Voltage     | 2.7   | 3.3  | 3.6                   | V    |
| $V_{IH}$        | High Level input Voltage | 2.0   |      | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub> | Low Level Input Voltage  | -0.3* |      | 0.8                   | V    |

<sup>\* -2</sup> V (pulse width lower than 20 ns)

# DC CHARACTERISTICS (Ta = 0 to 70°C, V<sub>CC</sub> = 2.7 V~3.3 V)

| SYMBOL                  | PARAMETER                   | CONDITION                                                                                                  | MIN | TYP. | MAX | UNIT |
|-------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| I <sub>IL</sub>         | Input Leakage Current       | $V_{IN} = 0 V \text{ to } V_{CC}$                                                                          | _   | _    | ±10 | μА   |
| I <sub>LO</sub>         | Output Leakage Current      | V <sub>OUT</sub> = 0 V to V <sub>CC</sub>                                                                  | _   | _    | ±10 | μА   |
| I <sub>CCO1</sub>       | Reading                     | $\overline{\text{CE}} = V_{\text{IL}}, I_{\text{OUT}} = 0 \text{ mA}, t_{\text{cycle}} = 50 \text{ ns}$    | _   | 10   | 30  | mA   |
| I <sub>CCO2</sub>       | Programming Current         | _                                                                                                          | _   | 10   | 30  | mA   |
| I <sub>CCO3</sub>       | Erasing Current             | _                                                                                                          | _   | 10   | 30  | mA   |
| I <sub>CCS1</sub>       | Standby Current             | $\overline{\text{CE}} = V_{\text{IH}}, \ \overline{\text{WP}} = 0 \ \text{V/V}_{\text{CC}}$                | _   | _    | 1   | mA   |
| I <sub>CCS2</sub>       | Standby Current             | $\overline{\text{CE}} = V_{\text{CC}} - 0.2 \text{ V}, \ \overline{\text{WP}} = 0 \text{ V/V}_{\text{CC}}$ | _   | _    | 50  | μА   |
| V <sub>OH</sub>         | High Level Output Voltage   | $V_{CC}$ , $I_{OH} = -400 \mu A$                                                                           | 2.4 | _    | _   | V    |
| V <sub>OL</sub>         | Low Level Output Voltage    | V <sub>CC</sub> , I <sub>OL</sub> = 2.1 mA                                                                 | _   | _    | 0.4 | V    |
| I <sub>OL</sub> (RY/BY) | Output current of RY/BY pin | V <sub>OL</sub> = 0.4 V                                                                                    | _   | 8    | _   | mA   |

<sup>(2)</sup> The first block (block address #00) is guaranteed to be a valid block at the time of shipment.



# AC CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS

 $(Ta = 0 \text{ to } 70^{\circ}\text{C}, V_{CC} = 2.7 \text{ V} \sim 3.6 \text{ V})$ 

| SYMBOL             | PARAMETER                                | MIN | MAX      | UNIT | NOTES |
|--------------------|------------------------------------------|-----|----------|------|-------|
| t <sub>CLS</sub>   | CLE Setup Time                           | 0   | _        | ns   |       |
| t <sub>CLH</sub>   | CLE Hold Time                            | 10  | _        | ns   |       |
| t <sub>CS</sub>    | CE Setup Time                            | 0   | _        | ns   |       |
| t <sub>CH</sub>    | CE Hold Time                             | 10  | _        | ns   |       |
| twp                | Write Pulse Width                        | 25  | _        | ns   |       |
| t <sub>ALS</sub>   | ALE Setup Time                           | 0   | _        | ns   |       |
| t <sub>ALH</sub>   | ALE Hold Time                            | 10  | _        | ns   |       |
| t <sub>DS</sub>    | Data Setup Time                          | 20  | _        | ns   |       |
| t <sub>DH</sub>    | Data Hold Time                           | 10  | _        | ns   |       |
| t <sub>WC</sub>    | Write Cycle Time                         | 50  | _        | ns   |       |
| t <sub>WH</sub>    | WE High Hold Time                        | 15  | _        | ns   |       |
| t <sub>WW</sub>    | WP High to WE Low                        | 100 | _        | ns   |       |
| t <sub>RR</sub>    | Ready to RE Falling Edge                 | 20  | _        | ns   |       |
| t <sub>RW</sub>    | Ready to WE Falling Edge                 | 20  | _        | ns   |       |
| t <sub>RP</sub>    | Read Pulse Width                         | 35  | _        | ns   |       |
| t <sub>RC</sub>    | Read Cycle Time                          | 50  | _        | ns   |       |
| t <sub>REA</sub>   | RE Access Time (Serial Data Access)      | _   | 35       | ns   |       |
| t <sub>CEA</sub>   | CE Access Time                           | _   | 45       | ns   |       |
| tCLEA              | CLE Access Time                          | _   | 45       | ns   |       |
| t <sub>ALEA</sub>  | ALE Access Time                          | _   | 45       | ns   |       |
| t <sub>REAID</sub> | RE Access Time (ID Read)                 | _   | 35       | ns   |       |
| tон                | Data Output Hold Time                    | 10  | _        | ns   |       |
| t <sub>RHZ</sub>   | RE High to Output High Impedance         | _   | 30       | ns   |       |
| t <sub>CHZ</sub>   | CE High to Output High Impedance         | _   | 20       | ns   |       |
| t <sub>REH</sub>   | RE High Hold Time                        | 15  | _        | ns   |       |
| t <sub>IR</sub>    | Output-High-impedance-to-RE Falling Edge | 0   | _        | ns   |       |
| t <sub>RSTO</sub>  | RE Access Time (Status Read)             | _   | 35       | ns   |       |
| tсsто              | CE Access Time (Status Read)             | _   | 45       | ns   |       |
| t <sub>CLSTO</sub> | CLE Access Time (Status Read)            | _   | 45       | ns   |       |
| t <sub>RHW</sub>   | RE High to WE Low                        | 30  | _        | ns   |       |
| twhc               | WE High to CE Low                        | 30  | _        | ns   |       |
| t <sub>WHR</sub>   | WE High to RE Low                        | 30  | _        | ns   |       |
| t <sub>CR</sub>    | CE Low to RE Low (ID Read)               | 100 | _        | ns   |       |
| t <sub>R</sub>     | Memory Cell Array to Starting Address    | _   | 25       | μS   |       |
| t <sub>WB</sub>    | WE High to Busy                          | _   | 200      | ns   |       |
| t <sub>RST</sub>   | Device Reset Time (Read/Program/Erase)   | _   | 6/10/500 | μS   |       |



# **AC TEST CONDITIONS**

| PARAMETER                      | CONDITION                       |
|--------------------------------|---------------------------------|
| Input level                    | 2.4 V, 0.4 V                    |
| Input pulse rise and fall time | 3 ns                            |
| Input comparison level         | 1.5 V, 1.5 V                    |
| Output data comparison level   | 1.5 V, 1.5 V                    |
| Output load                    | C <sub>L</sub> (100 pF) + 1 TTL |

# **PROGRAMMING AND ERASING CHARACTERISTICS**

 $(Ta = 0 \text{ to } 70^{\circ}C, V_{CC} = 2.7 \text{ V} \sim 3.6 \text{ V})$ 

| SYMBOL              | PARAMETER                                                      | MIN | TYP. | MAX | UNIT | NOTES |
|---------------------|----------------------------------------------------------------|-----|------|-----|------|-------|
| tprog               | Average Programming Time                                       | _   | 200  | 700 | μs   |       |
| N                   | Number of Programming Cycles on Same Page (per 512 + 16 bytes) |     | _    | 2   |      | (1)   |
| t <sub>BERASE</sub> | Block Erasing Time                                             | _   | 2    | 4   | ms   |       |

<sup>(1)</sup> Refer to Application Note (12) toward the end of this document.

# **TIMING DIAGRAMS**

## Latch Timing Diagram for Command/Address/Data



# Command Input Cycle Timing Diagram



# Address Input Cycle Timing Diagram



# **Data Input Cycle Timing Diagram**





# Serial Read Cycle Timing Diagram



# Status Read Cycle Timing Diagram



<sup>\* 70</sup>h represents the hexadecimal number



# Read Cycle Timing Diagram



# Read Cycle Timing Diagram: When Interrupted by CE



# Column Address Change in Read Cycle Timing Diagram (1/2)



Continues to 1 of next page

# Column Address Change in Read Cycle Timing Diagram (2/2)



Continued from 1 of last page

# Auto-Program Operation Timing Diagram



: V<sub>IH</sub> or V<sub>IL</sub>

: Do not input data while data is being output.



# Auto Block Erase Timing Diagram



# **ID Read Operation Timing Diagram**



Note 1: 80h or 00h Note 2: 95h or 15h Note 3: 40h or C0h



### **PIN FUNCTIONS**

The device is a serial access memory which utilizes time-sharing input of address information. The device pin-outs are configured as shown in Figure 1.

### Command Latch Enable: CLE

The CLE input signal is used to control loading of the operation mode command into the internal command register. The command is latched into the command register from the I/O port on the rising edge of the  $\overline{WE}$  signal while CLE is High.

## Address Latch Enable: ALE

The ALE signal is used to control loading of either address information or input data into the internal address/data register.

Address information is latched on the rising edge of  $\overline{WE}$  if ALE is High.

Input data is latched if ALE is Low.



Figure 1. Pinout

## Chip Enable: CE

The device goes into a low-power Standby mode when  $\overline{CE}$  goes High during the device is in Ready state. The  $\overline{CE}$  signal is ignored when device is in Busy state (RY/ $\overline{BY}$  = L), such as during a Program or Erase or Read operation, and will not enter Standby mode even if the  $\overline{CE}$  input goes High.

### Write Enable: WE

The WE signal is used to control the acquisition of data from the I/O port.

## Read Enable: RE

The  $\overline{RE}$  signal controls serial data output. Data is available  $t_{REA}$  after the falling edge of  $\overline{RE}$ . The internal column address counter is also incremented (Address = Address + 1) on this falling edge.

#### I/O Port: I/O1 to 8

The I/O1 to 8 pins are used as a port for transferring address, command and input/output data to and from the device.

# Write Protect: WP

The  $\overline{WP}$  signal is used to protect the device from accidental programming or erasing. The internal voltage regulator is reset when  $\overline{WP}$  is Low. This signal is usually used for protecting the data during the power-on/off sequence when input signals are invalid.

# Ready/Busy: RY/BY

The  $RY/\overline{BY}$  output signal is used to indicate the operating condition of the device. The  $RY/\overline{BY}$  signal is in Busy state  $(RY/\overline{BY}=L)$  during the Program, Erase and Read operations and will return to Ready state  $(RY/\overline{BY}=H)$  after completion of the operation. The output buffer for this signal is an open drain and has to be pulled-up to Vccq with appropriate resister.



### Schematic Cell Layout and Address Assignment

The Program operation works on page units while the Erase operation works on block units.



Figure 2. Schematic Cell Layout

A page consists of 2112 bytes in which 2048 bytes are used for main memory storage and 64 bytes are for redundancy or for other uses.

1 page = 2112 bytes

1 block = 2112 bytes  $\times$  64 pages = (128K + 4K) bytes Capacity = 2112 bytes  $\times$  64 pages  $\times$  1024 blocks

An address is read in via the I/O port over four consecutive clock cycles, as shown in Table 1.

Table 1. Addressing

|              | I/O8 | 1/07 | I/O6 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 |
|--------------|------|------|------|------|------|------|------|------|
| First cycle  | CA7  | CA6  | CA5  | CA4  | CA3  | CA2  | CA1  | CA0  |
| Second cycle | L    | L    | L    | L    | CA11 | CA10 | CA9  | CA8  |
| Third cycle  | PA7  | PA6  | PA5  | PA4  | PA3  | PA2  | PA1  | PA0  |
| Fourth cycle | PA15 | PA14 | PA13 | PA12 | PA11 | PA10 | PA9  | PA8  |

CA0 to CA11: Column address PA0 to PA15: Page address

PA6 to PA15: Block address

PA0 to PA5 : NAND address in block

#### Operation Mode: Logic and Command Tables

The operation modes such as Program, Erase, Read and Reset are controlled by the eleven different command operations shown in Table 3. Address input, command input and data input/output are controlled by the CLE, ALE,  $\overline{\text{CE}}$ ,  $\overline{\text{WE}}$ ,  $\overline{\text{RE}}$  and  $\overline{\text{WP}}$  signals, as shown in Table 2.

Table 2. Logic Table

|                           | CLE | ALE | CE | WE       | RE | WP *1               |
|---------------------------|-----|-----|----|----------|----|---------------------|
| Command Input             | Н   | L   | L  | F        | Н  | *                   |
| Data Input                | L   | L   | L  |          | Н  | Н                   |
| Address input             | L   | Н   | L  | <b>□</b> | Н  | *                   |
| Serial Data Output        | L   | L   | L  | Н        | 7  | *                   |
| During Programming (Busy) | *   | *   | *  | *        | *  | Н                   |
| During Erasing (Busy)     | *   | *   | *  | *        | *  | Н                   |
| During Reading (Busy)     | *   | *   | *  | *        | *  | *                   |
| Program, Erase Inhibit    | *   | *   | *  | *        | *  | L                   |
| Standby                   | *   | *   | Н  | *        | *  | 0 V/V <sub>CC</sub> |

H: VIH, L: VIL, \*: VIH or VIL

<sup>\*1:</sup> Refer to Application Note (10) toward the end of this document regarding the WP signal when Program or Erase Inhibit

Table 3. Command table (HEX)

|                                             | First Cycle | Second Cycle | Acceptable while Busy |
|---------------------------------------------|-------------|--------------|-----------------------|
| Serial Data Input                           | 80          | _            |                       |
| Auto Program                                | 10          | _            |                       |
| Read Address Input                          | 00          | _            |                       |
| Column Address Change in Serial Data Output | 05          | _            |                       |
| Read Start                                  | 30          |              |                       |
| Read Column Change                          | E0          | _            |                       |
| Auto Block Erase                            | 60          | D0           |                       |
| ID Read                                     | 90          | _            |                       |
| Status Read                                 | 70          |              | 0                     |
| Reset                                       | FF          |              | 0                     |

HEX data bit assignment



Table 4. shows the operation states for Read mode.

Table 4. Read mode operation states

|                 | CLE | ALE | CE | WE | RE | I/O1 to I/O8   | Power   |
|-----------------|-----|-----|----|----|----|----------------|---------|
| Output select   | L   | L   | L  | Н  | L  | Data output    | Active  |
| Output Deselect | L   | L   | L  | Н  | Н  | High impedance | Active  |
| Standby         | L   | L   | Н  | Н  | *  | High impedance | Standby |
| Read Busy       | *   | *   | *  | *  | *  | High Impedance | Active  |

H: V<sub>IH</sub>, L: V<sub>IL</sub>, \*: V<sub>IH</sub> or V<sub>IL</sub>

## **DEVICE OPERATION**

#### Read Mode

Read mode is set when "00h" and "30h" commands are issued to the Command register. Between the commands, start address for the Read mode need to be issued. Refer to Figure 3. below for sequence and the block diagram (Refer to the detailed timing chart.).





A data transfer operation from the cell array to the register starts on the rising edge of  $\overline{WE}$  in the 30h command input cycle (after the address information has been latched). The device will be in Busy state during this transfer period.

After the transfer period the device returns to Ready state. Serial data can be output synchronously with the  $\overline{RE}$  clock from the start address designated in the address input cycle.

### Random Column Address Change in Read Cycle

Figure 4. Random Column Address Change in Serial Read



2003-08-20A 18/33



#### **Auto Page Program Operation**

The device carries out an Automatic Page Program operation when it receives a "10h" Program command after the address and data have been input. The sequence of command, address and data input is shown below. (Refer to the detailed timing chart.)





Figure 7. Auto Page Program operation

The data is transferred (programmed) from the register to the selected page on the rising edge of  $\overline{WE}$  following input of the "10h" command. After programming, the programmed data is transferred back to the register to be automatically verified by the device. If the programming does not succeed, the Program/Verify operation is repeated by the device until success is achieved or until the maximum loop number set in the device is reached.

### Auto Block Erase

The Auto Block Erase operation starts on the rising edge of  $\overline{WE}$  after the Erase Start command "D0h" which follows the Erase Setup command "60h". This two-cycle process for Erase operations acts as an extra layer of protection from accidental erasure of data due to external noise. The device automatically executes the Erase and Verify operations.





## **ID Read**

The device contains ID code which identify the device type, the manufacturer, and some features of the device. The ID codes can be read out under the following timing conditions:



Figure 13. ID Read Timing

Table 6. Code table

|          | Descripton                                             | I/O8   | 1/07 | I/O6 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 | Hex Data   |
|----------|--------------------------------------------------------|--------|------|------|------|------|------|------|------|------------|
| 1st Data | Maker Code                                             | 1      | 0    | 0    | 1    | 1    | 0    | 0    | 0    | 98h        |
| 2nd Data | Device Code                                            | 1      | 1    | 1    | 1    | 0    | 0    | 0    | 1    | F1h        |
| 3rd Data | Chip Number, Cell Type,<br>PGM Page                    | 0 or 1 | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 80h or 00h |
| 4th Data | Page Size, Block Size,<br>Redundant Size, Organization | 0 or 1 | 0    | 0    | 1    | 0    | 1    | 0    | 1    | 95h or 15h |
| 5th Data | Plane Number, Plane Size                               | 0 or 1 | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 40h or C0h |

3rd Data

|                          | Descripton    | I/O8   | I/O7 | I/O6 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 |
|--------------------------|---------------|--------|------|------|------|------|------|------|------|
|                          | 1             |        |      |      |      |      |      | 0    | 0    |
| Internal Chin Number     | 2             |        |      |      |      |      |      | 0    | 1    |
| Internal Chip Number     | 4             |        |      |      |      |      |      | 1    | 0    |
|                          | 8             |        |      |      |      |      |      | 1    | 1    |
|                          | 2 level cell  |        |      |      |      | 0    | 0    |      |      |
| O-II Torre               | 4 level cell  |        |      |      |      | 0    | 1    |      |      |
| Cell Type                | 8 level cell  |        |      |      |      | 1    | 0    |      |      |
|                          | 16 level cell |        |      |      |      | 1    | 1    |      |      |
|                          | 1             |        |      | 0    | 0    |      |      |      |      |
| Number of simultaneously | 2             |        |      | 0    | 1    |      |      |      |      |
| programmed pages         | 4             |        |      | 1    | 0    |      |      |      |      |
|                          | 8             |        |      | 1    | 1    |      |      |      |      |
| Reserved 1               |               |        | 0    |      |      |      |      |      |      |
| Reserved 2               |               | 0 or 1 |      |      |      |      |      |      |      |

2003-08-20A 20/33



4th Data

|                          | Descripton | I/O8   | I/O7 | I/O6 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 |
|--------------------------|------------|--------|------|------|------|------|------|------|------|
|                          | 1 KB       |        |      |      |      |      |      | 0    | 0    |
| Page Size                | 2 KB       |        |      |      |      |      |      | 0    | 1    |
| (without redundant area) | 4 KB       |        |      |      |      |      |      | 1    | 0    |
|                          | 8 KB       |        |      |      |      |      |      | 1    | 1    |
|                          | 64 KB      |        |      | 0    | 0    |      |      |      |      |
| Block Size               | 128 KB     |        |      | 0    | 1    |      |      |      |      |
| (without redundant area) | 256 KB     |        |      | 1    | 0    |      |      |      |      |
|                          | 512 KB     |        |      | 1    | 1    |      |      |      |      |
|                          | 8          |        |      |      |      | 0    | 0    |      |      |
| Redundant area size      | 16         |        |      |      |      | 0    | 1    |      |      |
| (byte/512 byte)          | Reserved   |        |      |      |      | 1    | 0    |      |      |
|                          | Reserved   |        |      |      |      | 1    | 1    |      |      |
| Organization             | ×8         |        | 0    |      |      |      |      |      |      |
| Organization             | ×16        |        | 1    |      |      |      |      |      |      |
| Reserved                 |            | 0 or 1 |      |      |      |      |      |      |      |

#### 5th Data

|               | Descripton | I/O8   | 1/07 | I/O6 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 |
|---------------|------------|--------|------|------|------|------|------|------|------|
|               | 1          |        |      |      |      | 0    | 0    |      |      |
| Plane Number  | 2          |        |      |      |      | 0    | 1    |      |      |
| r lane Number | 4          |        |      |      |      | 1    | 0    |      |      |
|               | 8          |        |      |      |      | 1    | 1    |      |      |
|               | 64 Mbit    |        | 0    | 0    | 0    |      |      |      |      |
|               | 128 Mbit   |        | 0    | 0    | 1    |      |      |      |      |
|               | 256 Mbit   |        | 0    | 1    | 0    |      |      |      |      |
| Plane Size    | 512 Mbit   |        | 0    | 1    | 1    |      |      |      |      |
| Flane Size    | 1 Gbit     |        | 1    | 0    | 0    |      |      |      |      |
|               | 2 Gbit     |        | 1    | 0    | 1    |      |      |      |      |
|               | 4 Gbit     |        | 1    | 1    | 0    |      |      |      |      |
|               | 8 Gbit     |        | 1    | 1    | 1    |      |      |      |      |
| Reserved      |            | 0 or 1 |      |      |      |      |      | 0    | 0    |

#### Status Read

The device automatically implements the execution and verification of the Program and Erase operations. The Status Read function is used to monitor the Ready/Busy status of the device, determine the result (pass /fail) of a Program or Erase operation, and determine whether the device is in Protect mode. The device status is output via the I/O port on the  $\overline{\rm RE}$  clock after a "70h" command input.

The resulting information is outlined in Table 5.

Table 5. Status output table

|      | STATUS        | OUTPUT     |                  |  |  |
|------|---------------|------------|------------------|--|--|
| I/O1 | Chip Status 1 | Pass: 0    | Fail: 1          |  |  |
| I/O2 | Not Used      | 0 or 1     |                  |  |  |
| I/O3 | Not Used      | 0          |                  |  |  |
| I/O4 | Not Used      | 0          |                  |  |  |
| I/O5 | Not Used      | 0          |                  |  |  |
| I/O6 | Ready/Busy    | Ready: 1   | Busy: 0          |  |  |
| 1/07 | Not Used      | 0 or 1     |                  |  |  |
| I/O8 | Write Protect | Protect: 0 | Not Protected: 1 |  |  |

The Pass/Fail status on I/O1 is only valid when the device is in the Ready state.

An application example with multiple devices is shown in Figure 6.



Figure 6. Status Read timing application example

System Design Note: If the  $RY/\overline{BY}$  pin signals from multiple devices are wired together as shown in the diagram, the Status Read function can be used to determine the status of each individual device.

#### Reset

The Reset mode stops all operations. For example, in the case of a Program or Erase operation the internally generated voltage is discharged to 0 volts and the device enters Wait state.

The response to an "FFh" Reset command input during the various device operations is as follows:

#### When a Reset (FFh) command is input during programming



#### When a Reset (FFh) command is input during erasing



#### When a Reset (FFh) command is input during Read operation



#### When a Status Read command (70h) is input after a Reset

Figure 11.  $RY/\overline{BY}$   $I/O \text{ status} : Pass/Fail \rightarrow Pass : Ready/Busy \rightarrow Ready}$   $I/O \text{ status} : Ready/Busy \rightarrow Busy$   $RY/\overline{BY}$ 

#### When two or more Reset commands are input in succession





## APPLICATION NOTES AND COMMENTS

#### (1) Power-on/off sequence:

The timing sequence shown in Figure 15 is necessary for power-on/off sequence.

The device internal initialization start after the power supply reaches appropriate level in power on sequence. During the initialization the device Ready/Busy signal outputs Busy state as shown in the Figure 15. In this time period, the acceptable commands are FFh or 70h.

The  $\overline{WP}$  signal is useful for protecting against data corruption at power-on/off.



Figure 15. Power-on/off Sequence

#### (2) Status after power-on

The following sequence is necessary because some input signals may not be stable at power-on.



Figure 16.

#### (3) Prohibition of unspecified commands

The operation commands are listed in Table 3. Input of a command other than those specified in Table 3. is prohibited. Stored data may be corrupted if an unknown command is entered during the command cycle.

#### (4) Restriction of command while Busy state

During Busy state, do not input any command except 70h, and FFh.

#### (5) Acceptable commands after Serial Input command "80h"

Once the Serial Input command "80h" has been input, do not input any command other than the Column Address Change in Auto Program command "10h" or the Reset command "FFh".



If a command other than "10h" or "FFh" is input, the Program operation is not performed and the device operation is set to the mode which the input command specifies.



#### (6) Addressing for program operation

Within a block, the pages must be programmed consecutively from the LSB (least significant bit) page of the block to MSB (most significant bit) page of the block. Random page address programming is prohibited.



Figure 17. page programming within a block

#### (7) Status Read during a Read operation



Figure 18.

The device status can be read out by inputting the Status Read command "70h" in Read mode.

Once the device has been set to Status Read mode by a "70h" command, the device will not return to Read mode.

Therefore, a Status Read during a Read operation is prohibited.

However, when the Read command "00h" is input during [A], Status mode is reset and the device returns to Read mode. In this case, data output starts automatically from address N and address input is unnecessary

#### (8) Auto programming failure



## (9) $RY/\overline{BY}$ : termination for the Ready/Busy pin $(RY/\overline{BY})$

A pull-up resistor needs to be used for termination because the  $RY / \overline{BY}$  buffer consists of an open drain circuit.



Figure 19.

2003-08-20A 26/33

R

#### (10) Note regarding the $\overline{WP}$ signal

The Erase and Program operations are automatically reset when  $\overline{WP}$  goes Low. The operations are enabled and disabled as follows:

#### **Enable Programming**



#### Disable Programming



# Enable Erasing



## Disable Erasing



## (11) When five address cycles are input

Although the device may read in a fifth address, it is ignored inside the chip.





Figure 22.

## Program operation



Figure 23.

#### (12) Several programming cycles on the same page (Partial Page Program)

A page can be divided into up to 8 segments as follows:-

Data area (column address 0 to 2047): 512 bytes  $\times$  4 segments

1st segment: column address 0 to 511 2nd segment: column address 512 to 1023 3rd segment: column address 1024 to 1535 4th segment: column address 1536 to 2047

Redundant area (column address 2048 to 2111): 16 bytes  $\times$  4 segments

1st segment: column address 2048 to 2063 2nd segment: column address 2064 to 2079 3rd segment: column address 2080 to 2095 4th segment: column address 2096 to 2111

Each segment can be programmed individually as follows:



Figure 24.

Note: The input data for unprogrammed or previously programmed page segments must be "1" (i.e. the inputs for all page bytes outside the segment which is to be programmed should be set to all "1").

#### (13) Invalid blocks (bad blocks)

The device occasionally contains unusable blocks. Therefore, the following issues must be recognized:



Figure 26.

At the time of shipment, all data bytes in a valid block are FFh. For bad blocks, all bytes are not in the FFh state. Please don't perform erase operation to bad blocks.

Check if the device has any bad blocks after installation into the system. Figure 27. shows the test flow for bad block detection. Bad blocks which are detected by the test flow must be managed as unusable blocks by the system.

A bad block does not affect the performance of good blocks because it is isolated from the bit line by the select gate

The number of valid blocks at the time of shipment is as follows:

|                           | MIN  | TYP. | MAX  | UNIT  |
|---------------------------|------|------|------|-------|
| Valid (Good) Block Number | 1004 | _    | 1024 | Block |

### **Bad Block Test Flow**



\*1: No erase operation is allowed to detected bad blocks

Figure 27.

(14) Failure phenomena for Program and Erase operations

The device may fail during a Program or Erase operation.

The following possible failure modes should be considered when implementing a highly reliable system.

| FAILURE MODE        |                     | DETECTION AND COUNTERMEASURE SEQUENIE         |  |  |  |  |
|---------------------|---------------------|-----------------------------------------------|--|--|--|--|
| Block               | Erase Failure       | Status Read after Erase → Block Replacement   |  |  |  |  |
| Page                | Programming Failure | Status Read after Program → Block Replacement |  |  |  |  |
|                     |                     | (1) Block Verify after Program → Retry        |  |  |  |  |
| Single Bit "1 to 0" |                     | (2) ECC                                       |  |  |  |  |

- ECC: Error Correction Code.
- Block Replacement

#### **Program**



When an error happens in Block A, try to reprogram the data into another Block (Block B) by loading from an external buffer. Then, prevent further system accesses to Block A (by creating a bad block table or by using another appropriate scheme).

#### Erase

When an error occurs in an Erase operation, prevent future accesses to this bad block (again by creating a table within the system or by using another appropriate scheme).

(15) Do not turn off the power before write/erase operation is complete. Avoid using the device when the battery is low. Power shortage and/or power failure before write/erase operation is complete will cause loss of data and/or damage to data.

# **Package Dimensions**



Weight: 0.53 g (typ.)

#### **RESTRICTIONS ON PRODUCT USE**

030619EBA

- The information contained herein is subject to change without notice.
- The information contained herein is presented only as a guide for the applications of our products. No
  responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which
  may result from its use. No license is granted by implication or otherwise under any patent or patent rights of
  TOSHIBA or others.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations.