### **FEATURES** Access Times: 70/90/100 ns Automatic Power Down During Long Read Cycles Low-Power Standby When Deselected TTL Compatible I/O Single +5 V Power Supply Fully-Static Operation 2 V Data Retention Packages: 28-Pin, 600-mil DIP 28-Pin, 300-mil SK-DIP 28-Pin, 450-mil SOP 28-Pin, $8 \times 13 \text{ mm}^2 \text{ TSOP (Type I)}$ ### **FUNCTIONAL DESCRIPTION** The LH52B256 is a high-density 262,144 bit static RAM organized as $32K \times 8$ . An efficient design is obtained with a CMOS periphery and a matrix constructed with polysilicon load memory cells. This RAM is fully static in operation. The Chip Enable $(\overline{CE})$ control permits Read and Write operations when active (LOW) or places the RAM in a low-power standby mode when inactive (HIGH). Standby power (IsB1) drops to its lowest level if $\overline{CE}$ is raised to within 0.2 V of V<sub>CC</sub>. Write cycles occur when both Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ are LOW. Data is transferred from the I/O pins to the memory location specified by the 15 address lines. The proper use of the Output Enable control $(\overline{OE})$ can prevent bus contention. When $\overline{\text{CE}}$ is LOW and $\overline{\text{WE}}$ is HIGH, a static Read will occur at the memory location specified by the address lines. $\overline{\text{OE}}$ must be brought LOW to enable the outputs. Since the device is fully static in operation, new Read cycles can be performed by simply changing the address. An Automatic Power Down feature decreases current consumption when Read cycles extend beyond their minimum cycle time. High-frequency design techniques should be employed to obtain the best performance from this device. Solid, low-impedance power and ground planes, with high-frequency decoupling capacitors, are recommended. Series termination of the inputs should be considered when transmission line effects occur. ### **PIN CONNECTIONS** Figure 1. Pin Connections for DIP and SOP Packages Figure 2. Pin Connections for TSOP Package Figure 3. LH52B256 Block Diagram # **PIN DESCRIPTIONS** | PIN | DESCRIPTION | |----------------|---------------------| | $A_0 - A_{14}$ | Address Inputs | | CE | Chip Enable input | | WE | Write Enable input | | ŌĒ | Output Enable input | | PIN | DESCRIPTION | |-------------------------------------|-------------------| | I/O <sub>1</sub> - I/O <sub>8</sub> | Data Input/Output | | V <sub>CC</sub> | Power Supply | | GND | Ground | ## **TRUTH TABLE** | CE | WE | OE | MODE | I/O <sub>1</sub> — I/O <sub>8</sub> | SUPPLY CURRENT | NOTE | |----|----|----|----------------|-------------------------------------|------------------------------|------| | Н | Х | Х | Deselect | High-Z | Standby (I <sub>SB</sub> ) | 1 | | L | L | Х | Write | D <sub>IN</sub> | Operating (I <sub>CC</sub> ) | 1 | | L | Н | L | Read | D <sub>OUT</sub> | Operating (I <sub>CC</sub> ) | | | L | Н | Н | Output Disable | High-Z | Operating (I <sub>CC</sub> ) | | #### NOTE: ## **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | SYMBOL | RATING | UNIT | NOTE | |-----------------------|-----------------|----------------------------|------|------| | Supply Voltage | Vcc | -0.5 to +7.0 | V | 1 | | Input Voltage | V <sub>IN</sub> | $-0.5$ to $V_{CC}$ + $0.5$ | V | 1, 2 | | Operating Temperature | Topr | 0 to +70 | °C | | | Storage Temperature | Tstg | -65 to +150 | °C | | #### NOTES: - 1. The maximum applicable voltage on any pin with respect to GND. - 2. $V_{IN}$ (MIN.) = -3.0 V for pulse width $\leq$ 50 ns. # RECOMMENDED OPERATING CONDITIONS ( $T_A = 0$ °C to +70°C) | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | NOTE | |----------------|-----------------|------|------|-----------|------|------| | Supply Voltage | Vœ | 4.5 | 5.0 | 5.5 | ٧ | | | Input Voltage | V <sub>IH</sub> | 2.2 | | Vcc + 0.5 | V | | | | V <sub>L</sub> | -0.5 | | 8.0 | V | 1 | ### NOTE: # DC CHARACTERISTICS ( $V_{CC} = 5 \text{ V} \pm 10\%$ , $T_A = 0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ ) | PARAMETER | SYMBOL | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Input Leakage Current | lu | $V_{IN} = 0$ to $V_{CC}$ | -1 | | 1 | μΑ | | Output Leakage Current | I <sub>LO</sub> | $\overline{CE}$ or $\overline{OE} = V_{IH}$ ,<br>$V_{I/O} = 0$ to $V_{CC}$ | -1 | | 1 | μА | | Operating Current | lcc | | | | 70 | mA | | | ICC | $ \begin{array}{l} t_{RC},t_{WC}=1\;\mu s\\ V_{IN}=V_{IL}or\;V_{IH}\\ I_{VO}=0\;mA,\overline{CE}=V_{IL} \end{array} $ | | 15 | 30 | mA | | Standby Current | I <sub>SB1</sub> | CE = V <sub>IH</sub> | | | 3.0 | mA | | Standby Guillent | IsB | $\overline{\text{CE}} \ge V_{\text{CC}} - 0.2 \text{ V}$ | | | 40 | μΑ | | Output Voltage | V <sub>OL</sub> | IOL = 2.1 mA | | | 0.4 | ٧ | | Output voltage | V <sub>OH</sub> | IOH = -1.0 mA | 2.4 | | | V | <sup>1.</sup> X = H or L. <sup>1.</sup> $V_{IN}$ (MIN.) = -3.0 V for pulse width $\leq$ 50 ns. # **AC CHARACTERISTICS** # (1) READ CYCLE (V<sub>CC</sub> = 5 V $\pm$ 10%, T<sub>A</sub> = 0°C to $\pm$ 70°C) | DESCRIPTION | SYMBOL | LH52E | 3256-70 | LH52E | LH52B256-90 | | LH52B256-10 | | NOTE | |-----------------------------|-----------------|-------|---------|-------|-------------|------|-------------|------|------| | Descrii non | O I MIDOL | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | UNIT | NOTE | | Read Cycle Time | trc | 70 | | 90 | | 100 | | ns | | | Address Access Time | taa | | 70 | | 90 | | 100 | ns | | | Chip Enable Access Time | tace | | 70 | | 90 | | 100 | ns | | | Output Enable Access Time | toe | | 40 | | 50 | | 50 | ns | | | Output Hold Time | tон | 10 | | 10 | | 10 | | ns | | | CE Low to Output in Low-Z | tLZ | 10 | | 10 | | 10 | | ns | 1 | | OE Low to Output in Low-Z | toLZ | 5 | | 5 | | 5 | | ns | 1 | | CE High to Output in High-Z | t <sub>HZ</sub> | 0 | 35 | 0 | 40 | 0 | 40 | ns | 1 | | OE High to Output High-Z | tонz | 0 | 35 | 0 | 40 | 0 | 40 | ns | 1 | # (2) WRITE CYCLE ( $V_{CC} = 5 \text{ V} \pm 10\%$ , $T_A = 0^{\circ}\text{C}$ to $\pm 70^{\circ}\text{C}$ ) | DESCRIPTION | SYMBOL | SYMBOL LH52B256-70 | | LH52B256-90 | | LH52B256-10 | | UNIT | NOTE | |-------------------------------|-----------------|--------------------|------|-------------|------|-------------|------|-------|------| | | OTHEOL | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | Civii | NOIL | | Write Cycle Time | twc | 70 | | 90 | | 100 | | ns | | | CE Low to End of Write | tcw | 60 | | 70 | | 80 | | ns | | | Address Valid to End of Write | t <sub>AW</sub> | 60 | | 70 | | 80 | | ns | | | Address Setup Time | tas | 0 | | 0 | | 0 | | ns | | | Write Pulse Width | twp | 55 | | 65 | | 75 | | ns | | | Write Recovery Time | twR | 0 | | 0 | | 0 | | ns | | | Input Data Setup Time | tow | 30 | | 35 | | 40 | | ns | | | Input Data Hold Time | tрн | 0 | | 0 | | 0 | | ns | | | WE High to Output in High-Z | tow | 5 | | 5 | | 5 | | ns | 1 | | WE Low to Output in High-Z | twz | 0 | 40 | 0 | 40 | 0 | 40 | ns | 1 | | OE High to Output in High-Z | tонz | 0 | 35 | 0 | 40 | 0 | 40 | ns | 1 | ### NOTE: SHARP Active output to high-impedance and high-impedance to output active tests specified for a ±200 mV transition from steady state levels into the test load. # **AC TEST CONDITIONS** | PARAMETER | RATING | NOTE | |-------------------------|--------------------|------| | Input Voltage Amplitude | 0.6 to 2.4 V | | | Input Rise/Fall Time | 10 ns | | | Timing Reference Level | 1.5 V | | | Output Load Conditions | 1TTL + CL (100 pF) | 1 | ### NOTE: 1. Includes scope and jig capacitance. # CAPACITANCE $^{1}$ (T<sub>A</sub> = 25°C, f = 1 MHz) | PARAMETER | SYMBOL | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------|------------------|------------|------|------|------|------| | Input Capacitance | CIN | VIN = 0 V | | | 9 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | VI/O = 0 V | | | 10 | pF | #### NOTE: # DATA RETENTION CHARACTERISTICS ( $T_A = 0^{\circ}C$ to +70°C) | PARAMETER | SYMBOL | CONDITIONS | | MIN. | TYP. | MAX. | UNIT | NOTE | |------------------------|-------------------|-----------------------------------------------------------------------------------|-----------------------------|------|------|------|------|------| | Data Retention Voltage | V <sub>CCDR</sub> | CE ≥ V <sub>CCDR</sub> – 0.2 V | | 2.0 | | 5.5 | V | | | | | | T <sub>A</sub> = 25°C | | | 1 | | | | Data Retention Current | ICCDR | $\frac{\text{VCCDR} = 3.0 \text{ V}}{\text{CE} \ge \text{VCCDR} - 0.2 \text{ V}}$ | $T_A = 0$ to $40^{\circ}$ C | | | 3 | μΑ | | | | | | | | | 20 | | | | CE Setup Time | tcdr | | | 0 | | | ns | | | CE Hold Time | t <sub>R</sub> | | | trc | | | ns | 1 | ### NOTE: 1. t<sub>RC</sub> = Read cycle time <sup>1.</sup> This parameter is sampled and not production tested. Figure 4. Data Retention Characteristics Figure 5. Read Cycle Figure 6. Write Cycle 1 (OE Controlled) Figure 7. Write Cycle No. 2 (OE Low Fixed) 8 ### **PACKAGE DIAGRAMS** 28-pin, 600-mil DIP 28-pin, 300-mil DIP 28-pin, 450-mil SOP 28-pin, $8 \times 13 \text{ mm}^2 \text{ TSOP (Type I)}$ ### ORDERING INFORMATION