# 2-WIRE CMOS SERIAL E<sup>2</sup>PROM

# S-24C32C/64C

The S-24C32C/64C is a 2-wire, low current consumption and wide range operation serial E²PROM. The S-24C32C/64C has the capacity of 32 K-bit and 64 K-bit, and the organization is 4096 words  $\times$  8-bit, 8192 words  $\times$  8-bit, respectively. Page write and sequential read are available.

#### ■ Features

• Operating voltage range Read: 1.6 V to 5.5 V

Write: 1.7 V to 5.5 V

• Page write: 32 bytes / page

Sequential read

• Operation frequency: 400 kHz ( $V_{CC}$  = 1.6 V to 5.5 V)

• Noise suppression Schmitt trigger and noise filter on input pins (SCL, SDA)

Write protect function during the low power supply
 Endurance: 10<sup>6</sup>cycles / word<sup>\*1</sup> (at +25°C)

\*1. For each address (Word: 8-bit)

Data retention: 100 years (at +25°C)
 Memory capacitance: S-24C32C: 32 K-bit

S-24C64C: 64 K-bit

• Write protect: 100%

• Lead-free product

### ■ Package

| Packago namo      | Drawing code |         |         |         |  |  |  |
|-------------------|--------------|---------|---------|---------|--|--|--|
| Package name      | Package      | Tape    | Reel    | Land    |  |  |  |
| 8-Pin SOP (JEDEC) | FJ008-Z      | FJ008-Z | FJ008-Z | _       |  |  |  |
| 8-Pin TSSOP       | FT008-Z      | FT008-Z | FT008-Z | _       |  |  |  |
| SNT-8A            | PH008-A      | PH008-A | PH008-A | PH008-A |  |  |  |
| TMSOP-8           | FM008-A      | FM008-A | FM008-A | _       |  |  |  |

Caution This product is intended to use in general electronic devices such as consumer electronics, office equipment, and communication devices. Before using the product in medical equipment or automobile equipment including car audio, keyless entry and engine control unit, contact to SII is indispensable.

### **■** Pin Configurations

8-Pin SOP (JEDEC) Top view



Figure 1

S-24C32CI-J8T1U3 S-24C64CI-J8T1U3

8-Pin TSSOP Top view



Figure 2

S-24C32CI-T8T1U3 S-24C64CI-T8T1U3

Table 1

| Pin No | Symbol            | Description                                     |
|--------|-------------------|-------------------------------------------------|
| 1      | A0 <sup>*1</sup>  | Slave address input                             |
| 2      | A1 <sup>*1</sup>  | Slave address input                             |
| 3      | A2 <sup>*1</sup>  | Slave address input                             |
| 4      | GND               | Ground                                          |
| 5      | SDA <sup>*1</sup> | Serial data I/O                                 |
| 6      | SCL*1             | Serial clock input                              |
|        |                   | Write protect input                             |
| 7      | WP*1              | Connected to V <sub>CC</sub> : Protection valid |
|        |                   | Connected to GND: Protection invalid            |
| 8      | VCC               | Power supply                                    |

**<sup>\*1.</sup>** All input pins have the CMOS structure. Do not set the input pins in high impedance during operation.

Remark See Dimensions for details of the package drawings.

Table 2

| Pin No | Symbol           | Description                                     |  |  |  |  |
|--------|------------------|-------------------------------------------------|--|--|--|--|
| 1      | A0 <sup>*1</sup> | Slave address input                             |  |  |  |  |
| 2      | A1 <sup>*1</sup> | Slave address input                             |  |  |  |  |
| 3      | A2 <sup>*1</sup> | Slave address input                             |  |  |  |  |
| 4      | GND              | Ground                                          |  |  |  |  |
| 5      | SDA*1            | Serial data I/O                                 |  |  |  |  |
| 6      | SCL*1            | Serial clock input                              |  |  |  |  |
|        |                  | Write protect input                             |  |  |  |  |
| 7      | WP*1             | Connected to V <sub>CC</sub> : Protection valid |  |  |  |  |
|        |                  | Connected to GND: Protection invalid            |  |  |  |  |
| 8      | VCC              | Power supply                                    |  |  |  |  |

**<sup>\*1.</sup>** All input pins have the CMOS structure. Do not set the input pins in high impedance during operation.

Remark See Dimensions for details of the package drawings.

SNT-8A Top view



Figure 3

S-24C32CI-I8T1U3

#### Table 3

| Pin No | Symbol           | Description                                                                                              |
|--------|------------------|----------------------------------------------------------------------------------------------------------|
| 1      | A0 <sup>*1</sup> | Slave address input                                                                                      |
| 2      | A1 <sup>*1</sup> | Slave address input                                                                                      |
| 3      | A2 <sup>*1</sup> | Slave address input                                                                                      |
| 4      | GND              | Ground                                                                                                   |
| 5      | SDA*1            | Serial data I/O                                                                                          |
| 6      | SCL*1            | Serial clock input                                                                                       |
| 7      | WP*1             | Write protect input Connected to V <sub>CC</sub> : Protection valid Connected to GND: Protection invalid |
| 8      | VCC              | Power supply                                                                                             |

**<sup>\*1.</sup>** All input pins have the CMOS structure. Do not set the input pins in high impedance during operation.

Remark See Dimensions for details of the package drawings.

TMSOP-8 Top view



Figure 4

S-24C32CI-K8T3U3 S-24C64CI-K8T3U3

Table 4

| Pin No | Symbol           | Description                                     |
|--------|------------------|-------------------------------------------------|
| 1      | A0 <sup>*1</sup> | Slave address input                             |
| 2      | A1*1             | Slave address input                             |
| 3      | A2*1             | Slave address input                             |
| 4      | GND              | Ground                                          |
| 5      | SDA*1            | Serial data I/O                                 |
| 6      | SCL*1            | Serial clock input                              |
|        |                  | Write protect input                             |
| 7      | WP*1             | Connected to V <sub>CC</sub> : Protection valid |
|        |                  | Connected to GND: Protection invalid            |
| 8      | VCC              | Power supply                                    |

**<sup>\*1.</sup>** All input pins have the CMOS structure. Do not set the input pins in high impedance during operation.

Remark See Dimensions for details of the package drawings.

# **■** Block Diagram



Figure 5

### ■ Absolute Maximum Ratings

Table 5

| Item                          | Symbol           | Absolute Maximum Ratings | Unit |
|-------------------------------|------------------|--------------------------|------|
| Power supply voltage          | $V_{CC}$         | −0.3 to +6.5             | V    |
| Input voltage                 | $V_{IN}$         | −0.3 to +6.5             | V    |
| Output voltage                | $V_{OUT}$        | −0.3 to +6.5             | V    |
| Operation ambient temperature | T <sub>opr</sub> | −40 to +85               | °C   |
| Storage temperature           | T <sub>stq</sub> | −65 to +150              | °C   |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

### ■ Recommended Operating Conditions

Table 6

| Item                     | Symbol          | Condition                 | Min.                | Max.                | Unit |
|--------------------------|-----------------|---------------------------|---------------------|---------------------|------|
| Dower aupply voltage     | V <sub>CC</sub> | Read Operation            | 1.6                 | 5.5                 | ٧    |
| Power supply voltage     | A CC            | Write Operation           | 1.7                 | 5.5                 | ٧    |
| High level input voltage | $V_{IH}$        | $V_{CC}$ = 1.6 V to 5.5 V | $0.7 \times V_{CC}$ | 5.5                 | V    |
| Low level input voltage  | $V_{IL}$        | $V_{CC}$ = 1.6 V to 5.5 V | -0.3                | $0.3 \times V_{CC}$ | V    |

### ■ Pin Capacitance

Table 7

 $(Ta = +25^{\circ}C, f = 1.0 \text{ MHz}, V_{CC} = 5.0 \text{ V})$ 

| Item              | Symbol           | Condition                                   | Min. | Max. | Unit |
|-------------------|------------------|---------------------------------------------|------|------|------|
| Input capacitance | C <sub>IN</sub>  | V <sub>IN</sub> = 0 V (SCL, A0, A1, A2, WP) | -    | 10   | pF   |
| I/O capacitance   | C <sub>I/O</sub> | V <sub>I/O</sub> = 0 V (SDA)                | -    | 10   | pF   |

### **■** Endurance

Table 8

| Item      | Symbol         | Operation Ambient Temperature | Min.            | Max. | Unit            |
|-----------|----------------|-------------------------------|-----------------|------|-----------------|
| Endurance | N <sub>W</sub> | +25°C                         | 10 <sup>6</sup> | _    | cycles / word*1 |

<sup>\*1.</sup> For each address (Word: 8 bits)

### ■ Data Retention

Table 9

| Item           | Symbol | Operation Ambient Temperature | Min. | Max. | Unit |
|----------------|--------|-------------------------------|------|------|------|
| Data retention | _      | +25°C                         | 100  | -    | year |

### **■ DC Electrical Characteristics**

### Table 10

| Item                       | Symbol           | Condition | $V_{CC} = 1.6$ f = 40 | Unit |    |
|----------------------------|------------------|-----------|-----------------------|------|----|
|                            |                  |           | Min.                  | Max. |    |
| Current consumption (READ) | I <sub>CC1</sub> | -         | П                     | 0.8  | mA |

### Table 11

| Item                        | Symbol           | Condition | V <sub>CC</sub> = 1.7<br>f = 40 | Unit |    |
|-----------------------------|------------------|-----------|---------------------------------|------|----|
|                             |                  |           | Min.                            | Max. |    |
| Current consumption (WRITE) | I <sub>CC2</sub> | _         | _                               | 4.0  | mA |

#### Table 12

| ltom                        | Symbol Condition | $V_{CC}$ = 2.5 V to 5.5 V $V_{CC}$ = 1.8 V to 5.5 V $V_{CC}$ = 1.6 V to 1.8 V |      |      |      | Unit |      |      |       |
|-----------------------------|------------------|-------------------------------------------------------------------------------|------|------|------|------|------|------|-------|
| Item S                      | Symbol           | Condition                                                                     | Min. | Max. | Min. | Max. | Min. | Max. | Offic |
| Standby current consumption | I <sub>SB</sub>  | $V_{IN} = V_{CC}$ or GND                                                      | _    | 4.5  | _    | 4.5  | _    | 2.0  | μА    |
| Input leakage current 1     | I <sub>LI1</sub> | SCL, SDA,<br>$V_{IN}$ = GND to $V_{CC}$                                       | _    | 1.0  | _    | 1.0  | _    | 1.0  | μΑ    |
| Input leakage current 2     | I <sub>LI2</sub> | A0, A1, A2<br>$V_{IN} > 0.7 \times V_{CC}$<br>At standby mode                 | -    | 1.0  | -    | 1.0  | -    | 1.0  | μΑ    |
| Output leakage current      | I <sub>LO</sub>  | SDA $V_{OUT} = GND \text{ to } V_{CC}$                                        | -    | 1.0  | -    | 1.0  | _    | 1.0  | μА    |
| Input current 1             | I <sub>IL</sub>  | WP $V_{IN} < 0.3 \times V_{CC}$                                               | _    | 50.0 | -    | 50.0 | _    | 50.0 | μА    |
| Input current 2             | I <sub>IH</sub>  | WP $V_{IN} > 0.7 \times V_{CC}$                                               | _    | 2.0  | -    | 2.0  | -    | 2.0  | μА    |
| Input Impedance 1           | $Z_{IL}$         | WP $V_{IN} = 0.3 \times V_{CC}$                                               | 30   | -    | 30   | -    | 30   | -    | kΩ    |
| Input Impedance 2           | Z <sub>IH</sub>  | WP $V_{IN} = 0.7 \times V_{CC}$                                               | 500  | -    | 500  | -    | 500  | -    | kΩ    |
|                             |                  | I <sub>OL</sub> = 3.2 mA                                                      | _    | 0.4  | _    | _    | _    | _    | V     |
| Low level output voltage    | $V_{OL}$         | I <sub>OL</sub> = 1.5 mA                                                      | _    | 0.3  | -    | 0.3  | -    | 0.3  | V     |
|                             |                  | $I_{OL} = 0.7 \text{ mA}$                                                     | _    | 0.2  | _    | 0.2  | _    | 0.2  | V     |

### ■ AC Electrical Characteristics

**Table 13 Measurement Conditions** 

| Input pulse voltage               | $0.2 \times V_{CC}$ to $0.8 \times V_{CC}$ |
|-----------------------------------|--------------------------------------------|
| Input pulse rising / falling time | 20 ns or less                              |
| Output reference voltage          | $0.3 \times V_{CC}$ to $0.7 \times V_{CC}$ |
| Output load                       | 100 pF                                     |



Figure 6 I/O Waveform during AC Measurement

Table 14

| Item                       | Symbol              | V <sub>CC</sub> = 1.6 | Unit |       |
|----------------------------|---------------------|-----------------------|------|-------|
| item                       | Symbol              | Min.                  | Max. | Offic |
| SCL clock frequency        | $f_{SCL}$           | 0                     | 400  | kHz   |
| SCL clock time "L"         | $t_{LOW}$           | 1.3                   | -    | μs    |
| SCL clock time "H"         | t <sub>HIGH</sub>   | 0.6                   | _    | μs    |
| SDA output delay time      | t <sub>AA</sub>     | 0.1                   | 0.9  | μs    |
| SDA output hold time       | t <sub>DH</sub>     | 50                    | _    | ns    |
| Start condition setup time | t <sub>SU.STA</sub> | 0.6                   | _    | μs    |
| Start condition hold time  | t <sub>HD.STA</sub> | 0.6                   | -    | μs    |
| Data input setup time      | t <sub>SU.DAT</sub> | 100                   | -    | ns    |
| Data input hold time       | t <sub>HD.DAT</sub> | 0                     | -    | ns    |
| Stop condition setup time  | t <sub>su.sto</sub> | 0.6                   | -    | μs    |
| SCL, SDA rising time       | $t_R$               | -                     | 0.3  | μs    |
| SCL, SDA falling time      | $t_F$               | -                     | 0.3  | μs    |
| WP setup time              | t <sub>WS1</sub>    | 0                     | -    | μs    |
| WP hold time               | t <sub>WH1</sub>    | 0                     | -    | μs    |
| WP release setup time      | t <sub>WS2</sub>    | 0                     |      | μs    |
| WP release hold time       | t <sub>WH2</sub>    | 0                     | _    | μs    |
| Bus release time           | t <sub>BUF</sub>    | 1.3                   | _    | μs    |
| Noise suppression time     | tı                  | _                     | 50   | ns    |



Figure 7 Bus Timing

Table 15

| Item       | Symbol          | $V_{CC} = 1.7$ | Unit |       |
|------------|-----------------|----------------|------|-------|
| цен        | Symbol          | Min.           | Max. | Offic |
| Write time | t <sub>WR</sub> | _              | 5.0  | ms    |



Figure 8 Write Cycle Timing

### **■ Pin Functions**

### 1. A0, A1 and A2 (Slave Address Input) Pins

In the S-24C32C/64C, to set the slave address, connect each pin of A0, A1, A2 to GND or  $V_{CC}$ . Therefore the users can set 8 types of slave address by a combination of A0, A1, A2 pins.

Comparing the slave address transmitted from the master device and one that you set, makes possible to select the S-24C32C/64C from other devices connected onto the bus.

Be sure to connect to fix the address input pin to GND or V<sub>CC</sub>.

Each A0, A1 and A2 pin has a pull-down resistor. In high impedance, these pins have the status when they are connected to GND.

#### 2. SDA (Serial Data Input / Output) Pin

The SDA pin is used for the bi-directional transmission of serial data. This pin is a signal input pin, and an Nch open drain output pin.

In use, generally, connect the SDA line to any other device which has the open-drain or open-collector output with Wired-OR connection by pulling up to  $V_{CC}$  by a resistor (**Figure 9** shows the relation with an output load).

#### 3. SCL (Serial Clock Input) Pin

The SCL pin is used for the serial clock input. Since the signals are processed at a rising or falling edge of the SCL clock, pay attention to the rising and falling time and comply with the specification.

#### 4. WP (Write Protect Input) Pin

The write protect is enabled by connecting the WP pin to  $V_{CC}$ . When not using the write protect, connect this pin to GND or set in high impedance.



Figure 9 Output Load

### ■ Operation

### 1. Start Condition

Start is identified by a high to low transition of the SDA line while the SCL line is stable at high. Every operation begins from a start condition.

### 2. Stop Condition

Stop is identified by a low to high transition of the SDA line while the SCL line is stable at high.

When a device receives a stop condition during a read sequence, the read operation is interrupted, and the device enters standby mode.

When a device receives a stop condition during a write sequence, the reception of the write data is halted, and the S-24C32C/64C initiates a write cycle.



Figure 10 Start / Stop Conditions

#### 3. Data Transmission

Changing the SDA line while the SCL line is low, data is transmitted. Changing the SDA line while the SCL line is high, a start or stop condition is recognized.



Figure 11 Data Transmission Timing

### 4. Acknowledge

The unit of data transmission is 8 bits. During the 9th clock cycle period the receiver on the bus pulls down the SDA line to acknowledge the receipt of the 8-bit data.

When an internal write cycle is in progress, the device does not generate an acknowledge.



Figure 12 Acknowledge Output Timing

### 5. Device Addressing

To start communication, the master device on the system generates a start condition to the bus line. Next, the master device sends 7-bit device address and a 1-bit read / write instruction code on to the SDA bus. The upper 4 bits of the device address are the "Device Code", and are fixed to "1010".

In the S-24C32C/64C, successive 3 bits are the "Slave Address". These 3 bits are used to identify a device on the system bus and is compared with the predetermined value which is defined by the address input pins (A2, A1, A0). When the comparison result matches, the slave device responds with an acknowlede during the 9th clocks cycle.



Figure 13 Device Address

#### 6. Write

#### 6. 1 Byte Write

When the master sends a 7-bit device address and a 1-bit read / write instruction code set to "0", following a start condition, the S-24C32C/64C acknowledges it. The S-24C32C/64C then receives a upper 8-bit word address and responds with an acknowledge. And the S-24C32C/64C receives a lower 8-bit word address and responds with an acknowledge. After the S-24C32C/64C receives 8-bit write data and responds with an acknowledge, it receives a stop condition and that initiates the write cycle at the addressed memory. During the write cycle all operations are forbidden and no acknowledge is generated.



Remark W12 is arbitrary in the S-24C32C.

Figure 14 Byte Write

#### 6. 2 Page Write

The page write mode allows up to 32 bytes to be written in a single write operation in the S-24C32C/64C. Its basic process to transmit data is as same as byte write, but it operates page write by sequentially receiving 8-bit write data as much data as the page size has.

When the S-24C32C/64C receives a 7-bit device address and a 1-bit read / write instruction code set to "0", following a start condition, it generates an acknowledge. And the S-24C32C/64C receives a upper 8-bit word address, and responds with an acknowledge. Then the S-24C32C/64C receives a lower 8-bit word address, and responds with an acknowledge. After the S-24C32C/64C receives 8-bit write data and responds with an acknowledge, it receives 8-bit write data corresponding to the next word address, and generates an acknowledge. The S-24C32C/64C repeats reception of 8-bit write data and generation of acknowledge in succession. The S-24C32C/64C can receive as many write data as the maximum page size.

Receiving a stop condition initiates a write cycle of the area starting from the designated memory address and having the page size equal to the received write data.



Remark W12 is arbitrary in the S-24C32C.

Figure 15 Page Write

In the S-24C32C, the lower 5 bits of the word address are automatically incremented every time when the S-24C32C/64C receives 8-bit write data. If the size of the write data exceeds 32 bytes, the upper 7 bits of the word address remain unchanged, and the lower 5 bits are rolled over and the last 32-byte data that the S-24C32C received will be overwritten.

In the S-24C64C, the lower 5 bits of the word address are automatically incremented every time when the S-24C32C/64C receives 8-bit write data. If the size of the write data exceeds 32 bytes, the upper 8 bits of the word address remain unchanged, and the lower 5 bits are rolled over and the last 32-byte data that the S-24C64C received will be overwritten.

#### 6. 3 Write Protect

Write protect is available in the S-24C32C/64C. When the WP pin is connected to the  $V_{\text{CC}}$ , write operation to memory area is inhibited.

When the WP pin is connected to GND or set in high impedance, the write protect is invalid, and write operation in all memory area is available.

Fix the level of the WP pin from start condition in the write operation (byte write, page write) until stop condition. If the WP pin changes during this time, the address data being written at this time is not guaranteed. Regarding the timing of write protect, refer to **Figure 8**.

In not using the write protect, connect the WP pin to GND or set it open. The write protect is valid in the range of operation power supply voltage.

As seen in **Figure 16** when the write protect is valid, the S-24C32C/64C does not generate an acknowledgment signal after data input.



Remark W12 is arbitrary in the S-24C32C.

Figure 16 Write Protect

#### 6. 4 Acknowledge Polling

Acknowledge polling is used to know the completion of the write cycle in the S-24C32C/64C.

After the S-24C32C/64C receives a stop condition and once starts the write cycle, all operations are inhibited and no response is made to the signal transmitted by the master device.

Accordingly the master device can recognize the completion of the write cycle in the S-24C32C/64C by detecting a response from the slave device after transmitting the start condition, the device address and the read / write instruction code to the S-24C32C/64C (slave device).

That is, if the S-24C32C/64C does not generate an acknowledgment signal, the write cycle is in progress and if the S-24C32C/64C generates an acknowledgment signal, the write cycle has been completed.

It is recommended to use the read instruction "1" as the read / write instruction code transmitted by the master device.



Remark

Users are able to input word address and data after ACK output in acknowledge polling during write.

Users are able to read data after ACK output in acknowledge polling during read. However, after that users input the write instruction, a start condition may not be input during data output. Input a stop condition and the next instruction after data output and ACK output.

Figure 17 Usage Example of Acknowledge Polling

#### 7. Read

#### 7. 1 Current Address Read

Either in writing or in reading the S-24C32C/64C holds the last accessed memory address. The memory address is maintained as long as the power voltage does not decrease less than the operating voltage.

The master device can read the data at the memory address of the current address pointer without assigning the word address as a result, when it recognizes the position of the address pointer in the S-24C32C/64C. This is called "Current Address Read".

In the following the address counter in the S-24C32C/64C is assumed to be "n".

When the S-24C32C/64C receives a 7-bit device address and a 1-bit read / write instruction code set to "1" following a start condition, it responds with an acknowledge.

Next, an 8-bit data at the address "n" is sent from the S-24C32C/64C synchronous to the SCL clock. The address counter is incremented and the content of the address counter becomes n+1.

The master device outputs stop condition not an acknowledge, the reading of S-24C32C/64C is ended.



Figure 18 Current Address Read

Attention should be paid to the following point on the recognition of the address pointer in the S-24C32C/64C. In Read, the memory address counter in the S-24C32C/64C is automatically incremented after output of the 8th bit of the data. In Write, on the other hand, the upper bits of the memory address (the upper bits of the word address\*1) are left unchanged and are not incremented.

**\*1.** In the S-24C32C, the upper 7 bits of the word address. In the S-24C64C, the upper 8 bits of the word address.

#### 7.2 Random Read

Random read is used to read the data at an arbitrary memory address.

A dummy write is performed to load the memory address into the address counter.

When the S-24C32C/64C receives a 7-bit device address and a 1-bit read / write instruction code set to "0" following a start condition, it responds with an acknowledge.

The S-24C32C/64C then receives a upper 8-bit word address and responds with an acknowledge. And the S-24C32C/64C receives a lower 8-bit word address and responds with an acknowledge. The memory address is loaded to the address counter in the S-24C32C/64C by these operations. Reception of write data does not follow in a dummy write whereas reception of write data follows in byte write and in page write.

Since the memory address is loaded into the memory address counter by dummy write, the master device can read the data starting from the arbitrary memory address by transmitting a new start condition and performing the same operation in the current address read.

That is, when the S-24C32C/64C receives a 7-bit device address and a 1-bit read / write instruction code set to "1", following a start condition signal, it responds with an acknowledge. Next, 8-bit data is transmitted from the S-24C32C/64C in synchronous to the SCL clock. The master device outputs stop condition not an acknowledge, the reading of S-24C32C/64C is ended.



Remark W12 is arbitrary in the S-24C32C.

Figure 19 Random Read

#### 7. 3 Sequential Read

When the S-24C32C/64C receives a 7-bit device address and a 1-bit read / write instruction code set to "1" following a start condition both in current address read and random read, it responds with an acknowledge. When an 8-bit data is output from the S-24C32C/64C synchronous to the SCL clock, the address counter is automatically incremented.

When the master device responds with an acknowledge, the data at the next memory address is transmitted. Response with an acknowledge by the master device has the memory address counter in the S-24C32C/64C incremented and makes it possible to read data in succession. This is called "Sequential Read".

The master device outputs stop condition not an acknowledge, the reading of S-24C32C/64C is ended.

Data can be read in succession in the sequential read mode. When the memory address counter reaches the last word address, it rolls over to the first word address.



Figure 20 Sequential Read

### ■ Write Protect Function during the Low Power Supply Voltage

The S-24C32C/64C has a built-in detection circuit which operates with the low power supply voltage, cancels Write when the power supply voltage drops and power-on. Its detection and release voltages are 1.20 V typ. (Refer to **Figure 21**).

The S-24C32C/64C cancels Write by detecting a low power supply voltage when it receives a stop condition. In the data trasmission and the Write operation, data in the address written during the low power supply voltage is not assurable.



Figure 21 Operation during Low Power Supply Voltage

### ■ Using S-24C32C/64C

### 1. Adding a pull-up resistor to SDA I/O pin and SCL input pin

In consideration of I<sup>2</sup>C-bus protocol function, the SDA I/O pins should be connected with a pull-up resistor. The S-24C32C/64C cannot transmit normally without using a pull-up resistor.

In case that the SCL input pin of the S-24C32C/64C is connected to the Nch open drain output pin of the master device, connect the SCL pin with a pull-up resistor. As well, in case the SCL input pin of the S-24C32C/64C is connected to the tri-state output pin of the master device, connect the SCL pin with a pull-up resistor in order not to set it in high impedance. This prevents the S-24C32C/64C from error caused by an uncertain output (high impedance) from the tri-state pin when resetting the master device during the voltage drop.

#### 2. Equivalent circuit of I/O pin

The S-24C32C/64C does not have a built-in pull-down or pull-up resistor for the SCL and SDA pins. The WP, A2, A1 and A0 pins have a pull-down resistor. The SDA pin has an open-drain output. The followings are equivalent circuits of the pins.



Figure 22 SCL Pin



Figure 23 SDA Pin



Figure 24 WP Pin



Figure 25 A0, A1, A2 Pins

#### 3. Phase adjustment during S-24C32C/64C access

The S-24C32C/64C does not have a pin to reset (the internal circuit). The users cannot forcibly reset it externally. If the communication to the S-24C32C/64C interrupted, the users need to handle it as you do for software.

In the S-24C32C/64C, users are able to reset the internal circuit by inputting a start condition and a stop condition.

Although the reset signal is input to the master device, the S-24C32C/64C's internal circuit does not go in reset, but it does by inputting a stop condition to the S-24C32C/64C. The S-24C32C/64C keeps the same status thus cannot do the next operation. Especially, this case corresponds to that only the master device is reset when the power supply voltage drops.

If the power supply voltage restored in this status, input the instruction after resetting (adjusting the phase with the master device) the S-24C32C/64C. How to reset is shown below.

#### [How to reset S-24C32C/64C]

The S-24C32C/64C is able to be reset by a start and stop instructions. When the S-24C32C/64C is reading data "0" or is outputting the acknowledgment signal, outputs "0" to the SDA line. In this status, the master device cannot output an instruction to the SDA line. In this case, terminate the acknowledgment output operation or the Read operation, and then input a start instruction. **Figure 26** shows this procedure.

First, input a start condition. Then transmit 9 clocks (dummy clock) of SCL. During this time, the master device sets the SDA line to "H". By this operation, the S-24C32C/64C interrupts the acknowledgment output operation or data output, so input a start condition\*1. When a start condition is input, the S-24C32C/64C is reset. To make doubly sure, input the stop condition to the S-24C32C/64C. The normal operation is then possible.



Figure 26 Resetting S-24C32C/64C

\*1. After 9 clocks (dummy clock), if the SCL clock continues to being output without inputting a start condition, S-24C32C/64C may go in the write operation when it receives a stop condition. To prevent this, input a start condition after 9 clocks (dummy clock).

**Remark** Regarding this reset procedure with dummy clock, it is recommended to perform at the system initialization after applying the power supply voltage.

#### 4. Acknowledge check

The I<sup>2</sup>C-bus protocol includes an acknowledge check function as a handshake function to prevent a communication error. This function allows detection of a communication failure during data communication between the master device and S-24C32C/64C. This function is effective to prevent malfunction, so it is recommended to perform an acknowledge check with the master device.

#### 5. Built-in power-on-clear circuit

The S-24C32C/64C has a built-in power-on-clear circuit that initializes itself at the same time during power-on. Unsuccessful initialization may cause a malfunction. To operate the power-on-clear circuit normally, the following conditions must be satisfied to raise the power supply voltage.

#### 5. 1 Raising power supply voltage

Shown in **Figure 27**, raise the power supply voltage from 0.2 V max., within the time defined as  $t_{\text{RISE}}$  which is the time required to reach the power supply voltage to be set.

For example, if the power supply voltage is 5.0 V,  $t_{RISE}$  = 200 ms seen in **Figure 28**. The power supply voltage must be raised within 200 ms.



- \*1. 0 V means there is no difference in potential between the VCC pin and the GND pin of the S-24C32C/64C.
- \*2. t<sub>INIT</sub> is the time required to initialize the S-24C32C/64C. No instructions are accepted during this time.

Figure 27 Raising Power Supply Voltage



For example: If the supply voltage = 5.0 V, raise the power supply voltage to 5.0 V within 200 ms.

Figure 28 Rise Time of Power Supply Voltage

When initialization is successfully completed by the power-on-clear circuit, the S-24C32C/64C enters the standby status.

If the power-on-clear circuit does not operate;

The S-24C32C/64C has not completed initialization, an instruction previously input is still valid or an instruction may be inappropriately recognized. In this case, S-24C32C/64C may perform the Write operation.

The voltage drops due to power off while the S-24C32C/64C is being accessed. Even if the master device is reset due to the low power voltage, the S-24C32C/64C may malfunction unless the power-on-clear operation conditions of S-24C32C/64C are satisfied.

When not using this rise time seen in **Figure 28**, adjust the phase (reset) to reset the internal circuit in the S-24C32C/64C normally.

#### 5. 2 Initialization time

The S-24C32C/64C initializes at the same time when the power supply voltage is raised. Input instructions to the S-24C32C/64C after initialization. S-24C32C/64C does not accept any instruction during initialization. Figure 29 shows the initialization time of the S-24C32C/64C.



Figure 29 Initialization Time of S-24C32C/64C

### 6. Data hold time $(t_{HD,DAT} = 0 \text{ ns})$

If SCL and SDA of the S-24C32C/64C are changed at the same time, it is necessary to prevent a start / stop condition from being mistakenly recognized due to the effect of noise.

The S-24C32C/64C may error if it does not recognize a start / stop condition correctly during transmission.

It is recommended to set the delay time of 0.3 µs minimum from a falling edge of SCL for the SDA.

This is to prevent S-24C32C/64C from going in a start / stop condition due to the time lag caused by the load of the bus line



Figure 30 S-24C32C/64C Data Hold Time

#### 7. SDA pin and SCL pin noise suppression time

The S-24C32C/64C includes a built-in low-pass filter at the SDA and SCL pins to suppress noise. This means that if the power supply voltage is 5.0 V, noise with a pulse width of 130 ns or less can be suppressed. For details of the assurable value, refer to noise suppression time ( $t_i$ ) in **Table 14**.



Figure 31 Noise Suppression Time for SDA and SCL Pins

#### 8. Operation when input stop condition during input write data

The S-24C32C/64C does the write operation only when it receives data of 1 byte or more and receives a stop condition immediately after ACK output.

Refer to Figure 32 regarding details.



Remark W12 is arbitrary in the S-24C32C.

Figure 32 Write Operation by Inputting Stop Condition during Write

#### 9. Command cancel by start condition

By a start condition, users are able to cancel command which is being input. However, adjust the phase while the S-24C32C/64C is outputting "L" because users are not able to input a start condition. When users cancel the command, there may be a case that the address will not be identified. Use random read for the read operation, not current address read.

### 10. Precaution for use

Absolute maximum ratings: Do not operate these ICs in excess of the absolute maximum ratings (as listed on the data sheet). Exceeding the supply voltage rating can cause latch-up.

Operations with moisture on the S-24C32C/64C pins may occur malfunction by short-circuit between pins. Especially, in occasions like picking the S-24C32C/64C up from low temperature tank during the evaluation. Be sure that not remain frost on the S-24C32C/64C's pins to prevent malfunction by short-circuit.

Also attention should be paid in using on environment, which is easy to dew for the same reason.

### ■ Precautions

- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- SII claims no responsibility for any and all disputes arising out of or in connection with any infringement of the products including this IC upon patents owned by a third party.

### **■ Product Name Structure**

### 1. 8-Pin SOP (JEDEC), 8-Pin TSSOP, TMSOP-8



### 2. SNT-8A









Enlarged drawing in the central part



# No. FJ008-Z-R-SD-1.0

| TITLE                  | SOP8J-Z-Reel     |      |       |
|------------------------|------------------|------|-------|
| No.                    | FJ008-Z-R-SD-1.0 |      |       |
| SCALE                  |                  | QTY. | 4,000 |
| UNIT                   | mm               |      |       |
|                        |                  |      |       |
|                        |                  |      |       |
|                        |                  |      |       |
| Seiko Instruments Inc. |                  |      |       |







# No. FT008-Z-P-SD-1.0

| TITLE                  | TSSOP8-Z-PKG Dimensions |  |
|------------------------|-------------------------|--|
| No.                    | FT008-Z-P-SD-1.0        |  |
| SCALE                  |                         |  |
| UNIT                   | mm                      |  |
|                        |                         |  |
|                        |                         |  |
|                        |                         |  |
|                        |                         |  |
| Seiko Instruments Inc. |                         |  |









# No. PH008-A-P-SD-2.0

| SNT-8A-A-PKG Dimensions |  |  |
|-------------------------|--|--|
| PH008-A-P-SD-2.0        |  |  |
|                         |  |  |
| mm                      |  |  |
|                         |  |  |
|                         |  |  |
|                         |  |  |
| Seiko Instruments Inc.  |  |  |
|                         |  |  |



| No. PH008-A-C-SD-1.0      |                        |  |
|---------------------------|------------------------|--|
|                           |                        |  |
|                           |                        |  |
|                           |                        |  |
| TITLE                     | SNT-8A-A-Carrier Tape  |  |
| No.                       | PH008-A-C-SD-1.0       |  |
| SCALE                     |                        |  |
| UNIT                      | mm                     |  |
|                           |                        |  |
|                           |                        |  |
|                           |                        |  |
| Opillar In atomic anta In |                        |  |
| <u> </u> S                | seiko Instruments Inc. |  |
|                           |                        |  |
|                           |                        |  |





Caution Making the wire pattern under the package is possible. However, note that the package may be upraised due to the thickness made by the silk screen printing and of a solder resist on the pattern because this package does not have the standoff.

注意 パッケージ下への配線パターン形成は可能ですが、本パッケージはスタンドオフが無いので、パターン上のレジスト厚み、シルク印刷の厚みによってパッケージが持ち上がることがありますのでご配慮ください。

### No. PH008-A-L-SD-3.0

| TITLE                  | SNT-8A-A-Land Recommendation |  |
|------------------------|------------------------------|--|
| NI-                    | DH008 V I SD 3 0             |  |
| No.                    | PH008-A-L-SD-3.0             |  |
| SCALE                  |                              |  |
| UNIT                   | mm                           |  |
|                        |                              |  |
|                        |                              |  |
|                        |                              |  |
|                        |                              |  |
| Seiko Instruments Inc. |                              |  |







# No. FM008-A-C-SD-1.0

| TITLE | TMSOP8-A-Carrier Tape  |
|-------|------------------------|
| No.   | FM008-A-C-SD-1.0       |
| SCALE |                        |
| UNIT  | mm                     |
|       |                        |
|       |                        |
|       |                        |
|       | Seiko Instruments Inc. |



- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein
  whose related industrial properties, patents, or other rights belong to third parties. The application circuit
  examples explain typical applications of the products, and do not guarantee the success of any specific
  mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the
  failure or malfunction of semiconductor products may occur. The user of these products should therefore
  give thorough consideration to safety design, including redundancy, fire-prevention measures, and
  malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.