

PRELIMINARY

CY14B101L

# 1-Mbit (128K x 8) nvSRAM

### Features

- 25 ns, 35 ns, and 45 ns Access Times
- "Hands-off" Automatic STORE on Power-down with only a small capacitor
- STORE to QuantumTrap<sup>™</sup> Nonvolatile Elements is initiated by Software, device pin or Autostore<sup>™</sup> on Power-down
- RECALL to SRAM Initiated by Software or Power-up
- Infinite READ, WRITE and RECALL Cycles
- 10 mA Typical I<sub>CC</sub> at 200-ns Cycle Time
- 200,000 STORE Cycles to QuantumTrap
- 20-Year Data Retention @ 55°C
- Single 3V Operation +20%, -10%
- Commercial and Industrial Temperature
- SOIC and SSOP Packages
- RoHS Compliance

# **Functional Description**

The Cypress CY14B101L is a fast static RAM with a nonvolatile element in each memory cell. The embedded nonvolatile elements incorporate QuantumTrap technology producing the world's most reliable nonvolatile memory. The SRAM provides infinite read and write cycles, while independent, nonvolatile data resides in the highly reliable QuantumTrap cell. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power-down. On power-up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control.



Cypress Semiconductor Corporation Document #: 001-06400 Rev. \*D 198 Champion Court • San Jose, CA 95134-1709

Jose, CA 95134-1709 • 408-943-2600 Revised December 06, 2006



PRELIMINARY

# **Pin Configurations**



Document #: 001-06400 Rev. \*D

Page 2 of 19



### **Pin Definitions**

| Pin Name                        | I/O Type     | Description                                                                                                                                                                                                                                                            |
|---------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>16</sub> | Input        | Address Inputs used to select one of the 131,072 bytes of the nvSRAM.                                                                                                                                                                                                  |
| DQ0-DQ7                         | Input/Output | Bidirectional Data I/O lines. Used as input or output lines depending on operation.                                                                                                                                                                                    |
| WE                              | Input        | Write Enable Input, active LOW. When selected LOW, enables data on the I/O pins to be written to the address location latched by the falling edge of CE.                                                                                                               |
| CE                              | Input        | Chip Enable Input, active LOW. When LOW, selects the chip. When HIGH, deselects the chip.                                                                                                                                                                              |
| OE                              | Input        | <b>Output Enable, active LOW</b> . The active LOW $\overline{OE}$ input enables the data output buffers during read cycles. Deasserting $\overline{OE}$ high causes the I/O pins to tri-state.                                                                         |
| V <sub>SS</sub>                 | Ground       | Ground for the device. Should be connected to ground of the system.                                                                                                                                                                                                    |
| V <sub>CC</sub>                 | Power Supply | Power Supply inputs to the device.                                                                                                                                                                                                                                     |
| HSB                             | Input/Output | Hardware Store Busy. When low this output indicates a Hardware Store is in progress. When pulled low external to the chip it will initiate a nonvolatile STORE operation. A weak internal pull up resistor keeps this pin HIGH if not connected. (Connection Optional) |
| V <sub>CAP</sub>                | Power Supply | Autostore Capacitor. Supplies power to nvSRAM during power loss to store data from SRAM to nonvolatile elements.                                                                                                                                                       |
| NC                              | No Connect   | No Connect. This pin is not connected to the die.                                                                                                                                                                                                                      |

### **Device Operation**

The CY14B101L nvSRAM is made up of two functional components paired in the same physical cell. These are a SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM can be transferred to the nonvolatile cell (the STORE operation), or from the nonvolatile cell cell to be stored and recalled in parallel. During the STORE and RECALL operations SRAM READ and WRITE operations are inhibited. The CY14B101L supports infinite reads and writes just like a typical SRAM. In addition, it provides infinite RECALL operations.

### SRAM Read

<u>The CY14B101L performs a READ cycle whenever CE</u> and OE are low while WE and HSB are high. The address specified on pins A<sub>0-16</sub> determines which of the 131,072 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of t<sub>AA</sub> (READ cycle #1). If the READ is initiated by CE or OE, the outputs will be valid at t<sub>ACE</sub> or at t<sub>DOE</sub>, whichever is later (READ cycle #2). The data outputs will repeatedly respond to address changes within the t<sub>AA</sub> access time without the need for transitions on any control input pins, and will remain valid until another address change or until CE or OE is brought high, or WE or HSB is brought low.

### **SRAM Write**

A W<u>RITE</u> cycle is performed whenever  $\overline{CE}$  and  $\overline{WE}$  are low and HSB is high. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either  $\overline{CE}$  or WE goes high at the end of the cycle. The data on the common I/O pins I/O<sub>0-7</sub> will be written into the memory if it is valid  $t_{SD}$  before the end of a WE controlled WRITE or before the end of an CE controlled WRITE. It is recommended that OE be kept high during the entire WRITE cycle to avoid data bus contention on common I/O lines. If OE is left low, internal circuitry will turn off the output buffers  $t_{HZWE}$  after WE goes low.

### AutoStore<sup>™</sup> Operation

The CY14B101L stores data to nvSRAM using one of three storage operations. <u>These</u> three operations are Hardware Store, activated by HSB, Software Store, activated by an address sequence, and AutoStore, on device power-down. AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14B101L.

During normal operation, the device will draw current from V<sub>CC</sub> to charge a capacitor connected to the V<sub>CAP</sub> pin. This stored charge will be used by the chip to perform a single STORE operation. If the voltage on the V<sub>CC</sub> pin drops below V<sub>SWITCH</sub>, the part will automatically disconnect the V<sub>CAP</sub> pin from V<sub>CC</sub>. A STORE operation will be initiated with power provided by the V<sub>CAP</sub> capacitor.

Figure 1 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic store operation. Refer to the DC Characteristics table for the size of  $V_{CAP}$ . The voltage on the  $V_{CAP}$  pin is driven to 5V by a charge pump internal to the chip. A pull-up should be placed on WE to hold it inactive during power-up.

To reduce unnecessary nonvolatile stores, AutoStore and Hardware Store operations will be ignored unless at least one WRITE operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a WRITE operation has taken place. The HSB signal can be monitored by the system to detect an AutoStore cycle is in progress.

Document #: 001-06400 Rev. \*D

Page 3 of 19





Figure 1. AutoStore<sup>™</sup> Mode

### Hardware STORE (HSB) Operation

The CY14B101L provides the HSB pin for controlling and acknowledging the STORE operations. The HSB pin can be used to request a hardware STORE cycle. When the HSB pin is driven low, the CY14B101L will conditionally initiate a STORE operation after  $t_{DELAY}$ . An actual STORE cycle will only begin if a WRITE to the SRAM took place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver that is internally driven low to indicate a busy condition while the STORE (initiated by any means) is in progress.

SRAM\_<u>RE</u>AD and WRITE operations that are in progress when HSB is driven low by any means are given tim<u>e to</u> complete before the STORE operation is initiated. After HSB goes low, the CY14B101L will continue SRAM operations for t<sub>DELAY</sub>. During t<sub>DELAY</sub>, multiple SRAM READ operations may take place. If a WRITE is in progress when HSB is pulled low it will be allowed a time, t<sub>DELAY</sub>, to complete. However, any SRAM WRITE cycles requested after HSB goes low will be inhibited until HSB returns high.

During any STORE operation, regardless of how it was initiated, the CY14B101L will continue to drive the HSB pin low, releasing it only when the STORE is complete. Upon completion of the STORE operation the CY14B101L will remain disabled until the HSB pin returns high.

If HSB is not used, it should be left unconnected.

#### Hardware RECALL (Power-up)

During power-up, or after any low-power condition ( $V_{CC} < V_{SWITCH}$ ), an internal RECALL request will be latched. When  $V_{CC}$  once again exceeds the sense voltage of  $V_{SWITCH}$ , a

RECALL cycle will automatically be initiated and will take  $t_{\text{HRECALL}}$  to complete.

### Software STORE

Data can be transferred from the SRAM to the nonvolatile memory by a software address sequence. The CY14B101L software STORE cycle is initiated by executing sequential CE-controlled READ cycles from six specific address locations in exact order. During the STORE cycle an erase of the previous nonvolatile data is first performed, followed by a program of the nonvolatile elements. Once a STORE cycle is initiated, further input and output are disabled until the cycle is completed.

Because a sequence of READs from specific addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence, or the sequence will be aborted and no STORE or RECALL will take place.

To initiate the software STORE cycle, the following READ sequence must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x8FC0 Initiate STORE cycle

The software sequence may be clocked with  $\overline{CE}$  controlled READs or  $\overline{OE}$  controlled READs. Once the sixth address in the sequence has been entered, the STORE cycle will commence and the chip will be disabled. It is important that READ cycles and not WRITE cycles be used in the sequence, although it is not necessary that  $\overline{OE}$  be low for the sequence to be valid. After the t<sub>STORE</sub> cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation.

#### Software RECALL

Data can be transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of READ operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of CE controlled READ operations must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x4C63 Initiate RECALL cycle

Internally, RECALL is a two-step procedure. First, the SRAM data is cleared, and second, the nonvolatile information is transferred into the SRAM cells. After the  $t_{RECALL}$  cycle time the SRAM will once again be ready for READ and WRITE operations. The RECALL operation in no way alters the data in the nonvolatile elements.

Document #: 001-06400 Rev. \*D

Page 4 of 19



#### Table 1. Mode Selection

| CE | WE | OE | A15 - A0                                                 | Mode                                                                                   | I/O                                                                                      | Power                                 |
|----|----|----|----------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------|
| Н  | Х  | Х  | Х                                                        | Not Selected                                                                           | Output High Z                                                                            | Standby                               |
| L  | Н  | L  | Х                                                        | Read SRAM                                                                              | Output Data                                                                              | Active                                |
| L  | L  | Х  | Х                                                        | Write SRAM                                                                             | Input Data                                                                               | Active                                |
| L  | Н  | L  | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8B45 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Autostore<br>Disable  | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data   | Active<br>[1,2,3]                     |
| L  | Н  | L  | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4B46 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Autostore<br>Enable   | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data   | Active<br>[1,2,3]                     |
| L  | н  | L  | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile<br>Store  | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z | Active<br>I <sub>CC2</sub><br>[1,2,3] |
| L  | Н  | L  | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile<br>Recall | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z | Active<br>[1,2,3]                     |

#### **Preventing AutoStore**

The AutoStore function can be disabled by initiating an AutoStore Disable sequence. A sequence of read operations is performed in a manner similar to the software STORE initiation. To initiate the AutoStore Disable sequence, the following sequence of CE-controlled read operations must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x8B45 AutoStore Disable

The AutoStore can be re-enabled by initiating an AutoStore Enable sequence. A sequence of read operations is performed in a manner similar to the software RECALL initiation. To initiate the AutoStore Enable sequence, the following sequence of CE-controlled read operations must be performed:

- 1. Read address 0x4E38 Valid READ
- Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x4B46 AutoStore Enable

If the AutoStore function is disabled or re-enabled, a manual STORE operation (Hardware or Software) needs to be issued to save the AutoStore state through subsequent power down cycles. The part comes from the factory with AutoStore enabled.

#### Notes:

The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a non-volatile cycle.
 While there are 17 address lines on the CY14B101L, only the lower <u>16 lines are used to control software modes</u>.
 I/O state depends on the state of OE. The I/O table shown assumes OE Low.



### **Data Protection**

The CY14B101L protects data from corruption during low-voltage conditions by inhibiting all externally initiated STORE and WRITE operations. The low voltage condition is detected when  $V_{CC} \leq V_{SWITCH}$ . If the CY14B101L is in a WRITE mode (both CE and WE low) at power-up, after a RECALL, or after a STORE, the WRITE will be inhibited until a negative transition on CE or WE is detected.

This protects against inadvertent writes during power-up or brown-out conditions.

#### **Noise Considerations**

The CY14B101L is a high-speed memory and so must have a high-frequency bypass capacitor of approximately 0.1  $\mu F$  connected between V<sub>CC</sub> and V<sub>SS</sub>, using leads and traces that are as short as possible. As with all high-speed CMOS ICs, careful routing of power, ground and signals will reduce circuit noise.

#### Low Average Active Power

CMOS technology provides the CY14B101L the benefit of drawing significantly less current when it is cycled at times longer than 50 ns. *Figure 2* shows the relationship between I<sub>CC</sub> and READ/WRITE cycle time. Worst-case current consumption is shown for commercial temperature range, V<sub>CC</sub> = 3.6V, and chip enable at maximum frequency. Only standby current is drawn when the chip is disabled. The overall average current drawn by the CY14B101L depends on the following items:

- 1. The duty cycle of chip enable.
- 2. The overall cycle rate for accesses.
- 3. The ratio of READs to WRITEs.
- 4. The operating temperature.
- 5. The V<sub>CC</sub> level.
- 6. I/O loading.



Figure 2. Current vs. Cycle Time



### **Maximum Ratings**

| (Above which the useful life may be impaired. For user guide-lines, not tested.) $\label{eq:stable}$ |
|------------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                                    |
| Ambient Temperature with<br>Power Applied55°C to +125°C                                              |
| Supply Voltage on $V_{CC}$ Relative to GND0.5V to 4.1V                                               |
| Voltage Applied to Outputs                                                                           |
| in High-Z State–0.5V to $V_{\rm CC}$ + 0.5V                                                          |
| Input Voltage0.5V to V <sub>CC</sub> + 0.5V                                                          |
| Transient Voltage (<20 ns) on Any Pin to Ground Potential2.0V to V <sub>CC</sub> + 2.0V              |

| Package Power Dissipation<br>Capability (T <sub>A</sub> = 25°C) | 1.0W     |
|-----------------------------------------------------------------|----------|
| Surface Mount Lead Soldering<br>Temperature (3 Seconds)         | +260°C   |
| Output Short Circuit Current [4]                                | 15 mA    |
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015)      | > 2001V  |
| Latch-up Current                                                | > 200 mA |

# **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |  |  |
|------------|---------------------|-----------------|--|--|
| Commercial | 0°C to +70°C        | 2.7V to 3.6V    |  |  |
| Industrial | –40°C to +85°C      | 2.7V to 3.6V    |  |  |

| Parameter        | Description                                                                         | Test Conditions                                                                                                                                                                                                 | Min.         | Max.    | Unit                      |                |
|------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------|---------------------------|----------------|
| I <sub>CC1</sub> | Average V <sub>CC</sub> Current                                                     | $t_{RC}$ = 25 ns<br>$t_{RC}$ = 35 ns<br>$t_{RC}$ = 45 ns<br>Dependent on output loading and cycle rate.                                                                                                         | Commercial   |         | 65<br>55<br>50<br>55      | mA<br>mA<br>mA |
|                  |                                                                                     | Values obtained without output loads.<br>I <sub>OUT</sub> = 0mA.                                                                                                                                                | induotrial   |         | (t <sub>RC</sub> = 45 ns) |                |
| I <sub>CC2</sub> | Average V <sub>CC</sub> Current<br>during STORE                                     | All Inputs Don't Care, V <sub>CC</sub> = Max.<br>Average current for duration t <sub>STORE</sub>                                                                                                                |              |         | 6                         | mA             |
| I <sub>CC3</sub> | Average V <sub>CC</sub> Current<br>at t <sub>AA</sub> = 200 ns, 3V,<br>25°C typical | $\overline{\text{WE}}$ > (V <sub>CC</sub> – 0.2). All other inputs cycling.<br>Dependent on output loading and cycle rate. Val<br>without output loads. I <sub>OUT</sub> = 0mA.                                 | ues obtained |         | 10                        | mA             |
| I <sub>CC4</sub> | Average V <sub>CAP</sub> Current<br>during AutoStore Cycle                          | All Inputs Don't Care, V <sub>CC</sub> = Max.<br>Average current for duration t <sub>STORE</sub>                                                                                                                |              |         | 3                         | mA             |
| I <sub>SB</sub>  | V <sub>CC</sub> Standby Current                                                     | $\overline{\text{VE}}$ > (V <sub>CC</sub> – 0.2). All others V <sub>IN</sub> < 0.2V or > (V <sub>CC</sub> – 0.2V).<br>Standby current level after nonvolatile cycle is complete.<br>nputs are static. f = 0MHz. |              |         | 3                         | mA             |
| I <sub>IX</sub>  | Input Leakage Current                                                               | $V_{CC} = Max., V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                                                                   |              | -1      | +1                        | μΑ             |
| I <sub>OZ</sub>  | Off-State Output<br>Leakage Current                                                 | $V_{CC} = Max., V_{SS} \le V_{IN} \le V_{CC}, \overline{CE} \text{ or } \overline{OE} > V_{IH}$                                                                                                                 |              | -1      | +1                        | μA             |
| V <sub>IH</sub>  | Input HIGH Voltage [6]                                                              |                                                                                                                                                                                                                 |              | 2.0     | Vcc + 0.3                 | V              |
| V <sub>IL</sub>  | Input LOW Voltage                                                                   |                                                                                                                                                                                                                 |              | Vss-0.5 | 0.8                       | V              |
| V <sub>OH</sub>  | Output HIGH Voltage                                                                 | $I_{OUT} = -2 \text{ mA}$                                                                                                                                                                                       |              | 2.4     |                           | V              |
| V <sub>OL</sub>  | Output LOW Voltage                                                                  | I <sub>OUT</sub> = 4 mA                                                                                                                                                                                         |              |         | 0.4                       | V              |
| V <sub>CAP</sub> | Storage Capacitor                                                                   | Between V <sub>CAP</sub> pin and V <sub>SS</sub> , 5V Rated                                                                                                                                                     |              | 17      | 120                       | μF             |

# DC Electrical Characteristics Over the Operating Range (VCC = 2.7V to 3.6V) [5]

# Capacitance <sup>[7]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 7    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 0$ to 3.0 V                   | 7    | pF   |

Notes:

A. Outputs shorted for no more than one second. No more than one output shorted at a time.
 5. Typical conditions for the Active Current shown on the front page of the data sheet are average values at 25°C (room temperature), and V<sub>CC</sub> = 3V. Not 100% tested.
 6. V<sub>IH</sub> changes by 100mV when V<sub>CC</sub> > 3.5V
 7. These parameters are guaranteed but not tested.



# Thermal Resistance [7]

| Parameter     | Description                                 | Test Conditions                                                                                                     | 32-SOIC | 48-SSOP | Unit |
|---------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------|---------|------|
| $\Theta_{JA}$ | Thermal Resistance<br>(Junction to Ambient) | Test conditions follow standard test methods and proce-<br>dures for measuring thermal impedance, per EIA / JESD51. | TBD     | TBD     | °C/W |
| $\Theta_{JC}$ | Thermal Resistance<br>(Junction to Case)    |                                                                                                                     | TBD     | TBD     | °C/W |

# AC Test Loads





# **AC Test Conditions**

| Input Pulse Levels                       | .0 V to 3 V      |
|------------------------------------------|------------------|
| Input Rise and Fall Times (10% - 90%)    | <u>&lt;</u> 5 ns |
| Input and Output Timing Reference Levels | 1.5 V            |



# **AC Switching Characteristics**

| Para                              | meter             |                                   | 25 ns | s part | 35 ns | part | 45 ns | s part |      |
|-----------------------------------|-------------------|-----------------------------------|-------|--------|-------|------|-------|--------|------|
| Cypress<br>Parameter              | Alt.<br>Parameter | Description                       | Min.  | Max.   | Min.  | Max. | Min.  | Max.   | Unit |
| SRAM Read                         | Cycle             |                                   |       |        |       |      |       |        |      |
| t <sub>ACE</sub>                  | t <sub>ACS</sub>  | Chip Enable Access Time           |       | 25     |       | 35   |       | 45     | ns   |
| t <sub>RC</sub> <sup>[8]</sup>    | t <sub>RC</sub>   | Read Cycle Time                   | 25    |        | 35    |      | 45    |        | ns   |
| t <sub>AA</sub> <sup>[9]</sup>    | t <sub>AA</sub>   | Address Access Time               |       | 25     |       | 35   |       | 45     | ns   |
| t <sub>DOE</sub>                  | t <sub>OE</sub>   | Output Enable to Data Valid       |       | 12     |       | 15   |       | 20     | ns   |
| t <sub>OHA</sub>                  | t <sub>OH</sub>   | Output Hold After Address Change  | 3     |        | 3     |      | 3     |        | ns   |
| t <sub>LZCE</sub> <sup>[10]</sup> | t <sub>LZ</sub>   | Chip Enable to Output Active      | 3     |        | 3     |      | 3     |        | ns   |
| t <sub>HZCE</sub> <sup>[10]</sup> | t <sub>HZ</sub>   | Chip Disable to Output Inactive   |       | 10     |       | 13   |       | 15     | ns   |
| t <sub>LZOE</sub> <sup>[10]</sup> | t <sub>OLZ</sub>  | Output Enable to Output Active    | 0     |        | 0     |      | 0     |        | ns   |
| t <sub>HZOE</sub> <sup>[10]</sup> | t <sub>OHZ</sub>  | Output Disable to Output Inactive |       | 10     |       | 13   |       | 15     | ns   |
| t <sub>PU</sub> <sup>[7]</sup>    | t <sub>PA</sub>   | Chip Enable to Power Active       | 0     |        | 0     |      | 0     |        | ns   |
| t <sub>PD</sub> <sup>[7]</sup>    | t <sub>PS</sub>   | Chip Disable to Power Standby     |       | 25     |       | 35   |       | 45     | ns   |
| SRAM Write                        | e Cycle           |                                   |       |        |       |      |       |        |      |
| t <sub>WC</sub>                   | t <sub>WC</sub>   | Write Cycle Time                  | 25    |        | 35    |      | 45    |        | ns   |
| t <sub>PWE</sub>                  | t <sub>WP</sub>   | Write Pulse Width                 | 20    |        | 25    |      | 30    |        | ns   |
| t <sub>SCE</sub>                  | t <sub>CW</sub>   | Chip Enable To End of Write       | 20    |        | 25    |      | 30    |        | ns   |
| t <sub>SD</sub>                   | t <sub>DW</sub>   | Data Set-Up to End of Write       | 10    |        | 12    |      | 15    |        | ns   |
| t <sub>HD</sub>                   | t <sub>DH</sub>   | Data Hold After End of Write      | 0     |        | 0     |      | 0     |        | ns   |
| t <sub>AW</sub>                   | t <sub>AW</sub>   | Address Set-Up to End of Write    | 20    |        | 25    |      | 30    |        | ns   |
| t <sub>SA</sub>                   | t <sub>AS</sub>   | Address Set-Up to Start of Write  | 0     |        | 0     |      | 0     |        | ns   |
| t <sub>HA</sub>                   | t <sub>WR</sub>   | Address Hold After End of Write   | 0     |        | 0     |      | 0     |        | ns   |
| t <sub>HZWE</sub> [10,11]         | t <sub>WZ</sub>   | Write Enable to Output Disable    |       | 10     |       | 13   |       | 15     | ns   |
| t <sub>LZWE</sub> <sup>[10]</sup> | t <sub>OW</sub>   | Output Active after End of Write  | 3     |        | 3     |      | 3     |        | ns   |

 Notes:

 8. WE must be HIGH during SRAM Read Cycles.

 9. Device is continuously selected with CE and OE both Low.

 10. Measured ±200mV from steady state output voltage.

 11. If WE is Low when CE goes Low, the outputs remain in the High Impedance State



# AutoStore/Power-Up RECALL

|                                       |                           | CY14B101L |      |      |
|---------------------------------------|---------------------------|-----------|------|------|
| Parameter                             | Description               | Min.      | Max. | Unit |
| t <sub>HRECALL</sub> <sup>[12]</sup>  | Power-Up RECALL Duration  |           | 20   | ms   |
| t <sub>STORE</sub> <sup>[13,14]</sup> | STORE Cycle Duration      |           | 12.5 | ms   |
| V <sub>SWITCH</sub>                   | Low Voltage Trigger Level |           | 2.65 | V    |
| t <sub>VCCRISE</sub>                  | VCC Rise Time             | 150       |      | μs   |

# Software Controlled STORE/RECALL Cycle [15,16, 17]

|                                    |                                    | 25 ns part 35 ns |      | 35 ns part |      | 45 ns part |      |      |
|------------------------------------|------------------------------------|------------------|------|------------|------|------------|------|------|
| Parameter                          | Description                        | Min.             | Max. | Min.       | Max. | Min.       | Max. | Unit |
| t <sub>RC</sub>                    | STORE/RECALL Initiation Cycle Time | 25               |      | 35         |      | 45         |      | ns   |
| t <sub>AS</sub>                    | Address Set-Up Time                | 0                |      | 0          |      | 0          |      | ns   |
| t <sub>CW</sub>                    | Clock Pulse Width                  | 20               |      | 25         |      | 30         |      | ns   |
| t <sub>GLAX</sub>                  | Address Hold Time                  | 1                |      | 1          |      | 1          |      | ns   |
| t <sub>RECALL</sub>                | RECALL Duration                    |                  | 50   |            | 50   |            | 50   | μS   |
| t <sub>SS</sub> <sup>[18,19]</sup> | Soft Sequence Processing Time      |                  | 70   |            | 70   |            | 70   | μS   |

### Hardware STORE Cycle

|                                    |                                     | CY14 |     |      |
|------------------------------------|-------------------------------------|------|-----|------|
| Parameter                          | Description                         | Min  | Max | Unit |
| t <sub>DELAY</sub> <sup>[20]</sup> | Time allowed to complete SRAM Cycle | 1    | 70  | μs   |
| t <sub>HLHX</sub>                  | Hardware STORE Pulse Width          | 15   |     | ns   |

### Switching Waveforms



# Figure 3. SRAM Read Cycle #1: Address Controlled <sup>[8,9,21]</sup>

#### Notes:

- t<sub>HRECALL</sub> starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>.
   13. If an SRAM Write has not taken place since the last nonvolatile cycle, no STORE will take place.
   Industrial Grade Devices require 15ms Max
   The software sequence is clocked with CE controlled or OE controlled READs.
- The six consecutive addresses must be read in the order listed in the Mode Selection table. WE must be HIGH during all six consecutive cycles.
   A 600 Ohm resistor must be connected to HSB for using the Software Command
- This is the amount of time it takes to take action on a soft sequence command. Vcc power must remain HIGH to effectively register command.
   Commands like STORE and RECALL lock out I/O until operation is complete which further increases this time. See specific command.
   Read and Write cycles in progress before HSB are given this amount of time to complete.
   HSB must remain HIGH during READ and WRITE cycles.









# Figure 5. SRAM Write Cycle #1: WE Controlled <sup>[21,22]</sup>

Note: 22.  $\overrightarrow{CE}$  or  $\overrightarrow{WE}$  must be  $\ge$  V<sub>IH</sub> during address transitions.





Figure 6. SRAM Write Cycle #2: CE Controlled



Figure 7. AutoStore/Power-Up RECALL









Figure 9. DE-controlled Software STORE/RECALL Cycle [16]









Figure 11. Soft Sequence Processing [18, 19]



# PART NUMBERING NOMENCLATURE







# **Ordering Information**

| Speed<br>(ns) | Ordering Code     | Package<br>Diagram | Package Type | Operating<br>Range |
|---------------|-------------------|--------------------|--------------|--------------------|
| 25            | CY14B101L-SZ25XCT | 51-85127           | 32-pin SOIC  | Commercial         |
|               | CY14B101L-SP25XCT | 51-85061           | 48-pin SSOP  |                    |
| 35            | CY14B101L-SZ35XCT | 51-85127           | 32-pin SOIC  | Commercial         |
|               | CY14B101L-SP35XCT | 51-85061           | 48-pin SSOP  |                    |
| 45            | CY14B101L-SZ45XCT | 51-85127           | 32-pin SOIC  | Commercial         |
|               | CY14B101L-SP45XCT | 51-85061           | 48-pin SSOP  |                    |
| 45            | CY14B101L-SZ45XIT | 51-85127           | 32-pin SOIC  | Industrial         |
|               | CY14B101L-SP45XIT | 51-85061           | 48-pin SSOP  |                    |
|               | CY14B101L-SZ45XI  | 51-85127           | 32-pin SOIC  |                    |
|               | CY14B101L-SP45XI  | 51-85061           | 48-pin SSOP  |                    |

All of the above mentioned parts are of "Lead-Free" type. Shaded areas contain Advance information. Please contact your local Cypress sales representative for availability of these parts.



# Package Diagrams





# Package Diagrams (continued)





51-85061-\*C

AutoStore and QuantumTrap are registered trademarks of Simtek Corporation. All products and company names mentioned in this document are the trademarks of their respective holders.

Document #: 001-06400 Rev. \*D

© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical compronents in life-support systems where a mafunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress and function of Cypress and function of Cypress and function of Cypress and the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



# **Document History Page**

| Document Title: CY14B101L 1-Mbit (128K x 8) nvSRAM<br>Document Number: 001-06400 |         |               |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|----------------------------------------------------------------------------------|---------|---------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| REV.                                                                             | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| **                                                                               | 425138  | See ECN       | TUP                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| *A                                                                               | 437321  | See ECN       | TUP                | Show Data Sheet on external Web                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| *B                                                                               | 471966  | See ECN       | TUP                | Changed I <sub>CC3</sub> from 5mA to 10mA<br>Changed ISB from 2mA to 3mA<br>Changed V <sub>IH(MIN)</sub> from 2.2V to 2.0V<br>Changed t <sub>RECALL</sub> from 40 $\mu$ s to 50 $\mu$ s<br>Changed Endurance from 1Million Cycles to 500K Cycles<br>Changed Data Retention from 100 Years to 20 Years<br>Added Soft Sequence Processing Time Waveform<br>Updated Part Numbering Nomenclature and Ordering Information                                                                                                                                    |  |  |
| *C                                                                               | 503272  | See ECN       | PCI                | Changed from Advance to Preliminary<br>Changed the term "Unlimited" to "Infinite"<br>Changed Endurance from 500K Cycles to 200K Cycles<br>Added temperature spec. to Data Retention - 20 years at 55°C<br>Removed lcc1 values from the DC table for 25 ns and 35 ns Industrial Grade<br>Changed lcc2 value from 3mA to 6mA in the DC table<br>Added a footnote on $V_{IH}$<br>Changed $V_{SWITCH(MIN)}$ from 2.55V to 2.45V<br>Added footnote #17 related to using the software command<br>Updated Part Nomenclature Table and Ordering InformationTable |  |  |
| *D                                                                               | 597002  | See ECN       | TUP                | Removed V <sub>SWITCH(min)</sub> spec from the AutoStore/Power-Up RECALL table<br>Changed t <sub>GLAX</sub> spec from 20ns to 1ns<br>Added t <sub>DELAY(max)</sub> spec of 70µs in the Hardware STORE Cycle table<br>Removed t <sub>HLBL</sub> specification<br>Changed t <sub>SS</sub> specification form 70µs(min) to 70µs(max)<br>Changed V <sub>CAP(max)</sub> from 57µF to 120µF                                                                                                                                                                    |  |  |