

# 8-Mbit (512K x 16) Static RAM

#### **Features**

- TSOP I package configurable as 512K x 16 or as 1M x 8 SRAM
- · High speed: 45 ns
- Wide voltage range: 2.20V–3.60V
  Pin compatible with CY62157DV30
- Ultra low standby power
  - Typical Standby current: 2 μA
  - Maximum Standby current: 8 μA (Industrial)
- · Ultra low active power
  - Typical active current: 1.8 mA @ f = 1 MHz
- Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  features
- · Automatic power down when deselected
- · CMOS for optimum speed and power
- Available in both Pb-free and non Pb-free 48-ball VFBGA, Pb-free 44-pin TSOP II and 48-pin TSOP I packages

### Functional Description<sup>[1]</sup>

The CY62157EV30 is a high performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life™ (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly

reduces power consumption when addresses are not toggling. Place the device into standby mode when deselected (CE $_1$  HIGH or CE $_2$  LOW or both BHE and BLE are HIGH). The input or output pins (IO $_0$  through IO $_{15}$ ) are placed in a high impedance state when:

- Deselected (CE<sub>1</sub>HIGH or CE<sub>2</sub> LOW)
- Outputs are disabled (OE HIGH)
- <u>Both Byte High Enable and Byte Low Enable are disabled</u> (BHE, BLE HIGH)
- Write operation is active (CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH and WE LOW)

To write to the device, take Chip Enable ( $\overline{\text{CE}}_1$  LOW and CE<sub>2</sub> <u>HIGH</u>) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from IO pins (IO<sub>0</sub> through IO<sub>7</sub>) is written into the location specified <u>on the</u> address pins (A<sub>0</sub> through A<sub>18</sub>). If Byte High Enable (BHE) is LOW, then data from IO pins (IO<sub>8</sub> through IO<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>).

To read from the device, take Chip Enable  $(\overline{CE}_1 LOW)$  and  $CE_2 HIGH)$  and Output Enable  $(\overline{OE})$  LOW while forcing the Write Enable  $(\overline{WE})$  HIGH. If Byte Low Enable  $(\overline{BLE})$  is LOW, then data from the memory location specified by the address pins appear on  $IO_0$  to  $IO_7$ . If Byte High Enable  $(\overline{BHE})$  is LOW, then data from memory appears on  $IO_8$  to  $IO_{15}$ . See the "Truth Table" on page 10 for a complete description of read and write modes.

#### Logic Block Diagram



#### Notes

1. For best practice recommendations, please refer to the Cypress application note AN1064, SRAM System Guidelines.

Cypress Semiconductor Corporation
Document #: 38-05445 Rev. \*E

198 Champion Court •

San Jose, CA 95134-1709

408-943-2600

Revised May 07, 2007



#### **Product Portfolio**

|               |              |                |                |     |                           |                | l             | Power D        | issipatio | n                     |     |        |                     |
|---------------|--------------|----------------|----------------|-----|---------------------------|----------------|---------------|----------------|-----------|-----------------------|-----|--------|---------------------|
| Product       | Range        | V <sub>C</sub> | Voc Range (V)  |     | V <sub>CC</sub> Range (V) |                | Speed<br>(ns) | 0              | perating  | I <sub>CC</sub> , (m/ | 4)  | Standb | y, I <sub>SB2</sub> |
| Product       | Kange        |                |                |     |                           | f = 1          | MHz           | f = f          | max       | <b>(</b> µ            | Å)  |        |                     |
|               |              | Min            | <b>Typ</b> [2] | Max |                           | <b>Typ</b> [2] | Max           | <b>Typ</b> [2] | Max       | <b>Typ</b> [2]        | Max |        |                     |
| CY62157EV30LL | Ind'I/Auto-A | 2.2V           | 3.0            | 3.6 | 45                        | 1.8            | 3             | 18             | 25        | 2                     | 8   |        |                     |

## **Pin Configuration**

The following pictures show the 44-pin TSOP II and 48-pin TSOP I pinouts. [3, 4, 5]





- 2. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC(typ)}$ ,  $T_A = 25^{\circ}C$ .
- NC pins are not connected on the die.
- The <u>44-TSOP</u> II package has only one chip enable ( $\overline{\text{CE}}$ ) pin.

  The <u>BYTE</u> pin in the <u>48-TSOP</u> I package has to be tied HIGH to use the device as a 51<u>2K × 16 SRAM</u>. The 48-TSOP I package can also be used as a 1M × 8 SRAM by tying the BYTE signal LOW. In the 1M x 8 configuration, Pin 45 is A19, while BHE, BLE and IO8 to IO14 pins are not used (DNU).



## Pin Configuration (continued)

The following picture shows the 48-ball VFBGA pinout.  $^{[3,\,4,\,5]}$ 





### **Maximum Ratings**

Exceeding maximum ratings may shorten the battery life of the device. User guidelines are not tested. Storage Temperature ......-65°C to + 150°C Ambient Temperature with Power Applied ......55°C to + 125°C Supply Voltage to Ground Potential .....-0.3V to 3.9V (V<sub>CCmax</sub> + 0.3V) DC Voltage Applied to Outputs in High-Z State  $^{[6,\ 7]}.....-0.3V$  to 3.9V (V $_{\rm CCmax}$  + 0.3V)

| DC Input Voltage $^{[6,\ 7]}$ 0.3V to 3.9V (V <sub>CC r</sub> | <sub>max</sub> + 0.3V) |
|---------------------------------------------------------------|------------------------|
| Output Current into Outputs (LOW)                             | 20 mA                  |
| Static Discharge Voltage(MIL-STD-883, Method 3015)            | > 2001V                |
| Latch up Current                                              | . > 200 mA             |

## **Operating Range**

| Device        | Range        | Ambient<br>Temperature | V <sub>CC</sub> [8] |
|---------------|--------------|------------------------|---------------------|
| CY62157EV30LL | Ind'l/Auto-A | –40°C to +85°C         | 2.20V to<br>3.60V   |

#### **Electrical Characteristics**

Over the Operating Range

| D                               | D                                                | Tost Conditions                                                                                                                                                                                                                                                               |                                                               |      | 45 ns (Ind'I/Auto-A) |                       |      |  |
|---------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------|----------------------|-----------------------|------|--|
| Parameter Description           |                                                  | Test Conditions                                                                                                                                                                                                                                                               |                                                               |      | <b>Typ</b> [2]       | Max                   | Unit |  |
| V <sub>OH</sub>                 | Output HIGH Voltage                              | $I_{OH} = -0.1 \text{ mA}$                                                                                                                                                                                                                                                    |                                                               | 2.0  |                      |                       | V    |  |
|                                 |                                                  | $I_{OH} = -1.0 \text{ mA}, V_{CC} \ge 2$                                                                                                                                                                                                                                      | 2.70V                                                         | 2.4  |                      |                       | V    |  |
| V <sub>OL</sub>                 | Output LOW Voltage                               | I <sub>OL</sub> = 0.1 mA                                                                                                                                                                                                                                                      |                                                               |      |                      | 0.4                   | V    |  |
|                                 |                                                  | $I_{OL} = 2.1 \text{mA}, V_{CC} \ge 2.7$                                                                                                                                                                                                                                      | 70V                                                           |      |                      | 0.4                   | V    |  |
| V <sub>IH</sub>                 | Input HIGH Voltage                               | V <sub>CC</sub> = 2.2V to 2.7V                                                                                                                                                                                                                                                |                                                               | 1.8  |                      | V <sub>CC</sub> + 0.3 | V    |  |
|                                 |                                                  | V <sub>CC</sub> = 2.7V to 3.6V                                                                                                                                                                                                                                                |                                                               | 2.2  |                      | V <sub>CC</sub> + 0.3 | V    |  |
| $V_{IL}$                        | Input LOW Voltage                                | V <sub>CC</sub> = 2.2V to 2.7V                                                                                                                                                                                                                                                |                                                               |      |                      | 0.6                   | V    |  |
|                                 |                                                  | V <sub>CC</sub> = 2.7V to 3.6V                                                                                                                                                                                                                                                |                                                               | -0.3 |                      | 0.8                   | V    |  |
| I <sub>IX</sub>                 | Input Leakage Current                            | $GND \le V_1 \le V_{CC}$                                                                                                                                                                                                                                                      |                                                               | -1   |                      | +1                    | μΑ   |  |
| I <sub>OZ</sub>                 | Output Leakage Current                           | GND $\leq$ $V_O \leq$ $V_{CC}$ , Output                                                                                                                                                                                                                                       | ut Disabled                                                   | -1   |                      | +1                    | μΑ   |  |
| I <sub>CC</sub>                 | V <sub>CC</sub> Operating Supply Current         | $f = f_{max} = 1/t_{RC}$                                                                                                                                                                                                                                                      | $V_{CC} = V_{CCmax}$                                          |      | 18                   | 25                    |      |  |
|                                 |                                                  | f = 1 MHz                                                                                                                                                                                                                                                                     | I <sub>OUT</sub> = 0 mA<br>CMOS levels                        |      | 1.8                  | 3                     | mA   |  |
| I <sub>SB1</sub>                | Automatic CE Power Down<br>Current — CMOS Inputs | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2\text{V}, \text{CE}_2$<br>$\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2\text{V}, \text{V}_{\text{IN}} \le \text{f} = \text{f}_{\text{max}} \text{(Address and E} \text{f} = 0 \text{(OE, BHE, BLE a} \text{f})}$ | c 0.2V)<br>Data Only),                                        |      | 2                    | 8                     | μА   |  |
| I <sub>SB2</sub> <sup>[9]</sup> | Automatic CE Power Down<br>Current — CMOS Inputs | $\overline{CE}_1 \ge V_{CC} - 0.2V$ or $C$<br>$V_{IN} \ge V_{CC} - 0.2V$ or $V_{II}$                                                                                                                                                                                          | $E_2 \le 0.2V$ ,<br>$N \le 0.2V$ , $f = 0$ , $V_{CC} = 3.60V$ |      | 2                    | 8                     | μА   |  |

## Capacitance [10]

| Parameter        | Description        | Test Conditions                  | Max | Unit |
|------------------|--------------------|----------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C$ , f = 1 MHz, | 10  | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$           | 10  | pF   |

- 6.  $V_{IL(min)}$  = -2.0V for pulse durations less than 20 ns.

- V<sub>IL(min)</sub> = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns.
   V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns.
   Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization.
   Only chip enables (CE<sub>1</sub> and CE<sub>2</sub>), byte enables (BHE and BLE) and BYTE (48 TSOP I only) need to be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other instables the floating.
- 10. Tested initially and after any design or process changes that may affect these parameters.



### Thermal Resistance [10]

| Parameter         | Description                           | Test Conditions                                                        | BGA  | TSOP I | TSOP II | Unit |
|-------------------|---------------------------------------|------------------------------------------------------------------------|------|--------|---------|------|
| $\Theta_{JA}$     |                                       | Still Air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 72   | 74.88  | 76.88   | °C/W |
| $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) |                                                                        | 8.86 | 8.6    | 13.52   | °C/W |

#### **AC Test Loads and Waveforms**

Figure 1. AC Test Loads and Waveforms



| Parameters      | 2.5V  | 3.0V | Unit |
|-----------------|-------|------|------|
| R1              | 16667 | 1103 | Ω    |
| R2              | 15385 | 1554 | Ω    |
| R <sub>TH</sub> | 8000  | 645  | Ω    |
| V <sub>TH</sub> | 1.20  | 1.75 | V    |

#### **Data Retention Characteristics**

Over the Operating Range

| Parameter                        | Description                             | Description Conditions                                                                                                      |              |                 |   |   | Unit |
|----------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|---|---|------|
| $V_{DR}$                         | V <sub>CC</sub> for Data Retention      |                                                                                                                             |              | 1.5             |   |   | V    |
| I <sub>CCDR</sub> <sup>[9]</sup> | Data Retention Current                  | $V_{CC}$ = 1.5V, $\overline{CE}_1 \ge V_{CC} - 0.2V$ ,<br>$CE_2 \le 0.2V$ , $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ | Ind'I/Auto-A |                 | 2 | 5 | μА   |
|                                  | Chip Deselect to Data<br>Retention Time |                                                                                                                             |              | 0               |   |   | ns   |
| t <sub>R</sub> <sup>[11]</sup>   | Operation Recovery Time                 |                                                                                                                             |              | t <sub>RC</sub> |   |   | ns   |

#### Data Retention Waveform<sup>[12]</sup>

Figure 2. Data Retention Waveform



11. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs.

12. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling chip enable signals or by disabling both BHE and BLE.



## **Switching Characteristics**

Over the Operating Range<sup>[13, 14]</sup>

| D                           | Description                                                                | 45 ns (Ind | l'I/Auto-A) | 11!4 |
|-----------------------------|----------------------------------------------------------------------------|------------|-------------|------|
| Parameter                   | Parameter Description                                                      |            | Max         | Unit |
| Read Cycle                  |                                                                            |            | •           | •    |
| t <sub>RC</sub>             | Read Cycle Time                                                            | 45         |             | ns   |
| t <sub>AA</sub>             | Address to Data Valid                                                      |            | 45          | ns   |
| t <sub>OHA</sub>            | Data Hold from Address Change                                              | 10         |             | ns   |
| t <sub>ACE</sub>            | CE₁ LOW and CE₂ HIGH to Data Valid                                         |            | 45          | ns   |
| t <sub>DOE</sub>            | OE LOW to Data Valid                                                       |            | 22          | ns   |
| t <sub>LZOE</sub>           | OE LOW to LOW-Z <sup>[15]</sup>                                            | 5          |             | ns   |
| t <sub>HZOE</sub>           | OE HIGH to High-Z <sup>[15, 16]</sup>                                      |            | 18          | ns   |
| t <sub>LZCE</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low-Z <sup>[15]</sup>      | 10         |             | ns   |
| t <sub>HZCE</sub>           | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High-Z <sup>[15, 16]</sup> |            | 18          | ns   |
| t <sub>PU</sub>             | CE₁ LOW and CE₂ HIGH to Power Up                                           | 0          |             | ns   |
| t <sub>PD</sub>             | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to Power Down                 |            | 45          | ns   |
| t <sub>DBE</sub>            | BLE/BHE LOW to Data Valid                                                  |            | 45          | ns   |
| t <sub>LZBE</sub>           | BLE/BHE LOW to Low-Z <sup>[15, 17]</sup>                                   | 5          |             | ns   |
| t <sub>HZBE</sub>           | BLE/BHE HIGH to HIGH-Z <sup>[15, 16]</sup>                                 |            | 18          | ns   |
| Write Cycle <sup>[18]</sup> | ·                                                                          | <u>.</u>   | •           |      |
| t <sub>WC</sub>             | Write Cycle Time                                                           | 45         |             | ns   |
| t <sub>SCE</sub>            | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End                  | 35         |             | ns   |
| t <sub>AW</sub>             | Address Setup to Write End                                                 | 35         |             | ns   |
| t <sub>HA</sub>             | Address Hold from Write End                                                | 0          |             | ns   |
| t <sub>SA</sub>             | Address Setup to Write Start                                               | 0          |             | ns   |
| t <sub>PWE</sub>            | WE Pulse Width                                                             | 35         |             | ns   |
| $t_BW$                      | BLE/BHE LOW to Write End                                                   | 35         |             | ns   |
| t <sub>SD</sub>             | Data Setup to Write End                                                    | 25         |             | ns   |
| t <sub>HD</sub>             | Data Hold from Write End                                                   | 0          |             | ns   |
| t <sub>HZWE</sub>           | WE LOW to High-Z <sup>[15, 16]</sup>                                       |            | 18          | ns   |
| t <sub>LZWE</sub>           | WE HIGH to Low-Z <sup>[15]</sup>                                           | 10         |             | ns   |

 <sup>13.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub> /I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" on page 5.
 14. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. See application note AN13842 for further clarification.

<sup>15.</sup> At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZOE</sub>, is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 16. t<sub>HZOE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high-impedance state.

<sup>17.</sup> If both byte enables are toggled together, this value is 10 ns.

<sup>18.</sup> The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.



## **Switching Waveforms**

Read Cycle No. 1 (Address Transition Controlled)<sup>[19, 20]</sup>

Figure 3. Read Cycle No. 1



Read Cycle No. 2 (OE Controlled)[20, 21]

Figure 4. Read Cycle No. 2



<sup>19.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$ , or both =  $V_{IL}$ , and  $\overline{CE}_2 = V_{IH}$ .

<sup>20.</sup>  $\overline{\text{WE}}$  is HIGH for read cycle. 21. Address valid before or similar to  $\overline{\text{CE}}_1$ ,  $\overline{\text{BHE}}$ ,  $\overline{\text{BLE}}$  transition LOW and  $\overline{\text{CE}}_2$  transition HIGH.



## Switching Waveforms (continued)

Write Cycle No. 1 ( $\overline{\text{WE}}$  Controlled)[18, 22, 23]

Figure 5. Write Cycle No. 1



Write Cycle No. 2  $(\overline{\text{CE}}_1 \text{ or } \text{CE}_2 \, \text{Controlled})^{[18, \ 22, \ 23]}$ 

Figure 6. Write Cycle No. 1



- 22. Data IO is high impedance if  $\overline{\text{OE}}$  = V<sub>IH</sub>.

  23. If  $\overline{\text{CE}}_1$  goes HIGH and CE<sub>2</sub> goes LOW simultaneously with  $\overline{\text{WE}}$  = V<sub>IH</sub>, the output remains in a high impedance state.

  24. During this period, the IOs are in output state. Do not apply input signals.



## Switching Waveforms (continued)

Write Cycle No. 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)[23]

Figure 7. Write Cycle No. 3



Write Cycle No. 4 ( $\overline{BHE}/\overline{BLE}$  Controlled,  $\overline{OE}$  LOW)[23]

Figure 8. Write Cycle No. 4





### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs                                                                               | Mode                | Power                      |
|-----------------|-----------------|----|----|-----|-----|----------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н               | Х               | Х  | Х  | Х   | Х   | High-Z                                                                                       | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | Х   | Х   | High-Z                                                                                       | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| Х               | Х               | Х  | Х  | Н   | Н   | High-Z                                                                                       | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н  | L  | L   | L   | Data Out (IO <sub>0</sub> –IO <sub>15</sub> )                                                | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | Н   | L   | Data Out (IO <sub>0</sub> –IO <sub>7</sub> );<br>High-Z (IO <sub>8</sub> –IO <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | L   | Н   | High-Z (IO <sub>0</sub> –IO <sub>7</sub> );<br>Data Out (IO <sub>8</sub> –IO <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | Н   | High-Z                                                                                       | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | Н   | L   | High-Z                                                                                       | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | L   | High-Z                                                                                       | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | L   | Data In (IO <sub>0</sub> –IO <sub>15</sub> )                                                 | Write               | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | Н   | L   | Data In (IO <sub>0</sub> –IO <sub>7</sub> );<br>High-Z (IO <sub>8</sub> –IO <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | Н   | High-Z (IO <sub>0</sub> –IO <sub>7</sub> );<br>Data In (IO <sub>8</sub> –IO <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |

## **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                                        | Operating<br>Range |
|---------------|----------------------|--------------------|-----------------------------------------------------|--------------------|
| 45            | CY62157EV30LL-45BVI  | 51-85150           | 48-ball Very Fine Pitch Ball Grid Array             | Industrial         |
|               | CY62157EV30LL-45BVXI | 51-85150           | 48-ball Very Fine Pitch Ball Grid Array (Pb-free)   |                    |
|               | CY62157EV30LL-45ZSXI | 51-85087           | 44-pin Thin Small Outline Package Type II (Pb-free) |                    |
|               | CY62157EV30LL-45ZXI  | 51-85183           | 48-pin Thin Small Outline Package Type I (Pb-free)  |                    |
| 45            | CY62157EV30LL-45BVXA | 51-85150           | 48-ball Very Fine Pitch Ball Grid Array (Pb-free)   | Automotive-A       |
|               | CY62157EV30LL-45ZSXA | 51-85087           | 44-pin Thin Small Outline Package Type II (Pb-free) |                    |

Contact your local Cypress sales representative for availability of these parts.



## **Package Diagrams**

Figure 9. 48-Pin VFBGA (6 x 8 x 1 mm), 51-85150



TOP VIEW





51-85150-\*D

[+] Feedback



## Package Diagrams (continued)

Figure 10. 44-Pin TSOP II, 51-85087













#### Package Diagrams (continued)

Figure 11. 48-Pin TSOP I (12 mm x 18.4 mm x 1.0 mm), 51-85183



MoBL is a registered trademark, and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.



## **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|---------|------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 202940  | See ECN    | AJU                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *A   | 291272  | See ECN    | SYT                | Converted from Advance Information to Preliminary Removed 48-TSOP I Package and the associated footnote Added footnote stating 44 TSOP II Package has only one CE on Page # Changed $V_{CC}$ stabilization time in footnote #7 from 100 $\mu$ s to 200 $\mu$ s Changed $I_{CCDR}$ from 4 to 4.5 $\mu$ A Changed $I_{CCDR}$ from 6 to 10 ns for both 35 and 45 ns Speed Bins Changed $I_{DOE}$ from 15 to 18 ns for 35 ns Speed Bin Changed $I_{HZOE}$ , $I_{HZBE}$ and $I_{HZWE}$ from 12 and 15 ns to 15 and 18 ns for 3 and 45 ns Speed Bins respectively Changed $I_{HZCE}$ from 12 and 15 ns to 18 and 22 ns for 35 and 45 ns Speed Bins respectively Changed $I_{SCE}$ , $I_{AW}$ and $I_{BW}$ from 25 and 40 ns to 30 and 35 ns for 35 and 45 ns Speed Bins respectively Changed $I_{SDE}$ from 15 and 20 ns to 18 and 22 ns for 35 and 45 ns Speed Bins respectively Added Lead-Free Package Information                                                                                                                                                                                                                                                                                                                                                                |
| *B   | 444306  | See ECN    | NXR                | Converted from Preliminary to Final. Changed ball E3 from DNU to NC Removed redundant footnote on DNU. Removed 35 ns speed bin Removed "L" bin Added 48 pin TSOP I package Added Automotive product information. Changed the $I_{CC}$ Typ value from 16 mA to 18 mA and $I_{CC}$ Max value from mA to 25 mA for test condition f = fax = $1/t_{RC}$ . Changed the $I_{CC}$ Max value from 2.3 mA to 3 mA for test condition f = 1MFC hanged the $I_{SB1}$ and $I_{SB2}$ Max value from 4.5 $\mu$ A to 8 $\mu$ A and Typ value from 9.9 $\mu$ A to 2 $\mu$ A respectively. Modified ISB1 test condition to include $\overline{BHE}$ , $\overline{BLE}$ Updated Thermal Resistance table. Changed Test Load Capacitance from 50 pF to 30 pF. Added Typ value for $I_{CCDR}$ . Changed the $I_{CCDR}$ Max value from 4.5 $\mu$ A to 5 $\mu$ A corrected $I_{R}$ in Data Retention Characteristics from 100 $\mu$ s to $I_{RC}$ ns. Changed $I_{LZOE}$ from 3 to 5 Changed $I_{LZOE}$ from 6 to 10 Changed $I_{LZDE}$ from 6 to 5 Changed $I_{LZDE}$ from 30 to 35 Changed $I_{LZDE}$ from 30 to 35 Changed $I_{LZDE}$ from 30 to 35 Changed $I_{LZDE}$ from 6 to 10 Added footnote #15 Updated the ordering Information and replaced the Package Name colum with Package Diagram. |
| *C   | 467052  | See ECN    | NXR                | Modified Data sheet to include x8 configurability. Updated the Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *D   | 925501  | See ECN    | VKN                | Removed Automotive-E information Added Preliminary Automotive-A information Added footnote #10 related to I <sub>SB2</sub> and I <sub>CCDR</sub> Added footnote #15 related AC timing parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *E   | 1045801 | See ECN    | VKN                | Converted Automotive-A specs from preliminary to final Updated footnote #9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |