

# M24M02-DR

## 2 Mbit serial I<sup>2</sup>C bus EEPROM

Preliminary data

### Features

- Compatible with all I<sup>2</sup>C bus modes:
  - 1 MHz Fast-mode Plus
  - 400 kHz Fast mode
  - 100 kHz Standard mode
- Memory array:
  - 2 Mb (256 Kbytes) of EEPROM
  - Page size: 256 Bytes
- Additional Write lockable Page (Identification page)
- Write
  - Byte Write within 10 ms
  - Page Write within 10 ms
- Random and Sequential Read modes
- Noise suppression
  - Schmitt trigger inputs
  - Input noise filter
- Write protect of the whole memory array
- Single supply voltage:
  - 1.8 V to 5.5 V
- Enhanced ESD/Latch-Up protection
- More than 1 million Write cycles
- More than 40-year data retention
- Packages
  - ECOPACK2<sup>®</sup> (RoHS compliant and Halogen-free)



# Contents

Contents

| 1 | Desc  | ntion                                          |  |  |  |  |
|---|-------|------------------------------------------------|--|--|--|--|
| 2 | Signa | Il description                                 |  |  |  |  |
|   | 2.1   | Serial Clock (SCL)                             |  |  |  |  |
|   | 2.2   | Serial Data (SDA)                              |  |  |  |  |
|   | 2.3   | Chip Enable (E2)                               |  |  |  |  |
|   | 2.4   | Write Control (WC)                             |  |  |  |  |
|   | 2.5   | V <sub>SS</sub> ground                         |  |  |  |  |
|   | 2.6   | Supply voltage (V <sub>CC</sub> ) 9            |  |  |  |  |
|   |       | 2.6.1 Operating supply voltage V <sub>CC</sub> |  |  |  |  |
|   |       | 2.6.2 Power-up conditions                      |  |  |  |  |
|   |       | 2.6.3 Device reset                             |  |  |  |  |
|   |       | 2.6.4 Power-down conditions                    |  |  |  |  |
| 3 | Devic | e operation                                    |  |  |  |  |
|   | 3.1   | Start condition                                |  |  |  |  |
|   | 3.2   | Stop condition                                 |  |  |  |  |
|   | 3.3   | Acknowledge bit (ACK) 12                       |  |  |  |  |
|   | 3.4   | Data input                                     |  |  |  |  |
|   | 3.5   | Memory addressing                              |  |  |  |  |
|   | 3.6   | Write operations                               |  |  |  |  |
|   | 3.7   | Byte Write                                     |  |  |  |  |
|   | 3.8   | Page Write                                     |  |  |  |  |
|   | 3.9   | Write Identification Page 16                   |  |  |  |  |
|   | 3.10  | Lock Identification Page 17                    |  |  |  |  |
|   | 3.11  | ECC (error correction code) and Write cycling  |  |  |  |  |
|   | 3.12  | Minimizing system delays by polling on ACK     |  |  |  |  |
|   | 3.13  | Read operations                                |  |  |  |  |
|   | 3.14  | Random Address Read 20                         |  |  |  |  |
|   | 3.15  | Current Address Read 20                        |  |  |  |  |
|   | 3.16  | Sequential Read                                |  |  |  |  |
|   | 3.17  | Acknowledge in Read mode 20                    |  |  |  |  |
|   |       |                                                |  |  |  |  |

Doc ID 18204 Rev 2



Downloaded from Elcodis.com electronic components distributor

2/31

|   | 3.18 Read Identification Page 21 |
|---|----------------------------------|
|   | 3.19 Read the lock status        |
| 4 | Initial delivery state           |
| 5 | Maximum rating                   |
| 6 | DC and AC parameters             |
| 7 | Package mechanical data 28       |
| 8 | Part numbering                   |
| 9 | Revision history                 |



# List of tables

| Table 1.  | Signal names                                                           |    |
|-----------|------------------------------------------------------------------------|----|
| Table 2.  | Device select code                                                     | 11 |
| Table 3.  | Most significant address byte                                          | 11 |
| Table 4.  | Least significant address byte                                         | 11 |
| Table 5.  | Operating modes                                                        | 13 |
| Table 6.  | Absolute maximum ratings                                               | 22 |
| Table 7.  | Operating conditions                                                   | 23 |
| Table 8.  | AC measurement conditions                                              |    |
| Table 9.  | Input parameters.                                                      | 23 |
| Table 10. | DC characteristics                                                     |    |
| Table 11. | AC characteristics at 400 kHz.                                         | 25 |
| Table 12. | 1 MHz AC characteristics                                               | 26 |
| Table 13. | SO8N – 8-lead plastic small outline, 150 mils body width, package data | 28 |
| Table 14. | Ordering information scheme                                            |    |
| Table 15. | Document revision history                                              |    |



# List of figures

| 6  |
|----|
| 7  |
| 8  |
| 10 |
|    |
| 10 |
| 11 |
| 14 |
| 16 |
| 18 |
| 19 |
| 23 |
| 27 |
| 28 |
|    |



## 1 Description

The M24M02-DR is an I<sup>2</sup>C-compatible electrically erasable programmable memory (EEPROM) device organized as 256 Kb  $\times$  8 bits.

The M24M02-R also offers an additional page, named the Identification Page (256 bytes) which can be written and (later) permanently locked in Read-only mode. This Identification Page offers flexibility in the application board production line, as it can be used to store unique identification parameters and/or parameters specific to the production line.





The M24M02-DR behaves as a slave in the I<sup>2</sup>C protocol, with all memory operations synchronized by the serial clock. Read and Write operations are generated by the bus master and initiated by a Start condition, followed by the device select code, address bytes and data bytes. Data transfers are terminated by a Stop condition after an Ack for Write, and after a NoAck for Read.

When writing data to the memory, the device inserts an acknowledge bit during the 9<sup>th</sup> bit time, following the bus master's 8-bit transmission. When data is read by the bus master, the bus master acknowledges the receipt of the data byte in the same way.



| Signal name     | Function       | Direction |
|-----------------|----------------|-----------|
| E2              | Chip Enable    | Input     |
| SDA             | Serial Data    | I/O       |
| SCL             | Serial Clock   | Input     |
| WC              | Write Control  | Input     |
| V <sub>CC</sub> | Supply voltage |           |
| V <sub>SS</sub> | Ground         |           |

#### Table 1.Signal names

#### Figure 2. SO8 connections

| DU [ 1<br>DU [ 2<br>E2 [ 3 | 8 V <sub>CC</sub><br>7 WC<br>6 SCL |           |
|----------------------------|------------------------------------|-----------|
| VSS <b>[</b> 4             | 5 SDA                              | Al17727v2 |

1. See Section 7: Package mechanical data for package dimensions, and how to identify pin-1.

2. DU = Do not use, NC = not internally connected.



## 2 Signal description

### 2.1 Serial Clock (SCL)

This input signal is used to strobe all data in and out of the device. In applications where this signal is used by slave devices to synchronize the bus to a slower clock, the bus master must have an open drain output, and a pull-up resistor must be connected from Serial Clock (SCL) to  $V_{CC}$ . (*Figure 5* indicates how the value of the pull-up resistor can be calculated). In most applications, though, this method of synchronization is not employed, and so the pull-up resistor is not necessary, provided that the bus master has a push-pull (rather than open drain) output.

### 2.2 Serial Data (SDA)

This bidirectional signal is used to transfer data in or out of the device. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull up resistor must be connected from Serial Data (SDA) to  $V_{CC}$  (*Figure 5* indicates how the value of the pull-up resistor can be calculated).

### 2.3 Chip Enable (E2)

This input signal is used to set the value that is to be looked for on the bit b3 of the 7-bit device select code. This input must be tied to  $V_{CC}$  or  $V_{SS}$ , to establish the device select code as shown in *Figure 3*. When not connected (left floating), this input is read as low (0).







## 2.4 Write Control (WC)

This input signal is useful for protecting the entire contents of the memory from inadvertent write operations. Write operations are disabled to the entire memory array when Write Control ( $\overline{WC}$ ) is driven high. When unconnected, the signal is internally read as V<sub>IL</sub>, and Write operations are allowed.

When Write Control ( $\overline{WC}$ ) is driven high, device select and address bytes are acknowledged, Data bytes are not acknowledged.

### 2.5 V<sub>SS</sub> ground

 $V_{SS}$  is the reference for the  $V_{CC}$  supply voltage.

### 2.6 Supply voltage (V<sub>CC</sub>)

#### 2.6.1 Operating supply voltage V<sub>CC</sub>

Prior to selecting the memory and issuing instructions to it, a valid and stable  $V_{CC}$  voltage within the specified [ $V_{CC}$ (min),  $V_{CC}$ (max)] range must be applied (see *Table 7*). In order to secure a stable DC supply voltage, it is recommended to decouple the  $V_{CC}$  line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the  $V_{CC}/V_{SS}$  package pins.

This voltage must remain stable and valid until the end of the transmission of the instruction and, for a write instruction, until the completion of the internal write cycle  $(t_W)$ .

#### 2.6.2 Power-up conditions

The V<sub>CC</sub> voltage has to rise continuously from 0 V up to the minimum V<sub>CC</sub> operating voltage defined in *Table 7* and the rise time must not vary faster than 1 V/ $\mu$ s.

#### 2.6.3 Device reset

In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until V<sub>CC</sub> has reached the internal reset threshold voltage. This threshold is lower than the minimum V<sub>CC</sub> operating voltage defined in *Table 7*). When V<sub>CC</sub> passes over the POR threshold, the device is reset and enters the Standby Power mode. The device must not be accessed until V<sub>CC</sub> reaches a valid and stable V<sub>CC</sub> voltage within the specified [V<sub>CC</sub>(min), V<sub>CC</sub>(max)] range defined in *Table 7*.

In a similar way, during power-down (continuous decrease in  $V_{CC}$ ), as soon as  $V_{CC}$  drops below the power-on-reset threshold voltage, the device stops responding to any instruction sent to it.

#### 2.6.4 Power-down conditions

During power-down (continuous decrease in  $V_{CC}$ ), the device must be in the Standby Power mode (mode reached after decoding a Stop condition, assuming that is there is no internal write cycle in progress).







Figure 5. Maximum  $R_{bus}$  value versus bus parasitic capacitance ( $C_{bus}$ ) for an I<sup>2</sup>C bus at maximum frequency  $f_{C} = 1$  MHz









#### Table 2. Device select code

|                    | De | evice type | identifie | <sub>(</sub> 1) | Chip E<br>addre |     | A16 | R₩ |
|--------------------|----|------------|-----------|-----------------|-----------------|-----|-----|----|
| Device select code | b7 | b6         | b5        | b4              | b3              | b2  | b1  | b0 |
| Device select code | 1  | 0          | 1         | 0               | E2              | A17 | A16 | R₩ |

1. The most significant bit, b7, is sent first.

2. E2 is compared against the external pin on the memory device.

#### Table 3. Most significant address byte

| b15 b14 b13 b12 b11 | 1 b10 b9 b8 |
|---------------------|-------------|

#### Table 4. Least significant address byte

| b7 b6 b5 b4 b5 b2 b1 b0 |
|-------------------------|
|-------------------------|



## 3 Device operation

The device supports the  $l^2C$  protocol. This is summarized in *Figure 6*. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The device is always slave in all communications.

### 3.1 Start condition

Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in the high state. A Start condition must precede any data transfer instruction. The device continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock (SCL) for a Start condition.

### 3.2 Stop condition

Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and driven high. A Stop condition terminates communication between the device and the bus master. A Read instruction that is followed by NoAck can be followed by a Stop condition to force the device into the Standby mode. A Stop condition at the end of a Write instruction triggers the internal EEPROM Write cycle.

### 3.3 Acknowledge bit (ACK)

The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits of data. During the 9<sup>th</sup> clock pulse period, the receiver pulls Serial Data (SDA) low to acknowledge the receipt of the eight data bits.

### 3.4 Data input

During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock (SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge of Serial Clock (SCL), and the Serial Data (SDA) signal must change *only* when Serial Clock (SCL) is driven low.



### 3.5 Memory addressing

To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the device select code, shown in *Table 2* (on Serial Data (SDA), most significant bit first).

The device select code consists of a 4-bit device type identifier and a Chip Enable "Address" (E2). To address the memory array, the 4-bit device type identifier is 1010b.

Up to two memory devices can be connected on a single I<sup>2</sup>C bus. Each is given a unique 1bit value on its Chip Enable E2 input. When the device select code is received, the device only responds if the Chip Enable address is the same as the value on its Chip Enable E2 input.

The 8<sup>th</sup> bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations.

If a match occurs on the device select code, the corresponding device gives an acknowledgment on Serial Data (SDA) during the 9<sup>th</sup> bit time. If the device does not match the device select code, it deselects itself from the bus, and goes into Standby mode.

| Mode RW bit WC <sup>(1)</sup> Bytes |   | Initial sequence                          |   |                                                     |
|-------------------------------------|---|-------------------------------------------|---|-----------------------------------------------------|
| Current Address Read                | 1 | Х                                         | 1 | Start, device select, $R\overline{W} = 1$           |
| Random Address Read                 | 0 | Х                                         | 4 | Start, device select, $R\overline{W} = 0$ , Address |
| nanuom Autress neau                 | 1 | Х                                         |   | reStart, device select, $R\overline{W} = 1$         |
| Sequential Read                     | 1 | X ≥ 1                                     |   | Similar to Current or Random Address Read           |
| Byte Write                          | 0 | 0 V <sub>IL</sub> 1                       |   | Start, device select, $R\overline{W} = 0$           |
| Page Write0 $V_{IL}$ $\leq 256$     |   | Start, device select, $R\overline{W} = 0$ |   |                                                     |

Table 5.Operating modes

 $1. \quad X=V_{IH} \text{ or } V_{IL}.$ 





Figure 7. Write mode sequences with  $\overline{WC} = 1$  (data write inhibited)

14/31



### 3.6 Write operations

Following a Start condition the bus master sends a device select code with the R/W bit (RW) reset to 0. The device acknowledges this, as shown in *Figure 8*, and waits for two address bytes. The device responds to each address byte with an acknowledge bit, and then waits for the data byte.

Each data byte in the memory has a 17-bit address (the most significant bit b16 is in the device select code and the Least Significant Bits b15-b0 are defined in two address bytes). The most significant byte (*Table 3*) is sent first, followed by the least significant byte (*Table 4*).

When the bus master generates a Stop condition immediately after a data byte Ack bit (in the "10<sup>th</sup> bit" time slot), either at the end of a Byte Write or a Page Write, the internal memory Write cycle is triggered. A Stop condition at any other time slot does not trigger the internal Write cycle.

After the Stop condition, the delay  $t_{W}$ , and the successful completion of a Write operation, the device's internal address counter is incremented automatically, to point to the next byte address after the last one that was modified.

During the internal write cycle, Serial Data (SDA) is disabled internally, and the device does not respond to any requests.

If the Write Control input (WC) is driven High, the Write instruction is not executed and the accompanying data bytes are not acknowledged, as shown in *Figure 7*.

### 3.7 Byte Write

After the device select code and the address bytes, the bus master sends one data byte. If the addressed location is write-protected, by Write Control ( $\overline{WC}$ ) being driven high, the device replies with NoAck, and the location is not modified. If, instead, the addressed location is not write-protected, the device replies with Ack. The bus master terminates the transfer by generating a Stop condition, as shown in *Figure 8*.

### 3.8 Page Write

The Page Write mode allows up to 256 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is, the most significant memory address bits, b16-b8, are the same. If more bytes are sent than will fit up to the end of the row, a condition known as 'roll-over' occurs. This should be avoided, as data starts to become overwritten in an implementation dependent way.

The bus master sends from 1 to 256 bytes of data, each of which is acknowledged by the device if Write Control ( $\overline{WC}$ ) is low. If Write Control ( $\overline{WC}$ ) is high, the contents of the addressed memory location are not modified, and each data byte is followed by a NoAck. After each byte is transferred, the internal byte address counter (the 8 least significant address bits only) is incremented. The transfer is terminated by the bus master generating a Stop condition.





Figure 8. Write mode sequences with  $\overline{WC} = 0$  (data write enabled)

### 3.9 Write Identification Page

The Identification Page (256 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. It is written by issuing the Write Identification Page instruction. This instruction uses the same protocol and format as Page Write (into memory array), except for the following differences:

- Device type identifier = 1011b
- MSB address bits A17/A9 are don't care except for address bit A10 which must be '0'. LSB address bits A7/A0 define the byte address inside the identification page.

If the Identification page is locked, the data bytes transferred during the Write Identification Page instruction are not acknowledged (NoAck).



### 3.10 Lock Identification Page

The Lock Identification Page instruction (Lock ID) permanently locks the Identification page in read-only mode. The Lock ID instruction is similar to Byte Write (into memory array) with the following specific conditions:

- Device type identifier = 1011b
- Address bit A10 must be '1'; all other address bits are don't care
- The data byte must be equal to the binary value xxxx xx1x, where x is don't care

If the Identification Page is locked, the data bytes transferred during the Write Identification Page instruction are not acknowledged (NoAck).

### 3.11 ECC (error correction code) and Write cycling

The M24M02-DR offers an ECC (Error Correction Code) logic which compares each 4-byte word with its associated 6 EEPROM bits of ECC. As a result, if a single bit out of 4 bytes of data happens to be erroneous during a Read operation, the ECC detects it and replaces it with the correct value. The read reliability is therefore much improved by the use of this feature.

Note however that even if a single byte has to be written, 4 bytes are internally modified (plus the ECC bits), that is, the addressed byte is cycled together with the three other bytes making up the word. It is therefore recommended to write data by word (4 bytes) at address 4\*N (where N is an integer) in order to benefit from the larger amount of Write cycles.

The M24M02-DR devices are qualified as 1 million (1,000,000) Write cycles, using a cycling routine that writes to the device by multiples of 4-byte words.





Figure 9. Write cycle polling flowchart using ACK

18/31



### 3.12 Minimizing system delays by polling on ACK

During the internal Write cycle, the device disconnects itself from the bus, and writes a copy of the data from its internal latches to the memory cells. The maximum Write time  $(t_w)$  is shown in *Table 11*, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master.

The sequence, as shown in *Figure 9*, is:

- Initial condition: a Write cycle is in progress.
- Step 1: the bus master issues a Start condition followed by a device select code (the first byte of the new instruction).
- Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and the bus master goes back to Step 1. If the device has terminated the internal Write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1).





1. The seven most significant bits of the device select code of a Random Read (in the 1<sup>st</sup> and 4<sup>th</sup> bytes) must be identical.



### 3.13 Read operations

Read operations are performed independently of the state of the Write Control ( $\overline{WC}$ ) signal.

After the successful completion of a Read operation, the device's internal address counter is incremented by one, to point to the next byte address.

### 3.14 Random Address Read

A dummy Write is first performed to load the address into this address counter (as shown in *Figure 10*) but *without* sending a Stop condition. Then, the bus master sends another Start condition, and repeats the device select code, with the  $R\overline{W}$  bit set to 1. The device acknowledges this, and outputs the contents of the addressed byte. The bus master must *not* acknowledge the byte, and terminates the transfer with a Stop condition.

### 3.15 Current Address Read

For the Current Address Read operation, following a Start condition, the bus master only sends a device select code with the R/W bit set to 1. The device acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a Stop condition, as shown in *Figure 10*, *without* acknowledging the byte.

### 3.16 Sequential Read

This operation can be used after a Current Address Read or a Random Address Read. The bus master *does* acknowledge the data byte output, and sends additional clock pulses so that the device continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must *not* acknowledge the last byte, and *must* generate a Stop condition, as shown in *Figure 10*.

The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter 'rolls-over', and the device continues to output data from memory address 00h.

### 3.17 Acknowledge in Read mode

For all Read instructions, the device waits, after each byte read, for an acknowledgment during the 9<sup>th</sup> bit time. If the bus master does not drive Serial Data (SDA) low during this time, the device terminates the data transfer and switches to its Standby mode.



### 3.18 Read Identification Page

The Identification Page (256 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode.

The Identification Page can be read by issuing an Read Identification Page instruction. This instruction uses the same protocol and format as the Random Address Read (from memory array) with device type identifier defined as 1011b. The MSB address bits A17/A8 are don't care, the LSB address bits A7/A0 define the byte address inside the Identification Page. The number of bytes to read in the ID page must not exceed the page boundary (e.g.: when reading the Identification Page from location 100d, the number of bytes should be less than or equal to 156, as the ID page boundary is 256 bytes).

### 3.19 Read the lock status

The locked/unlocked status of the Identification page can be checked by transmitting a specific truncated command [Identification Page Write instruction + one data byte] to the device. The device returns an acknowledge bit if the Identification page is unlocked, otherwise a NoAck bit if the Identification page is locked.

Right after this, it is recommended to transmit to the device a Start condition followed by a Stop condition, so that:

- The truncated command is not executed because the Start condition resets the device internal logic,
- The device is then set back into Standby mode by the Stop condition.

### 4 Initial delivery state

The device is delivered with all the memory array bits set to 1 (each byte contains FFh).



# 5 Maximum rating

Stressing the device outside the ratings listed in *Table 6* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

| Symbol            | Parameter                                                         | Min.  | Max.                | Unit |
|-------------------|-------------------------------------------------------------------|-------|---------------------|------|
|                   | Ambient temperature with power applied                            | -40   | 130                 | °C   |
| T <sub>STG</sub>  | Storage temperature                                               | -65   | 150                 | °C   |
| T <sub>LEAD</sub> | Lead temperature during soldering                                 | see i | note <sup>(1)</sup> | °C   |
| V <sub>IO</sub>   | Input or output range                                             | -0.50 | 6.5                 | V    |
| I <sub>OL</sub>   | DC output current (SDA = 0)                                       | -     | 5                   | mA   |
| V <sub>CC</sub>   | Supply voltage                                                    | -0.50 | 6.5                 | V    |
| V <sub>ESD</sub>  | Electrostatic discharge voltage (Human Body model) <sup>(2)</sup> |       | 3000                | V    |

 Table 6.
 Absolute maximum ratings

 Compliant with JEDEC Std J-STD-020D (for small body, Sn-Pb or Pb assembly), the ST ECOPACK® 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU.

2. AEC-Q100-002 (compliant with JEDEC Std JESD22-A114A, C1=100pF, R1=1500Ω, R2=500Ω)



# 6 DC and AC parameters

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristic tables that follow are derived from tests performed under the measurement conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.

| Table 7. | Operating | conditions |
|----------|-----------|------------|
|----------|-----------|------------|

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 1.8  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 85   | °C   |

| Table 8. | <b>AC</b> measurement | conditions |
|----------|-----------------------|------------|
|          |                       |            |

| Symbol | Parameter                                        | Min.                 | Max.                 | Unit |
|--------|--------------------------------------------------|----------------------|----------------------|------|
| CL     | Load capacitance                                 | 10                   | pF                   |      |
|        | SCL input rise/fall time,<br>SDA input fall time |                      | 50                   | ns   |
|        | Input levels                                     | 0.2V <sub>CC</sub> t | o 0.8V <sub>CC</sub> | V    |
|        | Input and output timing reference levels         | 0.3V <sub>CC</sub> t | o 0.7V <sub>CC</sub> | V    |

#### Figure 11. AC measurement I/O waveform



#### Table 9. Input parameters

| Symbol                        | Parameter <sup>(1)</sup>       | Test condition                | Min. | Max. | Unit |
|-------------------------------|--------------------------------|-------------------------------|------|------|------|
| C <sub>IN</sub>               | Input capacitance (SDA)        |                               |      | 8    | pF   |
| C <sub>IN</sub>               | Input capacitance (other pins) |                               |      | 6    | pF   |
| Z <sub>L</sub> <sup>(2)</sup> | Input impedance<br>(E2, WC)    | $V_{\rm IN} < 0.3 V_{\rm CC}$ | 30   |      | kΩ   |
| Z <sub>H</sub> <sup>(2)</sup> | Input impedance<br>(E2, WC)    | $V_{IN} > 0.7 V_{CC}$         | 500  |      | kΩ   |

1. Characterized value, not tested in production.

2. E2: Input impedance when the memory is selected (after a Start condition).



| Symbol                          | Parameter                               | Test conditions specified in<br>Table 7 and Table 8                                      | Min.                | Max.                 | Unit |
|---------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------|---------------------|----------------------|------|
| ILI                             | Input leakage current<br>(E2, SCL, SDA) | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub><br>device in Standby mode           |                     | ± 2                  | μA   |
| I <sub>LO</sub>                 | Output leakage current                  | SDA in Hi-Z, external voltage applied on SDA: $\rm V_{SS}$ or $\rm V_{CC}$               |                     | ± 2                  | μA   |
|                                 |                                         | V <sub>CC</sub> = 1.8 V, f <sub>c</sub> = 400 kHz                                        |                     | 0.8                  | mA   |
| L                               | Supply ourrent (Pood)                   | V <sub>CC</sub> = 2.5 V, f <sub>c</sub> = 400 kHz                                        |                     | 1                    | mA   |
| ICC                             | Supply current (Read)                   | V <sub>CC</sub> = 5.5 V, f <sub>c</sub> = 400 kHz                                        |                     | 2                    | mA   |
|                                 |                                         | 1.8 V < V <sub>CC</sub> < 5.5 V, f <sub>c</sub> = 1 MHz                                  |                     | 2.5                  | mA   |
| I <sub>CC0</sub> <sup>(2)</sup> | Supply current (Write)                  | During t <sub>W</sub> , 1.8V < V <sub>CC</sub> < 5.5V                                    |                     | 3                    | mA   |
|                                 |                                         | Device not selected <sup>(3)</sup> ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 1.8$ V |                     | 2                    | μA   |
| I <sub>CC1</sub>                | Standby supply current                  | Device not selected <sup>(3)</sup> ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 2.5$ V |                     | 5                    | μA   |
|                                 |                                         | Device not selected <sup>(3)</sup> ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 5.5$ V |                     | 5                    | μA   |
| V                               | Input low voltage                       | $1.8 \text{ V} \le \text{V}_{\text{CC}} < 2.5 \text{ V}$                                 | -0.45               | 0.25 V <sub>CC</sub> | V    |
| V <sub>IL</sub>                 | (SCL, SDA, WC)                          | $2.5~V \leq V_{CC} \leq 5.5~V$                                                           | -0.45               | 0.3 V <sub>CC</sub>  |      |
| V                               | Input high voltage                      | $1.8 \text{ V} \le \text{V}_{CC} < 2.5 \text{ V}$                                        | 0.75V <sub>CC</sub> | V <sub>CC</sub> +1   | V    |
| V <sub>IH</sub>                 | (SCL, SDA, WC)                          | $2.5~V \leq V_{CC} \leq 5.5~V$                                                           | 0.7V <sub>CC</sub>  | V <sub>CC</sub> +1   |      |
|                                 |                                         | I <sub>OL</sub> = 1.0 mA, V <sub>CC</sub> = 1.8 V                                        |                     | 0.2                  | V    |
| V <sub>OL</sub>                 | Output low voltage                      | I <sub>OL</sub> = 2.1 mA, V <sub>CC</sub> = 2.5 V                                        |                     | 0.4                  | V    |
|                                 |                                         | I <sub>OL</sub> = 3.0 mA, V <sub>CC</sub> = 5.5 V                                        |                     | 0.4                  | V    |

Table 10. DC characteristics<sup>(1)</sup>

1. Preliminary data.

2. Characterized value, not tested in production.

 The device is not selected after a power-up, a Read instruction (after the Stop condition), or after the completion of an internal write cycle t<sub>W</sub> (t<sub>W</sub> is triggered by the correct decoding of a Write instruction).



| Test conditions specified in <i>Table 7</i> and <i>Table 8</i> |                     |                                                      |                   |                     |      |
|----------------------------------------------------------------|---------------------|------------------------------------------------------|-------------------|---------------------|------|
| Symbol                                                         | Alt.                | Alt. Parameter                                       |                   | Max. <sup>(2)</sup> | Unit |
| f <sub>C</sub>                                                 | f <sub>SCL</sub>    | Clock frequency                                      |                   | 400                 | kHz  |
| t <sub>CHCL</sub>                                              | t <sub>HIGH</sub>   | Clock pulse width high                               | 600               |                     | ns   |
| t <sub>CLCH</sub>                                              | t <sub>LOW</sub>    | Clock pulse width low                                | 1300              |                     | ns   |
| t <sub>QL1QL2</sub> <sup>(3)</sup>                             | t <sub>F</sub>      | SDA (out) fall time                                  | 20 <sup>(4)</sup> | 120                 | ns   |
| t <sub>XH1XH2</sub>                                            | t <sub>R</sub>      | Input signal rise time                               | (5)               | (5)                 | ns   |
| t <sub>XL1XL2</sub>                                            | t <sub>F</sub>      | Input signal fall time                               | (5)               | (5)                 | ns   |
| t <sub>DXCX</sub>                                              | t <sub>SU:DAT</sub> | Data in set up time                                  | 100               |                     | ns   |
| t <sub>CLDX</sub>                                              | t <sub>HD:DAT</sub> | Data in hold time                                    | 0                 |                     | ns   |
| t <sub>CLQX</sub>                                              | t <sub>DH</sub>     | Data out hold time                                   | 100               |                     | ns   |
| t <sub>CLQV</sub> <sup>(6)(7)</sup>                            | t <sub>AA</sub>     | Clock low to next data valid (access time)           | 100               | 900                 | ns   |
| t <sub>CHDL</sub>                                              | t <sub>SU:STA</sub> | Start condition setup time                           | 600               |                     | ns   |
| t <sub>DLCL</sub>                                              | t <sub>HD:STA</sub> | Start condition hold time                            | 600               |                     | ns   |
| t <sub>CHDH</sub>                                              | t <sub>SU:STO</sub> | Stop condition set up time                           | 600               |                     | ns   |
| t <sub>DHDL</sub>                                              | t <sub>BUF</sub>    | Time between Stop condition and next Start condition | 1300              |                     | ns   |
| t <sub>W</sub>                                                 | t <sub>WR</sub>     | Write time                                           |                   | 10                  | ms   |
| t <sub>NS</sub> <sup>(3)</sup>                                 |                     | Pulse width ignored (input filter on SCL and SDA)    |                   | 80                  | ns   |

 Table 11.
 AC characteristics at 400 kHz<sup>(1)</sup>

1. Preliminary data.

2. All values are referred to  $V_{IL}(max)$  and  $V_{IH}(min)$ .

3. Characterized only, not tested in production.

4. With  $C_L = 10 \text{ pF}$ .

5. There is no min. or max. values for the input signal rise and fall times. It is however recommended by the  $l^2C$  specification that the input signal rise and fall times be more than 20 ns and less than 300 ns when  $f_C < 400$  kHz.

 To avoid spurious Start and Stop conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA.

7. t<sub>CLOV</sub> is the time (from the falling edge of SCL) required by the SDA bus line to reach either  $0.3V_{CC}$  or  $0.7V_{CC}$ , assuming that the R<sub>bus</sub> × C<sub>bus</sub> time constant is within the values specified in *Figure 4*.



| Test conditions specified in <i>Table 7</i> and <i>Table 8</i> |                     |                                                             |                   |      |      |
|----------------------------------------------------------------|---------------------|-------------------------------------------------------------|-------------------|------|------|
| Symbol                                                         | Alt.                | Parameter                                                   | Min.              | Max. | Unit |
| f <sub>C</sub>                                                 | f <sub>SCL</sub>    | Clock frequency                                             | 0                 | 1    | MHz  |
| t <sub>CHCL</sub>                                              | t <sub>HIGH</sub>   | Clock pulse width high                                      | 260               | -    | ns   |
| t <sub>CLCH</sub>                                              | t <sub>LOW</sub>    | Clock pulse width low                                       | 400               | -    | ns   |
| t <sub>XH1XH2</sub>                                            | t <sub>R</sub>      | Input signal rise time                                      | (2)               | (2)  | ns   |
| t <sub>XL1XL2</sub>                                            | t <sub>F</sub>      | Input signal fall time                                      | (2)               | (2)  | ns   |
| t <sub>QL1QL2</sub> <sup>(6)</sup>                             | t <sub>F</sub>      | SDA (out) fall time                                         | 20 <sup>(3)</sup> | 120  | ns   |
| t <sub>DXCX</sub>                                              | t <sub>SU:DAT</sub> | Data in setup time                                          | 50                | -    | ns   |
| t <sub>CLDX</sub>                                              | t <sub>HD:DAT</sub> | Data in hold time                                           | 0                 | -    | ns   |
| t <sub>CLQX</sub> <sup>(4)</sup>                               | t <sub>DH</sub>     | Data out hold time                                          | 100               | -    | ns   |
| t <sub>CLQV</sub> <sup>(5)</sup>                               | t <sub>AA</sub>     | Clock low to next data valid (access time)                  | -                 | 450  | ns   |
| t <sub>CHDL</sub>                                              | t <sub>SU:STA</sub> | Start condition setup time                                  | 250               | -    | ns   |
| t <sub>DLCL</sub>                                              | t <sub>HD:STA</sub> | Start condition hold time                                   | 250               | -    | ns   |
| t <sub>CHDH</sub>                                              | t <sub>SU:STO</sub> | Stop condition setup time                                   | 250               | -    | ns   |
| t <sub>DHDL</sub>                                              | t <sub>BUF</sub>    | Time between Stop condition and next<br>Start condition 500 |                   | -    | ns   |
| t <sub>W</sub>                                                 | t <sub>WR</sub>     | Write time                                                  | Write time - 1    |      | ms   |
| t <sub>NS</sub> <sup>(6)</sup>                                 |                     | Pulse width ignored (input filter on SCL and SDA)           | -                 | 80   | ns   |

#### Table 12. 1 MHz AC characteristics<sup>(1)</sup>

1. Preliminary information.

2. There is no min. or max. values for the input signal rise and fall times. It is however recommended by the I<sup>2</sup>C specification that the input signal rise and fall times be more than 20 ns and less than 300 ns when  $f_C < 400$  kHz, or less than 120 ns when  $f_C < 1$  MHz.

3. With  $C_L = 10 \text{ pF}$ 

 To avoid spurious Start and Stop conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA.

5.  $t_{CLQV}$  is the time (from the falling edge of SCL) required by the SDA bus line to reach either 0.3 V<sub>CC</sub> or 0.7 V<sub>CC</sub>, assuming that the Rbus × Cbus time constant is within the values specified in *Figure 4*.

6. Characterized only, not tested in production.





#### Figure 12. AC waveforms



## 7 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.





1. Drawing is not to scale.

| Table 13. | SO8N – 8-lead plastic small outline, 150 mils body width, package data |
|-----------|------------------------------------------------------------------------|
|-----------|------------------------------------------------------------------------|

| Symbol | millimeters |      |      | inches <sup>(1)</sup> |        |        |
|--------|-------------|------|------|-----------------------|--------|--------|
| Symbol | Тур         | Min  | Мах  | Тур                   | Min    | Max    |
| А      |             |      | 1.75 |                       |        | 0.0689 |
| A1     |             | 0.1  | 0.25 |                       | 0.0039 | 0.0098 |
| A2     |             | 1.25 |      |                       | 0.0492 |        |
| b      |             | 0.28 | 0.48 |                       | 0.011  | 0.0189 |
| С      |             | 0.17 | 0.23 |                       | 0.0067 | 0.0091 |
| ccc    |             |      | 0.1  |                       |        | 0.0039 |
| D      | 4.9         | 4.8  | 5    | 0.1929                | 0.189  | 0.1969 |
| Е      | 6           | 5.8  | 6.2  | 0.2362                | 0.2283 | 0.2441 |
| E1     | 3.9         | 3.8  | 4    | 0.1535                | 0.1496 | 0.1575 |
| е      | 1.27        | -    | -    | 0.05                  | -      | -      |
| h      |             | 0.25 | 0.5  |                       | 0.0098 | 0.0197 |
| k      |             | 0°   | 8°   |                       | 0°     | 8°     |
| L      |             | 0.4  | 1.27 |                       | 0.0157 | 0.05   |
| L1     | 1.04        |      |      | 0.0409                |        |        |

1. Values in inches are converted from mm and rounded to 4 decimal digits.



# 8 Part numbering

#### Table 14. Ordering information scheme

| Example:                                    | M24M02-D          | R | MN 6 | т | Ρ |
|---------------------------------------------|-------------------|---|------|---|---|
|                                             |                   |   |      |   |   |
| Device type                                 |                   |   |      |   |   |
| $M24 = I^2C$ serial access EEPROM           |                   |   |      |   |   |
|                                             |                   |   |      |   |   |
| Device function                             |                   |   |      |   |   |
| M02–D = 2 Mbit (256 Kb × 8 bits) EEPROM     | 1 with additional |   |      |   |   |
| identification page                         |                   |   |      |   |   |
|                                             |                   |   |      |   |   |
| Operating voltage                           |                   |   |      |   |   |
| $R = V_{CC} = 1.8 V \text{ to } 5.5 V$      |                   |   |      |   |   |
|                                             |                   |   |      |   |   |
| Package                                     |                   |   |      |   |   |
| MN = SO8 (150 mils width)                   |                   |   |      |   |   |
|                                             |                   |   |      |   |   |
| Device grade                                |                   |   |      |   |   |
| 6 = Industrial temperature range, -40 to 85 | °C.               |   |      |   |   |
| Device tested with standard test flow       |                   |   |      |   |   |
|                                             |                   |   |      |   |   |
| Option                                      |                   |   |      |   |   |
| blank = standard packing                    |                   |   |      |   |   |
| T = tape and reel packing                   |                   |   |      |   |   |
| Plating technology                          |                   |   |      |   |   |
| Plating technology                          |                   |   |      |   |   |

P or G = ECOPACK2<sup>®</sup> (RoHS compliant and Halogen-free)



# 9 Revision history

| Table 15. | Document revision history |
|-----------|---------------------------|
|-----------|---------------------------|

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-Dec-2010 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 09-Feb-2011 | 2        | Updated:<br>- Section 3.18: Read Identification Page<br>- Section 3.19: Read the lock status<br>- Figure 2: SO8 connections<br>- Table 6: Absolute maximum ratings<br>- Table 9: Input parameters<br>- Table 10: DC characteristics<br>- Table 10: DC characteristics at 400 kHz<br>- Table 11: AC characteristics at 400 kHz<br>- Table 12: 1 MHz AC characteristics<br>Deleted:<br>- Table 15 "Available M24M02-x products (package, voltage range,<br>frequency, temperature grade)". |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

