### IS42S32200C1-DIE



# 512K Bits x 32 Bits x 4 Banks (64-MBIT) SYNCHRONOUS DYNAMIC RAM

## PRELIMINARY INFORMATION May 2005

#### **FEATURES**

- Clock frequency: 166, 143 MHz
- Fully synchronous; all signals referenced to a positive clock edge
- · Internal bank for hiding row access/precharge
- Single 3.3V power supply
- LVTTL interface
- Programmable burst length: (1, 2, 4, 8, full page)
- Programmable burst sequence: Sequential/Interleave
- · Self refresh modes

PIN DESCRIPTIONS

A0-A10

CLK

CKE

CS

RAS

CAS

WF

BA0, BA1

DQ0 to DQ31

DQM0 to DQM3

- 4096 refresh cycles every 64 ms
- · Random column address every clock cycle
- Programmable CAS latency (2, 3 clocks)
- Burst read/write and burst read/single write operations capability
- Burst termination by burst stop and precharge command

Address Input

Clock Enable

Chip Select

Write Enable

Input/Output Mask

Data I/O

Bank Select Address

System Clock Input

#### **OVERVIEW**

*ISSI*'s 64Mb Synchronous DRAM IS42S32200C1 is organized as 524,288 bits x 32-bit x 4-bank for improved performance. The synchronous DRAMs achieve high-speed data transfer using pipeline architecture. All inputs and outputs signals refer to the rising edge of the clock input. Note: This is a summary datasheet specific to the die format. Please refer to the IS42S32200C1 for complete device specification.

#### **KEY TIMING PARAMETERS**

| Parameter                           | <b>-6</b> | -7  | Unit |
|-------------------------------------|-----------|-----|------|
| Clock Cycle Time                    |           |     |      |
| $\overline{\text{CAS}}$ Latency = 3 | 6         | 7   | ns   |
| $\overline{\text{CAS}}$ Latency = 2 | 10        | 10  | ns   |
| Clock Frequency                     |           |     |      |
| $\overline{\text{CAS}}$ Latency = 3 | 167       | 143 | MHz  |
| $\overline{\text{CAS}}$ Latency = 2 | 100       | 100 | MHz  |
| Access Time from Clock              |           |     |      |
| $\overline{\text{CAS}}$ Latency = 3 | 5.5       | 5.5 | ns   |
| CAS Latency = 2                     | 7.5       | 8   | ns   |

#### **BONDING DIAGRAM**



| VDD  | Power                   |
|------|-------------------------|
| VSS  | Ground                  |
| VDDQ | Power Supply for DQ Pin |
| Vssq | Ground for DQ Pin       |
| NC   | No Connection           |

Copyright © 2005 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

## Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774 Rev. 00A 05/24/05

Row Address Strobe Command

Column Address Strobe Command