

August 1986 Revised February 2000

# DM9334 8-Bit Addressable Latch

### **General Description**

The DM9334 is a high speed 8-bit Addressable Latch designed for general purpose storage applications in digital systems. It is a multifunctional device capable of storing single line data in eight addressable latches, and being a one-of-eight decoder and demultiplexer with active level HIGH outputs. The device also incorporates an active level LOW common clear for resetting all latches, as well as an active level LOW enable.

The DM9334 has four modes of operation which are shown in the mode selection table. In the addressable latch mode, data on the data line (D) is written into the addressed latch. The addressed latch will follow the data input with all non-addressed latches remaining in their previous states. In the memory mode, all latches remain in their previous state and are unaffected by the data or address inputs.

In the one-of-eight decoding or demultiplexing mode, the addressed output will follow the state of the D input with all other inputs in the LOW state. In the clear mode all outputs are LOW and unaffected by the address and data inputs.

When operating the device as an addressable latch, changing more than one bit of the address could impose a transient wrong address. Therefore, this should only be done while in the memory mode.

The function tables summarize the operation of the product.

#### **Features**

- Common clear
- Easily expandable
- Random (addressable) data entry
- Serial to parallel capability
- 8 bits of storage/output of each bit available
- Active high demultiplexing/decoding capability

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                   |
|--------------|----------------|-----------------------------------------------------------------------|
| DM9334N      | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide |

## **Connection Diagram**



© 2000 Fairchild Semiconductor Corporation

DS006609

# **Function Tables**

| Ē | C | Mode                                    |
|---|---|-----------------------------------------|
| L | Н | Addressable Latch                       |
| Н | Н | Memory                                  |
| L | L | Active HIGH Eight Channel Demultiplexer |
| Н | L | Clear                                   |

| Inputs |   |   |    | Present Output States |    |           |                    |                    |           | Mode |    |           |    |                      |
|--------|---|---|----|-----------------------|----|-----------|--------------------|--------------------|-----------|------|----|-----------|----|----------------------|
| C      | E | D | A0 | A1                    | A2 | Q0        | Q1                 | Q2                 | Q3        | Q4   | Q5 | Q6        | Q7 | Wode                 |
| L      | Н | Х | Х  | Х                     | Х  | L         | L                  | L                  | L         | L    | L  | L         | L  | Clear                |
| L      | L | L | L  | L                     | L  | L         | L                  | L                  | L         | L    | L  | L         | L  |                      |
| L      | L | Н | L  | L                     | L  | Н         | L                  | L                  | L         | L    | L  | L         | L  |                      |
| L      | L | L | Н  | L                     | L  | L         | L                  | L                  | L         | L    | L  | L         | L  |                      |
| L      | L | Н | Н  | L                     | L  | L         | Н                  | L                  | L         | L    | L  | L         | L  | Demultiplex          |
| •      | • | • |    | •                     |    |           |                    |                    | •         |      |    |           |    | Demulliplex          |
| •      | • | • |    | •                     |    |           |                    |                    | •         |      |    |           |    |                      |
| •      | • | • |    | •                     |    |           |                    |                    | •         |      |    |           |    |                      |
| L      | L | Н | Н  | Н                     | Н  | L         | L                  | L                  | L         | L    | L  | L         | Н  |                      |
| Н      | Н | Х | Х  | Х                     | Χ  | $Q_{N-1}$ |                    |                    |           |      |    |           |    | Memory               |
| Н      | L | L | L  | L                     | L  | L         | $Q_{N-1}$          | $Q_{N-1}$          | $Q_{N-1}$ |      |    |           |    |                      |
| Н      | L | Н | L  | L                     | L  | Н         | $\mathbf{Q}_{N-1}$ | $\mathbf{Q}_{N-1}$ |           |      |    |           |    |                      |
| Н      | L | L | Н  | L                     | L  | $Q_{N-1}$ | L                  | $Q_{N-1}$          |           |      |    |           |    |                      |
| Н      | L | Н | Н  | L                     | L  | $Q_{N-1}$ | Н                  | $Q_{N-1}$          |           |      |    |           |    |                      |
| •      | • | • |    | •                     |    |           |                    | •                  |           |      |    |           |    | Addressable<br>Latch |
| •      | • | • |    | •                     |    |           |                    | •                  |           |      |    |           |    | Laten                |
| •      | • | • |    | •                     |    |           |                    | •                  |           |      |    |           |    |                      |
| Н      | L | L | Н  | Н                     | Н  | $Q_{N-1}$ |                    |                    |           |      |    | $Q_{N-1}$ | L  |                      |
| Н      | L | Н | Н  | Н                     | Н  | $Q_{N-1}$ |                    |                    |           |      |    | $Q_{N-1}$ | Н  |                      |

- H = HIGH Voltage Level
  L = LOW Voltage Level
  X = Don't Care Condition
  Q<sub>N-1</sub> = Previous Output State

## **Logic Diagram**



## **Absolute Maximum Ratings**(Note 1)

Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range  $0^{\circ}$  to +70°C Storage Temperature Range  $-65^{\circ}$ C to +150°C

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

## **Recommended Operating Conditions**

| Symbol          | Para                  | meter                          | Min  | Nom | Max  | Units |  |  |
|-----------------|-----------------------|--------------------------------|------|-----|------|-------|--|--|
| V <sub>CC</sub> | Supply Voltage        |                                | 4.75 | 5   | 5.25 | V     |  |  |
| V <sub>IH</sub> | HIGH Level Input Vol  | tage                           | 2    |     |      | V     |  |  |
| V <sub>IL</sub> | LOW Level Input Volt  | age                            |      |     | 0.8  | V     |  |  |
| I <sub>OH</sub> | HIGH Level Output C   | urrent                         |      |     | -0.8 | mA    |  |  |
| I <sub>OL</sub> | LOW Level Output Co   | urrent                         |      |     | 16   | mA    |  |  |
| t <sub>W</sub>  | ENABLE Pulse Width    | 19                             | 13   |     | ns   |       |  |  |
| t <sub>SU</sub> | Setup Time            | Data 1 (Figure 5)              | 20   | 13  |      |       |  |  |
|                 | (Note 3)              | Data 0 (Figure 5)              | 20   | 14  |      | no    |  |  |
|                 |                       | Address (Figure 6)<br>(Note 2) | 10   | 5   |      | ns    |  |  |
| t <sub>H</sub>  | Hold Time             | Data 1 (Figure 5)              | 0    | -10 |      | ns    |  |  |
|                 | (Note 3)              | Data 0 (Figure 5)              | 0    | -13 |      |       |  |  |
| T <sub>A</sub>  | Free Air Operating Te | 0                              |      | 70  | °C   |       |  |  |

Note 2: The ADDRESS setup time is the time before the negative ENABLE transition that the ADDRESS must be stable so that the correct latch is addressed without affecting the other latches.

Note 3:  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ .

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                                   | Condition                                    | Min     | Typ<br>(Note 4) | Max | Units |    |
|-----------------|---------------------------------------------|----------------------------------------------|---------|-----------------|-----|-------|----|
| VI              | Input Clamp Voltage                         | $V_{CC} = Min, I_I = -12 \text{ mA}$         |         |                 |     | -1.5  | V  |
| V <sub>OH</sub> | HIGH Level                                  | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max |         | 2.4             | 3.6 |       | V  |
|                 | Output Voltage $V_{IL} = Max, V_{IH} = Min$ |                                              |         |                 | 3.0 |       | V  |
| V <sub>OL</sub> | LOW Level                                   | $V_{CC} = Min, I_{OL} = Max$                 |         |                 | 0.2 | 0.4   | V  |
|                 | Output Voltage                              | $V_{IH} = Min, V_{IL} = Max$                 |         |                 | 0.2 | 0.4   | V  |
| I <sub>I</sub>  | Input Current @ Max Input Voltage           | $V_{CC} = Max, V_I = 5.5V$                   |         |                 |     | 1     | mA |
| I <sub>IH</sub> | HIGH Level                                  | V <sub>CC</sub> = Max                        | E Input |                 |     | 60    |    |
|                 | Input Current                               | $V_I = 2.4V$                                 | Others  |                 |     | 40    | μΑ |
| I <sub>IL</sub> | LOW Level                                   | V <sub>CC</sub> = Max                        | E Input |                 |     | -2.4  | mA |
|                 | Input Current                               | $V_I = 0.4V$                                 | Others  |                 |     | -1.6  |    |
| Ios             | Short Circuit Output Current                | V <sub>CC</sub> = Max (Note 5)               |         | -30             |     | -100  | mA |
| I <sub>CC</sub> | Supply Current                              | V <sub>CC</sub> = Max                        |         |                 | 56  | 86    | mA |
| Note 4: All s   | hypicals are at V = EV T = 2E°C             | l .                                          |         | -               |     |       |    |

Note 4: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 5: Not more than one output should be shorted at a time, and the duration should not exceed one second.

#### **Switching Characteristics** at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ $R_L = 400\Omega$ , $C_L = 15 pF$ From (Input) Symbol Parameter Units To (Output) Min Propagation Delay Time $t_{PLH}$ Enable to Output, 28 ns LOW-to-HIGH Level Output (Figure 1) $t_{PHL}$ Propagation Delay Time Enable to Output, 27 HIGH-to-LOW Level Output (Figure 1) Propagation Delay Time Data to Output, $t_{PLH}$ 35 ns LOW-to-HIGH Level Output (Figure 4) Propagation Delay Time Data to Output, t<sub>PHL</sub> 28 HIGH-to-LOW Level Output (Figure 4) Propagation Delay Time Address to Output, $t_{PLH}$ 35 ns LOW-to-HIGH Level Output (Figure 2) Propagation Delay Time Address to Output, $t_{PHL}$ 35 ns HIGH-to-LOW Level Output (Figure 2) Propagation Delay Time Clear to Output, t<sub>PHL</sub> HIGH-to-LOW Level Output (Figure 3) **Switching Time Waveforms** Q1 Other Conditions: C = H, A = Stable Other Conditions: $\overline{E} = L$ , $\overline{C} = L$ , D = HFIGURE 1. FIGURE 2. Other Conditions: $\overline{\overline{E}} = L$ , $\overline{\overline{C}} = H$ , A = StableOther Conditions: $\overline{E} = H$ FIGURE 4. FIGURE 3. th (H) th(L) STABLE ADDRESS MEMORY Other Conditions: $\overline{C} = H$ Q = D Note: The shaded areas indicate when the inputs are permitted to change for predictable output performance. Other Conditions: C = H, A = StableFIGURE 6. FIGURE 5.



16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

5

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com