

November 1989 Revised February 2000

# **DM74ALS125 Quad 3-STATE Buffer**

### **General Description**

This device contains four independent gates each of which performs a non-inverting buffer function. The outputs have the 3-STATE feature. The 3-STATE circuitry contains a feature that maintains the buffer outputs in 3-STATE (high impedance state) during power supply ramp-up or rampdown. This eliminates bus glitching problems that arise during power-up and power-down. To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels, the disable time is shorter than the enable time of the outputs.

#### **Features**

- Advanced low power oxide-isolated ion-implanted Schottky TTL process
- Functional and pin compatible with the 74LS counterpart
- Switching response specified into  $500\Omega$  and 50 pF load
- Switching response specifications guaranteed over full temperature and V<sub>CC</sub> supply range
- PNP input design reduces input loading
- Low level drive current: 74ALS = 24 mA

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| DM74ALS125M  | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| DM74ALS125N  | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

# **Connection Diagram**



#### **Functional Table**

$$\mathbf{Y} = \mathbf{A}$$

| Inp | out | Output |
|-----|-----|--------|
| Α   | С   | Y      |
| L   | L   | L      |
| Н   | L   | Н      |
| Х   | Н   | Hi-Z   |

H = HIGH Logic Level

L = LOW Logic Level X = Either LOW or HIGH Logic Level

Hi-Z = 3-STATE (Outputs are disabled)

#### **Logic Diagram**



© 2000 Fairchild Semiconductor Corporation

www.fairchildsemi.com

# Absolute Maximum Ratings(Note 1)

Supply Voltage,  $V_{CC}$  7V Input Voltage 7V Voltage Applied to Disabled Output 5.5V Operating Free Air Temperature Range 0 to +70°C Storage Temperature Range -65°C to +150°C

Typical  $\theta_{JA}$ 

N Package 78.0°C/W M Package 111.0°C/W

Note 1: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **Recommended Operating Conditions**

| Symbol          | Parameter                      | Min | Тур | Max | Units |
|-----------------|--------------------------------|-----|-----|-----|-------|
| V <sub>CC</sub> | Supply Voltage                 | 4.5 | 5   | 5.5 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage       | 2   |     |     | V     |
| V <sub>IL</sub> | LOW Level Input Voltage        |     |     | 0.8 | V     |
| I <sub>OH</sub> | HIGH Level Output Current      |     |     | -15 | mA    |
| I <sub>OL</sub> | LOW Level Output Current       |     |     | 24  | mA    |
| T <sub>A</sub>  | Operating Free-Air Temperature | 0   |     | 70  | °C    |

#### **Electrical Characteristics**

over recommended operating free air temperature (unless otherwise specified)

| Symbol           | Parameter                          | С                                             | Min                        | Тур                 | <b>Max</b><br>−1.5 | Units<br>V |    |
|------------------|------------------------------------|-----------------------------------------------|----------------------------|---------------------|--------------------|------------|----|
| V <sub>IK</sub>  | Input Clamp Voltage                | $V_{CC} = 4.5V, I_I = -18I$                   |                            |                     |                    |            |    |
| V <sub>OH</sub>  | HIGH Level                         | $V_{CC} = 4.5V \text{ to } 5.5V$              | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> - 2 |                    |            | V  |
|                  | Output Voltage                     | $V_{CC} = 4.5V$                               | $I_{OH} = -3 \text{ mA}$   | 2.4                 |                    |            | V  |
|                  |                                    |                                               | I <sub>OH</sub> = Max      | 2                   |                    |            | V  |
| V <sub>OL</sub>  | LOW Level                          | V <sub>CC</sub> = 4.5V                        | I <sub>OL</sub> = 12 mA    |                     | 0.25               | 0.4        | V  |
|                  | Output Voltage                     |                                               | $I_{OL} = 24 \text{ mA}$   |                     | 0.35               | 0.5        | V  |
| l <sub>l</sub>   | Input Current at Max Input Voltage | V <sub>CC</sub> = 5.5V, V <sub>I</sub> = 7V   |                            |                     | 0.1                | mA         |    |
| I <sub>IH</sub>  | HIGH Level Input Current           | $V_{CC} = 5.5V, V_I = 2.7V$                   |                            |                     | 20                 | μА         |    |
| I <sub>IL</sub>  | LOW Level<br>Input Current         | $V_{CC} = 5.5V, V_{IL} = 0.4$                 |                            |                     | -0.1               | mA         |    |
| I <sub>O</sub>   | Output Drive<br>Current            | $V_{CC} = 5.5V, V_{O} = 2.2$                  | -30                        |                     | -112               | mA         |    |
| l <sub>ozh</sub> | HIGH Level 3-STATE Output Current  | $V_{CC} = 5.5V, V_{O} = 2.7$                  |                            |                     | 20                 | μА         |    |
| I <sub>OZL</sub> | LOW Level 3-STATE Output Current   | V <sub>CC</sub> = 5.5V, V <sub>O</sub> = 0.4V |                            |                     |                    | -20        | μА |
| I <sub>CC</sub>  | Supply Current                     | V <sub>CC</sub> = 5.5V                        | Outputs HIGH               |                     | 7                  | 10         | mA |
|                  |                                    |                                               | Outputs LOW                |                     | 10                 | 14         | mA |
|                  |                                    |                                               | 3-STATE                    |                     | 13.5               | 18         | mA |

| Switching Characteristics |                                                    |                 |                |                                                                                                              |     |     |       |
|---------------------------|----------------------------------------------------|-----------------|----------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-------|
| Symbol                    | Parameter                                          | From<br>(Input) | To<br>(Output) | Conditions                                                                                                   | Min | Max | Units |
| t <sub>PLH</sub>          | Propagation Delay Time<br>LOW-to-HIGH Level Output | А               | Y              | $V_{CC}=4.5V \text{ to } 5.5V,$ $C_L=50 \text{ pF},$ $R1=500\Omega,$ $R2=500\Omega,$ $T_A=\text{Min to Max}$ | 3   | 10  | ns    |
| t <sub>PHL</sub>          | Propagation Delay Time<br>HIGH-to-LOW Level Output | А               | Υ              |                                                                                                              | 2   | 10  | ns    |
| t <sub>PZH</sub>          | Output Enable Time<br>to HIGH Level Output         | С               | Y              |                                                                                                              | 2   | 13  | ns    |
| t <sub>PZL</sub>          | Output Enable Time to LOW Level Output             | С               | Y              |                                                                                                              | 2   | 12  | ns    |
| t <sub>PHZ</sub>          | Output Disable Time<br>from HIGH Level Output      | С               | Y              |                                                                                                              | 1   | 8   | ns    |
| t <sub>PLZ</sub>          | Output Disable Time from LOW Level Output          | С               | Y              |                                                                                                              | 2   | 13  | ns    |



#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 0.740 - 0.770(18.80 - 19.56)0.090 (2.286) 14 13 12 11 10 9 8 14 13 12 0.250 ± 0.010 PIN NO. 1 IDENT PIN NO. 1 IDENT 1 2 3 4 5 6 7 1 2 3 $\frac{0.092}{(2.337)}$ DIA 0.030 MAX (0.762) DEPTH OPTION 1 OPTION 02 $\frac{0.135 \pm 0.005}{(3.429 \pm 0.127)}$ 0.300 - 0.320 $\overline{(7.620 - 8.128)}$ 0.065 $\frac{0.145 - 0.200}{(3.683 - 5.080)}$ 0.060 4° TYP Optional (1.524) (1.651) $\frac{0.008 - 0.016}{(0.203 - 0.406)}$ TYP 0.020 (0.508) 0.125 - 0.150 $0.075 \pm 0.015$ $\overline{(3.175 - 3.810)}$ 0.280 (1.905 ± 0.381) (7.112) MIN 0.014 - 0.0230.100 ± 0.010 (2.540 ± 0.254) TYP (0.356 - 0.584) $\frac{0.050\pm0.010}{(1.270-0.254)}$ TYP 0.325 <sup>+0.040</sup> -0.015

14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

 $8.255 + 1.016 \\ -0.381$ 

www.fairchildsemi.com

www.fairchildsemi.com

N144 (REV.E)