74LCX16374
LOW VOLTAGE CMOS 16-BIT D-TYPE FLIP-FLOP (3-STATE) WITH 5V TOLERANT INPUTS AND OUTPUTS

## - 5V TOLERANT INPUTS AND OUTPUTS

- HIGH SPEED : $\mathrm{f}_{\mathrm{MAX}}=150 \mathrm{MHz}$ (MIN.) at $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$
- POWER DOWN PROTECTION ON INPUTS AND OUTPUTS
- SYMMETRICAL OUTPUT IMPEDANCE: $\left|\mathrm{I}_{\mathrm{OH}}\right|=\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}(\mathrm{MIN})$ at $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$
- PCI BUS LEVELS GUARANTEED AT 24 mA
- BALANCED PROPAGATION DELAYS:

$$
t_{P L H} \cong t_{P H L}
$$

- OPERATING VOLTAGE RANGE: $\mathrm{V}_{\mathrm{CC}}(\mathrm{OPR})=2.0 \mathrm{~V}$ to 3.6 V (1.5V Data Retention)
- PIN AND FUNCTION COMPATIBLE WITH 74 SERIES 16374
- LATCH-UP PERFORMANCE EXCEEDS 500mA (JESD 17)
- ESD PERFORMANCE:

HBM $>2000 V$ (MIL STD 883 method 3015); MM > 200V

## DESCRIPTION

The 74LCX16374 is a low voltage CMOS 16 BIT D-TYPE FLIP-FLOP with 3 STATE OUTPUTS NON INVERTING fabricated with sub-micron silicon gate and double-layer metal wiring $\mathrm{C}^{2} \mathrm{MOS}$ technology. It is ideal for low power and high speed 3.3 V applications; it can be interfaced to 5 V signal environment for both inputs and outputs.
These 16 bit D-TYPE flip-flops are controlled by two clock inputs (nCK) and two output enable inputs $(\mathrm{n} \overline{\mathrm{OE}})$. On the positive transition of the (nCK), the nQ outputs will be set to the logic state that were setup at the $n D$ inputs. While the ( $\mathrm{n} \overline{\mathrm{OE} \text { ) input }}$ is low, the 8 outputs (nQ) will be in a normal state (high or low logic level) and while high level the outputs will be in a high impedance state.
Any output control does not affect the internal operation of flip flops; that is, the old data can be retained or the new data can be entered even while the outputs are off.
It has same speed performance at 3.3 V than 5 V AC/ACT family, combined with a lower power consumption.
All inputs and outputs are equipped with protection circuits against static discharge, giving them 2KV ESD immunity and transient excess voltage.


ORDER CODES

| PACKAGE | TUBE | T \& R |
| :---: | :---: | :---: |
| TSSOP |  | 74LCX16374TTR |

## PIN CONNECTION

| 10 E | 1 |
| :--- | :--- | :--- | :--- | :--- |
| $1 Q_{0}$ | 2 |

INPUT AND OUTPUT EQUIVALENT CIRCUIT


## PIN DESCRIPTION

| PIN No | SYMBOL | NAME AND FUNCTION |
| :---: | :---: | :--- |
| 1 | 1 $\overline{\mathrm{OE}}$ | 3 State Output Enable <br> Input (Active LOW) |
| $2,3,5,6,8,9$, <br> 11,12 | 1Q0 to 1Q7 | 3-State Outputs |
| $13,14,16,17$, <br> $19,20,22,23$ | 2Q0 to 2Q7 | 3-State Outputs |
| 24 | $2 \overline{\mathrm{OE}}$ | 3 State Output Enable <br> Input (Active LOW) |
| 25 | 2 CK | Latch Enable Input |
| $36,35,33,32$, <br> $30,29,27,26$ | 2 D0 to 2D7 | Data Inputs |
| $47,46,44,43$, <br> $41,40,38,37$ | 1D0 to 1D7 | Data Inputs |
| 48 | 1 CK | Latch Enable Input |
| $4,10,15,21$, <br> $28,34,39,45$ | GND | Ground (0V) |
| $7,18,31,42$ | VCC | Positive Supply Voltage |

## TRUTH TABLE

| INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: |
| $\overline{\mathbf{O E}}$ | $\mathbf{C K}$ | $\mathbf{D}$ | $\mathbf{Q}$ |
| H | X | X | Z |
| L | L | X | NO CHANGE $^{*}$ |
| L | - | L | L |
| L | - | H | H |
| $\mathrm{X}:$ Dont Care <br> $\mathrm{Z}:$ High Impedance |  |  |  |

IEC LOGIC SYMBOLS


## LOGIC DIAGRAM



This logic diagram has not to be used to estimate propagation delays

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\mathrm{I}}$ | DC Input Voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\mathrm{O}}$ | DC Output Voltage (OFF State) | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\mathrm{O}}$ | DC Output Voltage (High or Low State) (note 1) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{I}_{\mathrm{IK}}$ | DC Input Diode Current | -50 | mA |
| $\mathrm{I}_{\mathrm{OK}}$ | DC Output Diode Current (note 2) | -50 | mA |
| $\mathrm{I}_{\mathrm{O}}$ | DC Output Current | $\pm 50$ | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | DC Supply Current per Supply Pin | $\pm 100$ | mA |
| $\mathrm{I}_{\mathrm{GND}}$ | DC Ground Current per Supply Pin | $\pm 100$ | mA |
| $\mathrm{~T}_{\text {stg }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{L}}$ | Lead Temperature (10 sec) | 300 | ${ }^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied

1) Io absolute maximum rating must be observed
2) $\mathrm{V}_{\mathrm{O}}<\mathrm{GND}$

## RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage (note 1) | 2.0 to 3.6 | V |
| $\mathrm{~V}_{\mathrm{I}}$ | Input Voltage | 0 to 5.5 | V |
| $\mathrm{~V}_{\mathrm{O}}$ | Output Voltage (OFF State) | 0 to 5.5 | V |
| $\mathrm{~V}_{\mathrm{O}}$ | Output Voltage (High or Low State) | 0 to $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\mathrm{OH}}, \mathrm{I}_{\mathrm{OL}}$ | High or Low Level Output Current $\left(\mathrm{V}_{\mathrm{CC}}=3.0\right.$ to 3.6 V$)$ | $\pm 24$ | mA |
| $\mathrm{I}_{\mathrm{OH}}, \mathrm{I}_{\mathrm{OL}}$ | High or Low Level Output Current $\left(\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}\right)$ | $\pm 12$ | mA |
| $\mathrm{~T}_{\mathrm{Op}}$ | Operating Temperature | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{dt} / \mathrm{dv}$ | Input Rise and Fall Time (note 2) | 0 to 10 | $\mathrm{~ns} / \mathrm{V}$ |

1) Truth Table guaranteed: 1.5 V to 3.6 V
2) $\mathrm{V}_{\mathrm{IN}}$ from 0.8 V to 2 V at $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$

## DC SPECIFICATIONS

| Symbol | Parameter | Test Condition |  | Value |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & V_{c c} \\ & \text { (V) } \end{aligned}$ |  | -40 to $85{ }^{\circ} \mathrm{C}$ |  | -55 to $125^{\circ} \mathrm{C}$ |  |  |
|  |  |  |  | Min. | Max. | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage | 2.7 to 3.6 |  | 2.0 |  | 2.0 |  | V |
| VIL | Low Level Input Voltage |  |  |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | 2.7 to 3.6 | $\mathrm{I}_{\mathrm{O}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | V |
|  |  | 2.7 | $\mathrm{I}_{\mathrm{O}}=-12 \mathrm{~mA}$ | 2.2 |  | 2.2 |  |  |
|  |  | 3.0 | $\mathrm{I}_{\mathrm{O}}=-18 \mathrm{~mA}$ | 2.4 |  | 2.4 |  |  |
|  |  |  | $\mathrm{I}_{\mathrm{O}}=-24 \mathrm{~mA}$ | 2.2 |  | 2.2 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | 2.7 to 3.6 | $\mathrm{I}_{\mathrm{O}}=100 \mu \mathrm{~A}$ |  | 0.2 |  | 0.2 | V |
|  |  | 2.7 | $\mathrm{I}_{\mathrm{O}}=12 \mathrm{~mA}$ |  | 0.4 |  | 0.4 |  |
|  |  | 3.0 | $\mathrm{I}_{\mathrm{O}}=16 \mathrm{~mA}$ |  | 0.4 |  | 0.4 |  |
|  |  |  | $\mathrm{l}_{\mathrm{O}}=24 \mathrm{~mA}$ |  | 0.55 |  | 0.55 |  |
| 1 | Input Leakage Current | 2.7 to 3.6 | $\mathrm{V}_{1}=0$ to 5.5 V |  | $\pm 5$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {off }}$ | Power Off Leakage Current | 0 | $\mathrm{V}_{1}$ or $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ |  | 10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{OZ}}$ | High Impedance Output Leakage Current | 2.7 to 3.6 | $\begin{aligned} & V_{I}=V_{I H} \text { or } V_{I L} \\ & V_{\mathrm{O}}=0 \text { to } V_{\mathrm{CC}} \end{aligned}$ |  | $\pm 5$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| ${ }^{\text {ICC }}$ | Quiescent Supply Current | 2.7 to 3.6 | $\mathrm{V}_{1}=\mathrm{V}_{\text {cc }}$ or GND |  | 20 |  | 20 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}$ or $\mathrm{V}_{\mathrm{O}}=3.6$ to 5.5 V |  | $\pm 20$ |  | $\pm 20$ |  |
| $\Delta_{\text {l }}$ | ICC incr. per Input | 2.7 to 3.6 | $\mathrm{V}_{\text {IH }}=\mathrm{V}_{\text {CC }}-0.6 \mathrm{~V}$ |  | 500 |  | 500 | $\mu \mathrm{A}$ |

DYNAMIC SWITCHING CHARACTERISTICS

| Symbol | Parameter | Test Condition |  | $\begin{gathered} \text { Value } \\ \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{gathered}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}} \\ & \text { (V) } \end{aligned}$ |  |  |  |  |  |
|  |  |  |  | Min. | Typ. | Max. |  |
| $\mathrm{V}_{\text {OLP }}$ | Dynamic Low Level Quiet Output (note 1) | 3.3 | $\begin{gathered} C_{L}=50 \mathrm{pF} \\ \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=3.3 \mathrm{~V} \end{gathered}$ |  | 0.8 |  | V |
| $\mathrm{V}_{\text {OLV }}$ |  |  |  |  | -0.8 |  |  |

1) Number of outputs defined as "n". Measured with "n-1" outputs switching from HIGH to LOW or LOW to HIGH. The remaining output is measured in the LOW state.

AC ELECTRICAL CHARACTERISTICS

| Symbol | Parameter | Test Condition |  |  |  | Value |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}} \\ & \text { (V) } \end{aligned}$ | $\begin{gathered} \mathrm{C}_{\mathrm{L}} \\ (\mathrm{pF}) \end{gathered}$ | $\begin{aligned} & \mathbf{R}_{\mathrm{L}} \\ & (\Omega) \end{aligned}$ | $\begin{aligned} & t_{s}=t_{r} \\ & \text { (ns) } \end{aligned}$ | -40 to $85{ }^{\circ} \mathrm{C}$ |  | -55 to $125{ }^{\circ} \mathrm{C}$ |  |  |
|  |  |  |  |  |  | Min. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\text {PLH }} \mathrm{t}_{\text {PHL }}$ | $\begin{aligned} & \text { Propagation Delay } \\ & \text { Time } \end{aligned}$Time | 2.7 | 50 | 500 | 2.5 | 1.5 | 6.5 | 1.5 | 6.5 | ns |
|  |  | 3.0 to 3.6 |  |  |  | 1.5 | 6.2 | 1.5 | 6.2 |  |
| $\mathrm{t}_{\text {PZL }} \mathrm{t}_{\text {PZH }}$ | Output Enable Time to HIGH and LOW level | 2.7 | 50 | 500 | 2.5 | 1.5 | 6.3 | 1.5 | 6.3 | ns |
|  |  | 3.0 to 3.6 |  |  |  | 1.5 | 6.1 | 1.5 | 6.1 |  |
| $\mathrm{t}_{\text {PLZ }} \mathrm{t}_{\text {PHZ }}$ | Output Disable Time from HIGH and LOW level | 2.7 | 50 | 500 | 2.5 | 1.5 | 6.2 | 1.5 | 6.2 | ns |
|  |  | 3.0 to 3.6 |  |  |  | 1.5 | 6.0 | 1.5 | 6.0 |  |
| ts | $\begin{aligned} & \text { Set-Up Time, HIGH } \\ & \text { or LOW level } \\ & \text { (Dn to CK) } \end{aligned}$ | 2.7 | 50 | 500 | 2.5 | 2.5 |  | 2.5 |  | ns |
|  |  | 3.0 to 3.6 |  |  |  | 2.5 |  | 2.5 |  |  |
| $t_{\text {h }}$ | Hold Time, HIGH or LOW level (Dn to CK) | 2.7 | 50 | 500 | 2.5 | 1.5 |  | 1.5 |  | ns |
|  |  | 3.0 to 3.6 |  |  |  | 1.5 |  | 1.5 |  |  |
| ${ }^{\text {w }}$ w | CK Pulse Width, HIGH or LOW | 2.7 | 50 | 500 | 2.5 | 3.0 |  | 3.0 |  | ns |
|  |  | 3.0 to 3.6 |  |  |  | 3.0 |  | 3.0 |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Clock Pulse Frequency | 3.0 to 3.6 | 50 | 500 | 2.5 | 170 |  | 150 |  | MHz |
| tosth <br> toshl | Output To Output Skew Time (note1, 2) | 3.0 to 3.6 | 50 | 500 | 2.5 |  | 1.0 |  | 1.0 | ns |

1) Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs of the same device switching in the same direction, either HIGH or LOW ( $\left.\mathrm{t}_{\mathrm{OSLH}}=\left|\mathrm{t}_{\text {PLHm }}-\mathrm{t}_{\text {PLHn }}\right|, \mathrm{t}_{\mathrm{OSHL}}=\left|\mathrm{t}_{\text {PHLm }}-\mathrm{t}_{\text {PHLn }}\right|\right)$
2) Parameter guaranteed by design

## CAPACITIVE CHARACTERISTICS



1) $C_{P D}$ is defined as the value of the IC's internal equivalent capacitance which is calculated from the operating current consumption without load. (Refer to Test Circuit). Average operating current can be obtained by the following equation. $\mathrm{l}_{\mathrm{CC}(\mathrm{opr})}=\mathrm{C}_{P D} \times \mathrm{V}_{C C} \times \mathrm{f}_{\mathrm{IN}}+\mathrm{I}_{\mathrm{CC}} / 16$ (per circuit)

## 74LCX16374

TEST CIRCUIT

| TEST | SWITCH |
| :--- | :---: |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Open |
| $\mathrm{t}_{\text {PZL }}, \mathrm{t}_{\text {PLZ }}$ | 6 V |
| $\mathrm{t}_{\text {PZH }}, \mathrm{t}_{\text {PHZ }}$ | GND |

$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ or equivalent (includes jig and probe capacitance)
$R_{L}=R 1=500 \Omega$ or equivalent
$\mathrm{R}_{\mathrm{T}}=\mathrm{Z}_{\mathrm{OUT}}$ of pulse generator (typically $50 \Omega$ )
WAVEFORM 1 : PROPAGATION DELAYS, SETUP AND HOLD TIMES, MAXIMUM CLOCK
FREQUENCY ( $f=1 \mathrm{MHz} ; 50 \%$ duty cycle)


WAVEFORM 2: OUTPUT ENABLE AND DISABLE TIME (f=1MHz; 50\% duty cycle)


WAVEFORM 3 : PULSE WIDTH (f=1MHz; 50\% duty cycle)


| TSSOP48 MECHANICAL DATA |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIM. | mm . |  |  | inch |  |  |
|  | MIN. | TYP | MAX. | MIN. | TYP. | MAX. |
| A |  |  | 1.2 |  |  | 0.047 |
| A1 | 0.05 |  | 0.15 | 0.002 |  | 0.006 |
| A2 |  | 0.9 |  |  | 0.035 |  |
| b | 0.17 |  | 0.27 | 0.0067 |  | 0.011 |
| c | 0.09 |  | 0.20 | 0.0035 |  | 0.0079 |
| D | 12.4 |  | 12.6 | 0.488 |  | 0.496 |
| E |  | 8.1 BSC |  |  | 0.318 BSC |  |
| E1 | 6.0 |  | 6.2 | 0.236 |  | 0.244 |
| e |  | 0.5 BSC |  |  | 0.0197 BSC |  |
| K | $0^{\circ}$ |  | $8^{\circ}$ | $0^{\circ}$ |  | $8^{\circ}$ |
| L | 0.50 |  | 0.75 | 0.020 |  | 0.030 |



| Tape \& Reel TSSOP48 MECHANICAL DATA |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | mm. |  |  | inch |  |  |
|  |  | TYP | MAX. | MIN. | TYP. | MAX. |
|  |  |  | 330 |  |  | 12.992 |
|  |  |  | 13.2 | 0.504 |  | 0.519 |
|  |  |  |  | 0.795 |  |  |
|  |  |  | 30.4 |  |  |  |
|  |  |  | 8.9 | 0.343 |  | 0.350 |
| Ao | 8.7 |  | 13.3 | 0.516 |  | 0.524 |
| Bo | 13.1 |  | 1.7 | 0.059 |  | 0.067 |
| Ko | 1.5 |  | 4.1 | 0.153 |  | 0.161 |
| Po | 3.9 |  | 12.1 | 0.468 |  | 0.476 |
| P | 11.9 |  |  |  |  |  |


$\square 7$

## 74LCX16374

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
© The ST logo is a registered trademark of STMicroelectronics
© 2003 STMicroelectronics - Printed in Italy - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.
© http://www.st.com

