

## LM4911QMM

October 22, 2010

Boomer<sup>®</sup> Audio Power Amplifier Series

# **Stereo Headphone Amplifier for Automotive**

## **General Description**

The LM4911QMM stereo headphone amplifier provides up to 145mW per channel of output power. Intended for automotive applications, it is AEC-Q100 grade 2 qualified and packaged in a 10–pin MSOP package.

A low power mute mode features a fast turn on time of 1ms. An ultra low current shutdown mode has a supply current of less than  $2\mu A.$ 

## Key Specifications

 $V_{CC} = 5V, R_L = 16\Omega$ 

- P<sub>OUT</sub>, THD+N = 1%
  145mW
   THD+N @30mW
  0.1%
- THD+N @30mWShutdown Current
- Shuldown Current
  ESD. HBM
- Temperature Range

## Features

- Mute Mode with Fast Turn On
- 10–Pin MSOP package
- Q grade Level 2 qualified

## **Block Diagram**



FIGURE 1. Block Diagram

22, 2010

2µA

2kV

-40°C to +105°C

Boomer® is a registered trademark of National Semiconductor Corporation

© 2010 National Semiconductor Corporation 301350

## **Typical Application**



www.national.com



## **Ordering Information**

|   | Order Number | Package     | Package Marking | NSC Drawing # | Transport Media          |
|---|--------------|-------------|-----------------|---------------|--------------------------|
|   | LM4911QMM    | 10–Pin MSOP | GC9             | MUB10A        | 1k units Tape and Reel   |
| 1 | LM4911QMMX   | 10–Pin MSOP | GC9             | MUB10A        | 3.5k units Tape and Reel |

LM4911QMM

### Absolute Maximum Ratings (Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage                      | 6.0V                            |
|-------------------------------------|---------------------------------|
| Storage Temperature                 | –65°C to +150°C                 |
| Input Voltage                       | -0.3V to V <sub>DD</sub> + 0.3V |
| Power Dissipation ( <i>Note 3</i> ) | Internally Limited              |
| Junction Temperature                | 150°C                           |
| ESD Ratings (VOA, VOB, VOC)         |                                 |
| HBM                                 | 2000V                           |

| Contact Discharge      | 750v    |
|------------------------|---------|
| Machine Model          | 200V    |
| Thermal Resistance     |         |
| θ <sub>JC</sub> (MSOP) | 56°C/W  |
| θ <sub>JA</sub> (MSOP) | 190°C/W |

## **Operating Ratings**

| Temperature Range |
|-------------------|
|-------------------|

| $T_{MIN} \le T_A \le T_{MAX}$     | –40°C ≤ T <sub>A</sub> ≤ 105°C                            |
|-----------------------------------|-----------------------------------------------------------|
| Supply Voltage (V <sub>DD</sub> ) | $4.5 \mathrm{V} \leq \mathrm{V_{CC}} \leq 5.5 \mathrm{V}$ |

### Electrical Characteristics V<sub>DD</sub> = 5.0V (Note 1, Note 2)

Unless otherwise specified, all limits are guaranteed for  $T_A = +25^{\circ}C$ ,  $V_{DD} = 5V$ ,  $f_{OUT} = 1kHz$ ,  $R_L = 16\Omega$ , C-CUPL mode

|                 |                                     |                                                                      | LM4911QMM         |                                              |     |                   |  |
|-----------------|-------------------------------------|----------------------------------------------------------------------|-------------------|----------------------------------------------|-----|-------------------|--|
| Symbol          | Parameter                           | Conditions                                                           |                   | Typ      Limit        (Note 6)      (Note 7) |     | Units<br>(Limits) |  |
| 1               | Cumply Current                      | $T_A = +25^{\circ}C$                                                 |                   | 2                                            | 5   | mA                |  |
| I <sub>DD</sub> | Supply Current                      | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                     |                   |                                              | 6   | mA                |  |
| I <sub>SD</sub> | Shutdown Current                    | SHUTDOWN = 0V                                                        |                   | 0.1                                          | 2.0 | μA                |  |
| I <sub>M</sub>  | Mute Current                        | V <sub>MUTE</sub> = V <sub>DD</sub>                                  |                   | 50                                           | 100 | μA                |  |
| Po              | Output Power                        | THD+N = 1%<br>$T_A = +25^{\circ}C$<br>$T_A = -40^{\circ}C$ to +105°C | 134<br><b>130</b> | 145                                          |     | mW<br>mW          |  |
| PSRR            | Power Supply Rejection Ratio        | $V_{RIPPLE} = 200 m V_{P-P}$<br>f = 1kHz                             |                   | 65                                           |     | dB                |  |
| THD+N           | Total Harmonic Distortion<br>+Noise | P <sub>O</sub> = 15.3mW                                              |                   | 0.1                                          | 0.5 | %                 |  |
| t <sub>WU</sub> | Wake Up Time                        |                                                                      |                   | 2                                            |     | S                 |  |
| t <sub>UM</sub> | Un Mute Time                        |                                                                      |                   | 10                                           |     | ms                |  |
| V <sub>os</sub> | Output Offset                       | Change from SD low to high                                           |                   |                                              | 1   | mV                |  |
| ε <sub>OS</sub> | Output Noise                        | BW = 20 to 20kHz,<br>A-weighted                                      |                   | 10                                           |     | μV                |  |
| V <sub>IH</sub> | Input High Voltage                  | SD, Mute $T_A = -40C$ to $+105C$                                     | 1.8               |                                              |     | V                 |  |
| V <sub>IL</sub> | Input Low Voltage                   | SD, Mute $T_A = -40C$ to $+105C$                                     |                   |                                              | 0.4 | V                 |  |

Note 1: All voltages are measured with respect to the GND pin unless otherwise specified.

**Note 2:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.

**Note 3:** : The maximum power dissipation must be derated at elevated temperatures and is dictated by TJMAX,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation is  $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$  or the number given in Absolute Maximum Ratings, whichever is lower. For the LM4911QMM, see power derating currents for more information.

Note 4: Human body model, 100pF discharged through a 1.5k $\!\Omega$  resistor.

Note 5: Machine Model, 220pF-240pF discharged through all pins.

Note 6: Typicals are measured at 25°C and represent the parametric norm.

Note 7: Limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 8: Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.

**Note 9:**  $10\Omega$  Terminated input.

Note 10: The limit is guaranteed over the temperature range of  $-40^{\circ}$ C to  $+105^{\circ}$ C.

# **External Components Description**

|     | _ |    |    |    | - 1        |
|-----|---|----|----|----|------------|
| - ( | E | in | 11 | rΩ | 2          |
|     |   | 9  | u  |    | <u>~</u> ) |

| Components                                                                                                                 |                                                                                                                    | Functional Description                                                                                                                   |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                                                                                            |                                                                                                                    | Inverting input resistance which sets the closed-loop gain in conjunction with R <sub>f</sub> . This resistor also forms a high-         |  |  |  |
| pass filter with $C_i$ at $f_c = 1/(2\pi R_i C_i)$ .                                                                       |                                                                                                                    | pass filter with $C_i$ at $f_c = 1/(2\pi R_i C_i)$ .                                                                                     |  |  |  |
| 2. C <sub>1</sub> Input coupling capacitor which blocks the DC voltage at the amplifier's input terminals. Als             |                                                                                                                    | Input coupling capacitor which blocks the DC voltage at the amplifier's input terminals. Also creates a high-pass                        |  |  |  |
|                                                                                                                            |                                                                                                                    | filter with $R_i$ at $f_c = 1/(2\pi R_i C_i)$ . Refer to the section <b>Proper Selection of External Components</b> , for an explanation |  |  |  |
| of how to determine the value of C <sub>i</sub> .                                                                          |                                                                                                                    | of how to determine the value of C <sub>i</sub> .                                                                                        |  |  |  |
| 3.                                                                                                                         | R <sub>f</sub>                                                                                                     | Feedback resistance which sets the closed-loop gain in conjunction with R <sub>i</sub> .                                                 |  |  |  |
| 4.                                                                                                                         | Cs                                                                                                                 | Supply bypass capacitor which provides power supply filtering. Refer to the Power Supply Bypassing section for                           |  |  |  |
| information concerning proper placement and selection of the supply bypass capacit                                         |                                                                                                                    | information concerning proper placement and selection of the supply bypass capacitor.                                                    |  |  |  |
| 5. C <sub>B</sub> Bypass pin capacitor which provides half-supply filtering. Refer to the section, <b>Proper Selection</b> |                                                                                                                    | Bypass pin capacitor which provides half-supply filtering. Refer to the section, Proper Selection of Proper                              |  |  |  |
|                                                                                                                            | Components, for information concerning proper placement and selection of C <sub>B</sub>                            |                                                                                                                                          |  |  |  |
| 6.                                                                                                                         | 6. C <sub>o</sub> Output coupling capacitor which blocks the DC voltage at the amplifier's output. Forms a high pa |                                                                                                                                          |  |  |  |
|                                                                                                                            |                                                                                                                    | $f_o = 1/(2\pi R_L C_o)$                                                                                                                 |  |  |  |

## **Typical Performance Characteristics**



Ш

Ħ

FREQUENCY (Hz)

50 100 200 500 1k 2k

 $V_{DD} = 5V$ 

 $R_{L} = 16 \Omega$ 

C-CUPL

 $= P_0 = 100 \text{ mW}$ 

BW < 80 kHz

11111

5k 10k 20k

30135084

10

5

2

1

0.5

0.2

0.1

0.05

0.02

0.01

20

THD + N (%)



**THD+N vs Frequency** 



30135085











www.national.com





LM4911QMM



f = 1 kHz

 $A_V = -1$ 

C-CUPL

 $V_{DD} = 5V$ 

 $\dot{BW}$  < 80 kHz

30135096

250

32.0

 $= 32\Omega$ 

50

301350a0

CUP

= 16.0

R

C

40

C CUPI 300

30135098









www.national.com



LM4911QMM



## Typical Performance Characteristics LM4911QMM Specific Characteristics (Note 10)



at  $V_{DD} = 5V$ ,  $R_L = 16\Omega$ , OCL 10 5 2 1 20kHz 20Hz 0.5 0.2 0.1 0.05 0.02 1kHz 0.01 0.005

THD + N (%)

THD+N vs Output Power

0.002 0.001 1m 2m 5m 10m 20m 50m 100m200m OUTPUT POWER (W)

301350b8

301350b9

## **Application Information**

#### AMPLIFIER CONFIGURATION EXPLANATION

As shown in *Figure 1*, the LM4911QMM has three operational amplifiers internally. Two of the amplifier's have externally configurable gain while the other amplifier is internally fixed at the bias point acting as a unity-gain buffer. The closed-loop gain of the two configurable amplifiers is set by selecting the ratio of R<sub>f</sub> to R<sub>i</sub>. Consequently, the gain for each channel of the IC is

$$A_{VD} = -(R_f / R_i)$$

By driving the loads through outputs  $V_oA$  and  $V_oB$  with  $V_oC$  acting as a buffered bias voltage the LM4911QMM does not require output coupling capacitors. The classical single-ended amplifier configuration where one side of the load is connected to ground requires large, expensive output coupling capacitors.

A configuration such as the one used in the LM4911QMM has a major advantage over single supply, single-ended amplifiers. Since the outputs  $V_0A$ ,  $V_0B$ , and  $V_0C$  are all biased at  $1/2 V_{DD}$ , no net DC voltage exists across each load. This eliminates the need for output coupling capacitors which are required in a single-supply, single-ended amplifier configuration. Without output coupling capacitors in a typical singlesupply, single-ended amplifier, the bias voltage is placed across the load resulting in both increased internal IC power dissipation and possible loudspeaker damage.

#### **OUTPUT CAPACITOR vs. CAPACITOR COUPLED**

The LM4911QMM is an stereo audio power amplifier capable of operating in two distinct output modes: capacitor coupled (C-CUPL) or output capacitor-less (OCL). The LM4911QMM may be run in capacitor coupled mode by using a coupling capacitor on each single-ended output ( $V_oA$  and  $V_oB$ ) and connecting  $V_oC$  to ground. This output coupling capacitor blocks the half supply voltage to which the output amplifiers are typically biased and couples the audio signal to the head-phones or other single-ended (SE) load. The signal return to circuit ground is through the headphone jack's sleeve.

The LM4911QMM can also eliminate these output coupling capacitors by running in OCL mode. Unless shorted to ground, VoC is internally configured to apply a  $\frac{1}{2}$  V<sub>DD</sub> bias voltage to a stereo headphone jack's sleeve. This voltage matches the bias voltage present on V<sub>o</sub>A and V<sub>o</sub>B outputs that drive the headphones. The headphones operate in a manner similar to a bridge-tied load (BTL). Because the same DC

voltage is applied to both headphone speaker terminals this results in no net DC current flow through the speaker. AC current flows through a headphone speaker as an audio signal's output amplitude increases on the speaker's terminal. The headphone jack's sleeve is not connected to circuit ground when used in OCL mode. Using the headphone output jack as a line-level output will place the LM4911QMM's  $\frac{1}{2}$  V<sub>DD</sub> bias voltage on a plug's sleeve connection. This presents no difficulty when the external equipment uses capacitively coupled inputs. For the very small minority of equipment that is DC coupled, the LM4911QMM monitors the current supplied by the amplifier that drives the headphone jack's sleeve. If this current exceeds 500mA<sub>PK</sub>, the amplifier is shutdown, protecting the LM4911QMM and the external equipment.

#### **MODE SELECT DETAIL**

The LM4911QMM may be set up to operate in one of two modes: OCL and cap-coupled. The default state of the LM4911QMM at power up is cap-coupled. During initial power up or return from shutdown, the LM4911QMM must detect the correct mode of operation (OCL or cap-coupled) by sensing the status of the  $V_{\Omega}C$  pin. When the bias voltage of the part ramps up to 60mV (as seen on the Bypass pin), an internal comparator detects the status of V<sub>O</sub>C; and at 80mV, latches that value in place. Ramp up of the bias voltage will proceed at a different rate from this point on depending upon operating mode. OCL mode will ramp up about 11 times faster than capcoupled. Shutdown is not a valid command during this time period (T<sub>WII</sub>) and should not enabled to ensure a proper power on reset (POR) signal. In addition, the slew rate of V<sub>DD</sub> must be greater than 2.5V/ms to ensure reliable POR. Recommended power up timing is shown in Figure 5 along with proper usage of Shutdown and Mute. The mode select circuit is suspended during C<sub>B</sub> discharge time.

The circuit shown in *Figure 4* presents an applications solution to the problem of using different supply voltages with different turn-on times in a system with the LM4911QMM. This circuit shows the LM4911QMM with a 25-50k $\Omega$  pull-up resistor connected from the shutdown pin to V<sub>DD</sub>. The shutdown pin of the LM4911QMM is also being driven by an open drain output of an external microcontroller on a separate supply. This circuit ensures that shutdown is disabled when powering up the LM4911QMM by either allowing shutdown to be high before the LM4911QMM powers on (the microcontroller powers up first) or allows shutdown to ramp up with V<sub>DD</sub> (the LM4911QMM powers up properly and enters the correct mode of operation (cap-coupled or OCL).





#### **POWER DISSIPATION**

Power dissipation is a major concern when using any power amplifier and must be thoroughly understood to ensure a successful design. When operating in capacitor-coupled mode, Equation 1 states the maximum power dissipation point for a single-ended amplifier operating at a given supply voltage and driving a specified output load.

$$P_{DMAX} = (V_{DD})^{2} / (2\pi^{2}R_{L})$$
(1)

Since the LM4911QMM has two operational amplifiers in one package, the maximum internal power dissipation point is twice that of the number which results from Equation 1. From Equation 1, assuming a 3V power supply and an  $32\Omega$  load, the maximum power dissipation point is 14mW per amplifier. Thus the maximum package dissipation point is 28mW.

When operating in OCL mode, the maximum power dissipation increases due to the use of the third amplifier as a buffer and is given in Equation 2:

$$P_{DMAX} = 4(V_{DD})^2 / (\pi^2 R_L)$$
 (2)

The maximum power dissipation point obtained from either Equation 1 or 2 must not be greater than the power dissipation that results from Equation 3:

$$P_{DMAX} = (T_{JMAX} - T_A) / \theta_{JA}$$
(3)

For package MUB10A,  $\theta_{JA} = 190^{\circ}$ C/W; for package LDA10A,  $\theta_{JA} = 63^{\circ}$ C/W. T<sub>JMAX</sub> = 150°C for the LM4911QMM. Depending on the ambient temperature, T<sub>A</sub>, of the system surroundings, Equation 3 can be used to find the maximum internal power dissipation supported by the IC packaging. If the result of Equation 1 or 2 is greater than that of Equation 3, then either the supply voltage must be decreased, the load impedance increased or TA reduced. For the typical application of a 3V power supply, with a  $32\Omega$  load, the maximum ambient temperature possible without violating the maximum junction temperature is approximately 144°C provided that device operation is around the maximum power dissipation point. Thus, for typical applications, power dissipation is not an issue. Power dissipation is a function of output power and thus, if typical operation is not around the maximum power dissipation point, the ambient temperature may be increased accordingly. Refer to the Typical Performance Characteristics curves for power dissipation information for lower output powers

# EXPOSED-DAP PACKAGE PCB MOUNTING CONSIDERATIONS

The LM4911QMM's exposed-DAP (die attach paddle) package (LD) provides a low thermal resistance between the die and the PCB to which the part is mounted and soldered. This allows rapid heat transfer from the die to the surrounding PCB copper traces, ground plane, and surrounding air.

The LD package should have its DAP soldered to a copper pad on the PCB. The DAP's PCB copper pad may be connected to a large plane of continuous unbroken copper. This plane forms a thermal mass, heat sink, and radiation area. Further detailed and specific information concerning PCB layout, fabrication, and mounting an LD (LLP) package is available from National Semiconductor's Package Engineering Group under application note AN1187.

#### POWER SUPPLY BYPASSING

As with any amplifier, proper supply bypassing is important for low noise performance and high power supply rejection. The capacitor location on the power supply pins should be as close to the device as possible.

Typical applications employ a 3V regulator with 10mF tantalum or electrolytic capacitor and a ceramic bypass capacitor which aid in supply stability. This does not eliminate the need for bypassing the supply nodes of the LM4911QMM. A bypass capacitor value in the range of 0.1 $\mu$ F to 1 $\mu$ F is recommended for C<sub>S</sub>.

#### **MICRO POWER SHUTDOWN**

The voltage applied to the SHUTDOWN pin controls the LM4911QMM's shutdown function. Activate micro-power shutdown by applying a logic-low voltage to the SHUTDOWN pin. When active, the LM4911QMM's micro-power shutdown feature turns off the amplifier's bias circuitry, reducing the supply current. The trigger point varies depending on supply voltage and is shown in the Shutdown Hysteresis Voltage graphs in the Typical Performance Characteristics section. The low 0.1µA(typ) shutdown current is achieved by applying a voltage that is as near as ground as possible to the SHUT-DOWN pin. A voltage that is higher than ground may increase the shutdown current. There are a few ways to control the micro-power shutdown. These include using a single-pole, single-throw switch, a microprocessor, or a microcontroller. When using a switch, connect an external  $100k\Omega$  pull-up resistor between the SHUTDOWN pin and V<sub>DD</sub>. Connect the switch between the SHUTDOWN pin and ground. Select normal amplifier operation by opening the switch. Closing the switch connects the SHUTDOWN pin to ground, activating micro-power shutdown.

The switch and resistor guarantee that the SHUTDOWN pin will not float. This prevents unwanted state changes. In a system with a microprocessor or microcontroller, use a digital output to apply the control voltage to the SHUTDOWN pin. Driving the SHUTDOWN pin with active circuitry eliminates the pull-up resistor.

Shutdown enable/disable times are controlled by a combination of  $C_B$  and  $V_{DD}$ . Larger values of  $C_B$  results in longer turn on/off times from Shutdown. Smaller  $V_{DD}$  values also increase turn on/off time for a given value of  $C_B$ . Longer shutdown times also improve the LM4911QMM's resistance to click and pop upon entering or returning from shutdown. For a 2.4V supply and  $C_B$  = 4.7 $\mu$ F, the LM4911QMM requires about 2 seconds to enter or return from shutdown. This longer shutdown time enables the LM4911QMM to have virtually zero pop and click transients upon entering or release from shutdown.

Smaller values of  $C_B$  will decrease turn-on time, but at the cost of increased pop and click and reduced PSRR. Since shutdown enable/disable times increase dramatically as supply voltage gets below 2.2V, this reduced turn-on time may be desirable if extreme low supply voltage levels are used as this would offset increases in turn-on time caused by the lower supply voltage. This technique is not recommended for OCL mode since shutdown enable/disable times are very fast (0.5s) independent of supply voltage.

When in cap-coupled mode, some restrictions on the usage of Mute are in effect when entering or returning from shutdown. These restrictions require Mute not be toggled immediately following a return or entrance to shutdown for a brief

period. These periods are shown as X1 and X2 and are discussed in greater detail in the **Mute** section as well as shown in *Figure 5*.

#### MUTE

When in C-CUPL mode, the LM4911QMM also features a mute function that enables extremely fast turn-on/turn-off with a minimum of output pop and click with a low current consumption ( $\leq 100\mu$ A). The mute function leaves the outputs at their bias level, thus resulting in higher power consumption than shutdown mode, but also provides much faster turn on/ off times. Mute mode is enabled by providing a logic high signal on the MUTE pin in the opposite manner as the shutdown function described above. Threshold voltages and activation techniques match those given for the shutdown function as well.

Mute may not appear to function when the LM4911QMM is used to drive high impedance loads. This is because the LM4911QMM relies on a typical headphone load (16-32 $\Omega$ ) to reduce input signal feedthrough through the input and feedback resistors. Mute attenuation can thus be calculated by the following formula:

Mute Attenuation (dB) =  $20Log(R_L / (R_i + R_F))$ 

Parallel load resistance may be necessary to achieve satisfactory Mute levels when the application load is known to be high impedance.

The mute function is not necessary when the LM4911QMM is operating in OCL mode since the shutdown function operates quickly in OCL mode with less power consumption than mute.

Mute may be enabled during shutdown transitions, but should not be toggled for a brief period immediately after exiting or entering shutdown. These brief time periods are labeled X1 (time after returning from shutdown) and X2 (time after entering shutdown) and are shown in the timing diagram given in Figure 5. X1 occurs immediately following a return from shutdown ( $T_{WU}$ ) and lasts 40ms±25%. X2 occurs after the part is placed in shutdown and the decay of the bias voltage occurred (2.2\*400k\*C<sub>B</sub> for cap-coupled has and 2.2\*100k\*C<sub>B</sub> for OCL) and lasts for 100ms±25%. The timing of these transition periods relative to X1 and X2 is also shown in Figure 5. Mute should not be toggled during these time periods, but may be made during the shutdown transitions or any other time the part is in normal operation (while in capcoupled mode - Mute is not valid in OCL mode). Failure to operate mute correctly may result in much higher click and pop values or failure of the device to mute at all.

#### PROPER SELECTION OF EXTERNAL COMPONENTS

Proper selection of external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the LM4911QMM is tolerant of external component combinations, consideration to component values must be used to maximize overall system quality.

The LM4911QMM is unity-gain stable which gives the designer maximum system flexibility. The LM4911QMM should be used in low gain configurations to minimize THD+N values, and maximize the signal to noise ratio. Low gain configurations require large input signals to obtain a given output power. Input signals equal to or greater than  $1V_{rms}$  are available from sources such as audio codecs. Very large values should not be used for the gain-setting resistors. Values for  $R_i$  and  $R_f$  should be less than  $1M\Omega$ . Please refer to the section, Audio Power Amplifier Design, for a more complete explanation of proper gain selection

Besides gain, one of the major considerations is the closedloop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components shown in *Figure 2* and *Figure 3*. The input coupling capacitor,  $C_i$ , forms a first order high pass filter which limits low frequency response. This value should be chosen based on needed frequency response and turn-on time.

#### SELECTION OF INPUT CAPACITOR SIZE

Amplifying the lowest audio frequencies requires a high value input coupling capacitor,  $C_i$ . A high value capacitor can be expensive and may compromise space efficiency in portable designs. In many cases, however, the headphones used in portable systems have little ability to reproduce signals below 60Hz. Applications using headphones with this limited frequency response reap little improvement by using a high value input capacitor.

In addition to system cost and size, turn on time is affected by the size of the input coupling capacitor C<sub>i</sub>. A larger input coupling capacitor requires more charge to reach its quiescent DC voltage. This charge comes from the output via the feedback Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on time can be minimized. A small value of C<sub>i</sub> (in the range of 0.1µF to 0.39µF), is recommended.

## AUDIO POWER AMPLIFIER DESIGN

#### A 25mW/32Ω AUDIO AMPLIFIER

| Given:          |              |
|-----------------|--------------|
| Power Output    | 25mWrms      |
| Load Impedance  | 32Ω          |
| Input Level     | 1Vrms        |
| Input Impedance | <b>20k</b> Ω |

A designer must first determine the minimum supply rail to obtain the specified output power. By extrapolating from the Output Power vs Supply Voltage graphs in the **Typical Performance Characteristics** section, the supply rail can be easily found.

3V is a standard voltage in most applications, it is chosen for the supply rail. Extra supply voltage creates headroom that allows the LM4911QMM to reproduce peak in excess of 25mW without producing audible distortion. At this time, the designer must make sure that the power supply choice along with the output impedance does not violate the conditions explained in the **Power Dissipation** section.

Once the power dissipation equations have been addressed, the required gain can be determined from Equation 2.

$$A_V \ge \sqrt{(P_0 R_L)}/(V_{IN}) = V_{orms}/V_{inrms}$$
 (4)

From Equation 4, the minimum A<sub>V</sub> is 0.89; use A<sub>V</sub> = 1. Since the desired input impedance is  $20k\Omega$ , and with a A<sub>V</sub> gain of 1, a ratio of 1:1 results from Equation 1 for R<sub>f</sub> to R<sub>i</sub>. The values are chosen with R<sub>i</sub> =  $20k\Omega$  and R<sub>f</sub> =  $20k\Omega$ . The final design step is to address the bandwidth requirements which must be stated as a pair of -3dB frequency points. Five times away from a -3dB point is 0.17dB down from passband response which is better than the required ± 0.25dB specified.

 $f_1 = 100Hz/5 = 20Hz$ 

f<sub>H</sub> = 20kHz \* 5 = 100kHz

As stated in the **External Components** section,  $\mathsf{R}_i$  in conjunction with  $\mathsf{C}_i$  creates a

 $C_i \ge 1 / (2\pi * 20k\Omega * 20Hz) = 0.397\mu$ ; use 0.39 $\mu$ F.

The high frequency pole is determined by the product of the desired frequency pole,  $f_H$ , and the differential gain,  $A_V$ . With an  $A_V = 1$  and  $f_H = 100$ kHz, the resulting GBWP = 100kHz which is much smaller than the LM4911QMM GBWP of 10MHz. This figure displays that is a designer has a need to design an amplifier with higher differential gain, the LM4911QMM can still be used without running into bandwidth limitations.

*Figure 4* shows an optional resistor connected between the amplifier output that drives the headphone jack sleeve and ground. This resistor provides a ground path that supressed

power supply hum. Thishum may occur in applications such as notebook computers in a shutdown condition and connected to an external powered speaker. The resistor's  $100\Omega$  value is a suggested starting point. Its final value must be determined based on the tradeoff between the amount of noise suppression that may be needed and minimizing the additional current drawn by the resistor (25mA for a  $100\Omega$  resistor and a 5V supply).

#### **ESD PROTECTION**

As stated in the Absolute Maximum Ratings, the LM4911QMM has a maximum ESD susceptibility rating of 2000V. For higher ESD voltages, the addition of a PCDN042 dual transil (from California Micro Devices), as shown in *Figure 6*, will provide additional protection.



FIGURE 6. The PCDN042 provides additional ESD protection beyond the 2000V shown in the Absolute Maximum Ratings for the  $V_0C$  output



# Physical Dimensions inches (millimeters) unless otherwise noted 8 .118±.004 [3±0.1] С (.189) [4,8] (10X .040 ) [1.02] .193±.006 [4.9±0.15] .118±.004 [3±0.1] (10X .012 [0.3] (8X .0197) PIN 1 ID-NOTE 2 LAND PATTERN RECOMMENDATION - 8X .0197 [0.5] R.005 TYP-[0.13] .010 [0.25] GAGE PLANE R.005 TYP [0.13] 043 MAX (.034 [0.86] A ł .004 [0.1] A 10X .009<sup>+</sup>.004 [0.23<sup>+0.10</sup>] [Φ.002 [0.05]@|B\$ C\$ • 0° - 6° TYP .021±.005 [0.53±0.12] .002-.006 TYP -[0.06-0.15] -SEATING PLANE (.0375 ) [0.953] CONTROLLING DIMENSION IS INCH VALUES IN [] ARE MILLIMETERS DIMENSIONS IN ( ) FOR REFERENCE ONLY MUB10A (Rev B) MSOP Order Number LM4911QMM NS Package Number MUB10A

# Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Design Support                  |                                |  |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com