

Data Sheet May 7, 2007 FN7385.5

## 270MHz Ultra-Accurate Amplifiers

The EL5152, EL5153, EL5252, and EL5455 are 270MHz bandwidth -3dB voltage mode feedback amplifiers with DC accuracy of <0.01%, 1mV offsets and 50kV/V open loop gains. These amplifiers are ideally suited for applications ranging from precision measurement instrumentation to high-speed video and monitor applications demanding higher linearity at higher frequency. Capable of operating with as little as 3.0mA of current from a single supply ranging from 5V to 12V dual supplies ranging from ±2.5V to ±5.0V these amplifiers are also well suited for handheld, portable and battery-powered equipment.

Single amplifiers are offered in SOT-23 packages and duals in a 10 Ld MSOP package for applications where board space is critical. Quad amplifiers are available in a 14 Ld SOIC package. Additionally, singles and duals are available in the industry-standard 8 Ld SOIC. All parts operate over the industrial temperature range of -40°C to +85°C.

#### **Features**

- · 270MHz -3dB bandwidth
- 180V/µs slew rate
- ±1mV maximum V<sub>OS</sub>
- Very high open loop gains 50kV/V
- Low supply current = 3mA
- · 105mA output current
- Single supplies from 5V to 12V
- Dual supplies from ±2.5V to ±5V
- Fast disable on the EL5152 and EL5252
- · Low cost
- · Pb-Free plus anneal available (RoHS compliant)

## **Applications**

- Imaging
- Instrumentation
- Video
- · Communications devices

### **Pinouts**







## EL5152, EL5153, EL5252, EL5455

## **Ordering Information**

| PART NUMBER          | PART MARKING | TAPE & REEL  | PACKAGE                        | PKG.<br>DWG.# |
|----------------------|--------------|--------------|--------------------------------|---------------|
| EL5152IS             | 5152IS       | -            | 8 Ld SOIC (150 mil)            | MDP0027       |
| EL5152IS-T7          | 5152IS       | 7"           | 8 Ld SOIC (150 mil)            | MDP0027       |
| EL5152IS-T13         | 5152IS       | 13"          | 8 Ld SOIC (150 mil)            | MDP0027       |
| EL5152ISZ (Note)     | 5152ISZ      | -            | 8 Ld SOIC (150 mil) (Pb-free)  | MDP0027       |
| EL5152ISZ-T7 (Note)  | 5152ISZ      | 7"           | 8 Ld SOIC (150 mil) (Pb-free)  | MDP0027       |
| EL5152ISZ-T13 (Note) | 5152ISZ      | 13"          | 8 Ld SOIC (150 mil) (Pb-free)  | MDP0027       |
| EL5153IW-T7          | BGAA         | 7" (3k pcs)  | 5 Ld SOT-23                    | MDP0038       |
| EL5153IW-T7A         | BGAA         | 7" (250 pcs) | 5 Ld SOT-23                    | MDP0038       |
| EL5153IWZ-T7 (Note)  | BAAL         | 7" (3k pcs)  | 5 Ld SOT-23 (Pb-free)          | MDP0038       |
| EL5153IWZ-T7A (Note) | BAAL         | 7" (250 pcs) | 5 Ld SOT-23 (Pb-free)          | MDP0038       |
| EL5252IY             | BAGAA        | -            | 10 Ld MSOP (3.0 mm)            | MDP0043       |
| EL5252IY-T7          | BAGAA        | 7"           | 10 Ld MSOP (3.0 mm)            | MDP0043       |
| EL5252IY-T13         | BAGAA        | 13"          | 10 Ld MSOP (3.0 mm)            | MDP0043       |
| EL5455IS             | 5455IS       | -            | 14 Ld SOIC (150 mil)           | MDP0027       |
| EL5455IS-T7          | 5455IS       | 7"           | 14 Ld SOIC (150 mil)           | MDP0027       |
| EL5455IS-T13         | 5455IS       | 13"          | 14 Ld SOIC (150 mil)           | MDP0027       |
| EL5455ISZ (Note)     | 5455ISZ      | -            | 14 Ld SOIC (150 mil) (Pb-free) | MDP0027       |
| EL5455ISZ-T7 (Note)  | 5455ISZ      | 7"           | 14 Ld SOIC (150 mil) (Pb-free) | MDP0027       |
| EL5455ISZ-T13 (Note) | 5455ISZ      | 13"          | 14 Ld SOIC (150 mil) (Pb-free) | MDP0027       |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## EL5152, EL5153, EL5252, EL5455

## **Absolute Maximum Ratings** (T<sub>A</sub> = +25°C)

## 

### **Thermal Information**

| Junction Temperature                             | +125°C         |
|--------------------------------------------------|----------------|
| Storage Temperature                              | s°C to +150°C  |
| Ambient Operating Temperature                    | 0°C to +85°C   |
| Power Dissipation                                | . See Curves   |
| Pb-free reflow profile                           | see link below |
| http://www.intersil.com/pbfree/Pb-FreeReflow.asp |                |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

## **Electrical Specifications** $V_S+=+5V$ , $V_S-=\pm5V$ , $R_F=R_G=750\Omega$ , $R_L=150\Omega$ , $T_A=+25^{\circ}C$ , Unless Otherwise Specified.

| PARAMETER        | DESCRIPTION                                     | CONDITIONS                                                  | MIN  | TYP   | MAX  | UNIT   |
|------------------|-------------------------------------------------|-------------------------------------------------------------|------|-------|------|--------|
| AC PERFORMA      | NCE                                             |                                                             |      |       |      |        |
| BW               | -3dB Bandwidth                                  | $A_V = +1, R_L = 500\Omega, C_L = 5.0pF$                    |      | 270   |      | MHz    |
|                  |                                                 | $A_V = +2, R_L = 150\Omega$                                 |      | 85    |      | MHz    |
| GBWP             | Gain Bandwidth Product                          | R <sub>L</sub> = 150Ω                                       |      | 165   |      | MHz    |
| BW1              | 0.1dB Bandwidth                                 | $A_V = +1, R_L = 500\Omega$                                 |      | 50    |      | MHz    |
| SR               | Slew Rate                                       | $V_{O} = -3V \text{ to } +3V, A_{V} = +2$                   | 120  | 155   |      | V/µs   |
|                  |                                                 | $V_{O} = -3V \text{ to } +3V, A_{V} = 1, R_{L} = 500\Omega$ |      | 180   |      | V/µs   |
| t <sub>S</sub>   | 0.1% Settling Time                              | $V_{OUT} = -1V \text{ to } +1V, A_V = +2$                   |      | 30    |      | ns     |
| dG               | Differential Gain Error                         | $A_V = +2, R_L = 150\Omega$                                 |      | 0.06  |      | %      |
| dP               | Differential Phase Error                        | $A_V = +2, R_L = 150\Omega$                                 |      | 0.045 |      | 0      |
| V <sub>N</sub>   | Input Referred Voltage Noise                    |                                                             |      | 12    |      | nV/√Hz |
| I <sub>N</sub>   | Input Referred Current Noise                    |                                                             |      | 1.8   |      | pA/√Hz |
| DC PERFORMA      | NCE                                             |                                                             |      |       |      |        |
| Vos              | Offset Voltage                                  |                                                             | -1   | 0.5   | 1    | mV     |
| $T_CV_{OS}$      | Input Offset Voltage Temperature<br>Coefficient | Measured from T <sub>MIN</sub> to T <sub>MAX</sub>          |      | -2    |      | μV/°C  |
| A <sub>VOL</sub> | Open Loop Gain                                  | V <sub>O</sub> is from -2.5V to 2.5V (EL5152 & EL5153)      | 10   | 20    |      | kV/V   |
|                  |                                                 | V <sub>O</sub> is from -2.5V to 2.5V (EL5252 & EL5455)      | 15   | 50    |      | kV/V   |
| INPUT CHARAC     | CTERISTICS                                      |                                                             |      | Ш     | J.   |        |
| CMIR             | Common Mode Input Range                         | Guaranteed by CMRR test                                     | -2.5 |       | 2.5  | V      |
| CMRR             | Common Mode Rejection Ratio                     | V <sub>CM</sub> = 2.5 to -2.5                               | 85   | 110   |      | dB     |
| I <sub>B</sub>   | Bias Current                                    |                                                             | -0.4 | 0.12  | +0.6 | μA     |
| los              | Input Offset Current                            |                                                             | -80  | 12    | 80   | nA     |
| R <sub>IN</sub>  | Input Resistance                                |                                                             | 25   | 60    |      | ΜΩ     |
| C <sub>IN</sub>  | Input Capacitance                               |                                                             |      | 1     |      | pF     |
| OUTPUT CHAR      | ACTERISTICS                                     |                                                             |      |       | l.   |        |
| V <sub>OUT</sub> | Output Voltage Swing                            | $R_L$ = 150 $\Omega$ to GND                                 | ±3.0 | ±3.3  |      | V      |
|                  |                                                 | $R_L = 500\Omega$ to GND                                    | ±3.4 | ±3.7  |      | V      |
| lout             | Output Current                                  | $R_L = 10\Omega$ to GND                                     | 60   | 105   |      | mA     |
| ENABLE (SELE     | CTED PACKAGES ONLY)                             | ,                                                           |      | -1    |      |        |
| tEN              | Enable Time                                     |                                                             |      | 200   |      | ns     |

intersil FN7385.5 May 7, 2007

3

**Electrical Specifications**  $V_S+=+5V$ ,  $V_{S^-}=\pm5V$ ,  $R_F=R_G=750\Omega$ ,  $R_L=150\Omega$ ,  $T_A=+25^{\circ}C$ , Unless Otherwise Specified. **(Continued)** 

| PARAMETER         | DESCRIPTION                               | CONDITIONS                                                           | MIN                 | TYP | MAX                 | UNIT |
|-------------------|-------------------------------------------|----------------------------------------------------------------------|---------------------|-----|---------------------|------|
| t <sub>DIS</sub>  | Disable Time                              |                                                                      |                     | 300 |                     | ns   |
| I <sub>IHCE</sub> | CE Pin Input High Current                 | CE = V <sub>S</sub> +                                                |                     | 0   | -1                  | μA   |
| I <sub>ILCE</sub> | CE Pin Input Low Current                  | CE = V <sub>S</sub> -                                                | 5                   | 13  | 25                  | μA   |
| V <sub>IHCE</sub> | CE Input High Voltage for Power-down      |                                                                      | V <sub>S</sub> + -1 |     |                     | V    |
| V <sub>ILCE</sub> | CE Input Low Voltage for Power-up         |                                                                      |                     |     | V <sub>S</sub> + -3 | V    |
| SUPPLY            |                                           |                                                                      |                     |     |                     |      |
| I <sub>SON</sub>  | Supply Current - Enabled (per amplifier)  | No load, V <sub>IN</sub> = 0V, CE = +5V                              | 2.46                | 3.0 | 3.43                | mA   |
| I <sub>SOFF</sub> | Supply Current - Disabled (per amplifier) | No load, V <sub>IN</sub> = 0V, $\overline{\text{CE}}$ = 5V           | 5                   | 13  | 25                  | μA   |
| PSRR              | Power Supply Rejection Ratio              | DC, $V_S = \pm 3.0 \text{V to } \pm 6.0 \text{V (EL5152 \& EL5153)}$ | 85                  | 116 |                     | dB   |
|                   |                                           | DC, $V_S = \pm 3.0 \text{V to } \pm 6.0 \text{V (EL5252 \& EL5455)}$ | 80                  | 95  |                     | dB   |

## **Typical Performance Curves**



FIGURE 1. EL5152 SMALL SIGNAL FREQUENCY FOR VARIOUS GAINS



FIGURE 3. FREQUENCY RESPONSE FOR VARIOUS  $R_{\mathsf{L}}$ 



FIGURE 2. EL5152 SMALL SIGNAL FREQUENCY PHASE FOR VARIOUS GAINS



FIGURE 4. FREQUENCY RESPONSE FOR VARIOUS  $C_{\mathsf{L}}$ 

<u>intersil</u>



FIGURE 5. FREQUENCY RESPONSE FOR VARIOUS  $R_{\mathsf{L}}$ 



FIGURE 6. FREQUENCY RESPONSE FOR VARIOUS CL



FIGURE 7. FREQUENCY RESPONSE FOR VARIOUS  $R_{\mathsf{L}}$ 



FIGURE 8. FREQUENCY RESPONSE FOR VARIOUS CL



FIGURE 9. FREQUENCY RESPONSE FOR **VARIOUS CIN** 



FIGURE 10. FREQUENCY RESPONSE vs RF/RG

FN7385.5 intersil May 7, 2007



FIGURE 11. FREQUENCY RESPONSE FOR VARIOUS CIN



FIGURE 12. FREQUENCY RESPONSE FOR VARIOUS POWER SUPPLY



FIGURE 13. PSRR



FIGURE 14. CMRR FOR VARIOUS POWER SUPPLY VALUES



FIGURE 15. OUTPUT IMPEDANCE

6



FIGURE 16. ENABLE/DISABLE RESPONSE

i<u>ntersil</u>

FN7385.5 May 7, 2007



FIGURE 17. RISE TIME - LARGE SIGNAL RESPONSE



FIGURE 18. FALL TIME - LARGE SIGNAL RESPONSE



FIGURE 19. RISE TIME - SMALL SIGNAL RESPONSE



FIGURE 20. FALL TIME - SMALL SIGNAL RESPONSE



FIGURE 21. EL5152 SMALL SIGNAL OPEN LOOP GAIN vs FREQUENCY INVERTING



FIGURE 22. EL5252 SMALL SIGNAL FREQUENCY vs CROSSTALK

intersil FN7385.5 May 7, 2007



FIGURE 23. SUPPLY CURRENT vs SUPPLY VOLTAGE



FIGURE 24. FREQUENCY RESPONSE FOR VARIOUS VOLTAGE SUPPLY LEVELS



FIGURE 25. EL5252 SMALL SIGNAL FREQUENCY - CHANNEL TO CHANNEL



FIGURE 26. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE



FIGURE 27. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE

intersil FN7385.5 May 7, 2007

## **EL5152 Product Description**

The EL5152, EL5153, EL5252, and EL5455 are wide bandwidth, low power, low offset voltage feedback operational amplifiers capable of operating from a single or dual power supplies. This family of operational amplifiers are internally compensated for closed loop gain of +1 or greater. Connected in voltage follower mode, driving a  $500\Omega$  load members of this amplifier family demonstrate a -3dB bandwidth of about 270MHz. With the loading set to accommodate typical video application,  $150\Omega$  load and gain set to +2, bandwidth reduces to about 180MHz with a  $600\text{V/}\mu\text{s}$  slew rate. Power down pins on the EL5152 and EL5252 reduce the already low power demands of this amplifier family to  $17\mu\text{A}$  typical while the amplifier is disabled.

#### Input, Output and Supply Voltage Range

The EL5152 and EL5153 families have been designed to operate with supply voltage ranging from 5V to 12V. Supply voltages range from ±2.5V to ±5V for split supply operation. Of course split supply operation can easily be achieved using single supplies by splitting off half of the single supply with a simple voltage divider as illustrated in the application circuit section.

#### Input Common Mode Range

These amplifiers have an input common mode voltage ranging from 1.5V above the negative supply (V<sub>S</sub>- pin) to 1.5V below the positive supply (V<sub>S</sub>+ pin). If the input signal is driven beyond this range the output signal will exhibit distortion.

#### Maximum Output Swing & Load Resistance

The outputs of the EL5152 and EL5153 families maximum output swing ranges from -4V to 4V for  $V_S = \pm 5V$  with a load resistance of  $500\Omega$ . Naturally, as the load resistance becomes lower, the output swing lowers accordingly; for instance, if the load resistor is  $150\Omega$ , the output swing ranges from -3.5V to 3.5V. This response is a simple application of Ohms law indicating a lower value resistance results in greater current demands of the amplifier. Additionally, the load resistance affects the frequency response of this family as well as all operational amplifiers, as clearly indicated by the Gain vs Frequency for Various RL curves clearly indicate. In the case of the frequency response reduced bandwidth with decreasing load resistance is a function of load resistance in conjunction with the output zero response of the amplifier.

#### Choosing a Feedback Resistor

A feedback resistor is required to achieve unity gain; simply short the output pin to the inverting input pin. Gains greater than +1 require a feedback and gain resistor to set the desired gain. This gets interesting because the feedback resistor forms a pole with the parasitic capacitance at the inverting input. As the feedback resistance increases the

position of the pole shifts in the frequency domain, the amplifier's phase margin is reduced and the amplifier becomes less stable. Peaking in the frequency domain and ringing in the time domain are symptomatic of this shift in pole location. So we want to keep the feedback resistor as small as possible. You may want to use a large feedback resistor for some reason; in this case to compensate the shift of the pole and maintain stability a small capacitor in the few Pico farad range in parallel with the feedback resistor is recommended.

For the gains greater than unity, it has been determined a feedback resistance ranging from  $500\Omega$  to  $750\Omega$  provides optimal response.

#### Gain Bandwidth Product

The EL5156 and EL5157 families have a gain bandwidth product of 210MHz for a gain of +5. Bandwidth can be predicted by the following equation:

 $Gain \times BW = GainBandwidthProduct$ 

#### Video Performance

For good video performance, an amplifier is required to maintain the same output impedance and same frequency response as DC levels are changed at the output; this characteristic is widely referred to as "diffgain-diffphase". Many amplifiers have a difficult time with this especially while driving standard video loads of 150 $\Omega$ , as the output current has a natural tendency to change with DC level. The EL5152 dG and dP for these families is a respectable 0.006% and 0.04%, while driving 150 $\Omega$  at a gain of 2. Driving high impedance loads would give a similar or better dG and dP performance as the current output demands placed on the amplifier lessen with increased load.

#### **Driving Capacitive Loads**

The EL5152 and EL5153 families can easily drive capacitive loads as demanding as 27pF in parallel with  $500\Omega$  while holding peaking to within 5dB of peaking at unity gain. Of course if less peaking is desired, a small series resistor (usually between  $5\Omega$  to  $50\Omega$ ) can be placed in series with the output to eliminate most peaking. However, there will be a small sacrifice of gain which can be recovered by simply adjusting the value of the gain resistor.

#### **Driving Cables**

Both ends of all cables must always be properly terminated; double termination is absolutely necessary for reflection-free performance. Additionally, a back-termination series resistor at the amplifier's output will isolate the amplifier from the cable and allow extensive capacitive drive. However, other applications may have high capacitive loads without a back-termination resistor. Again, a small series resistor at the output can help to reduce peaking.

#### Disable/Power-Down

The EL5152 and EL5253 can be disabled with their output placed in a high impedance state. The turn off time is about 330ns and the turn on time is about 130ns. When disabled, the amplifier's supply current is reduced to 17µA typically; essentially eliminating power consumption. The amplifier's power down is controlled by standard TTL or CMOS signal levels at the ENABLE pin. The applied logic signal is relative to  $V_S^-$  pin. Letting the ENABLE pin float or the application of a signal that is less than 0.8V above  $V_S^-$  enables the amplifier. The amplifier is disabled when the signal at ENABLE pin is above  $V_S^+$  -1.5V.

#### **Output Drive Capability**

The EL5152 and EL5153 families do not have internal short circuit protection circuitry. Typically, short circuit currents as high as 95mA and 70mA can be expected and naturally, if the output is shorted indefinitely the part can easily be damaged from overheating, or excessive current density may eventually compromise metal integrity. Maximum reliability is maintained if the output current is always held below ±40mA. This limit is set and limited by the design of the internal metal interconnect. Note that in transient applications, the part is extremely robust.

### **Power Dissipation**

With the high output drive capability of the EL5152 and EL5153 families, it is possible to exceed the 125°C absolute maximum junction temperature under certain load current conditions. Therefore, it is important to calculate the maximum junction temperature for an application to determine if load conditions or package types need to be modified to assure operation of the amplifier in a safe operating area.

The maximum power dissipation allowed in a package is determined according to:

$$PD_{MAX} = \frac{T_{JMAX} - T_{AMAX}}{\Theta_{JA}}$$

Where:

T<sub>.IMAX</sub> = Maximum junction temperature

T<sub>AMAX</sub> = Maximum ambient temperature

 $\theta_{JA}$  = Thermal resistance of the package

The maximum power dissipation actually produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power in the IC due to the load, or:

For sourcing:

$$PD_{MAX} = V_S \times I_{SMAX} + \sum_{i=1}^{n} (V_S - V_{OUTi}) \times \frac{V_{OUTi}}{R_{Li}}$$

For sinking:

$$PD_{MAX} = V_S \times I_{SMAX} + \sum_{i=1}^{n} (V_{OUTi} - V_S) \times I_{LOADi}$$

Where:

V<sub>S</sub> = Supply voltage

IS<sub>MAX</sub> = Maximum quiescent supply current

V<sub>OUT</sub> = Maximum output voltage of the application

R<sub>LOAD</sub> = Load resistance tied to ground

I<sub>LOAD</sub> = Load current

N = number of amplifiers (Max = 2)

By setting the two  $PD_{MAX}$  equations equal to each other, we can solve the output current and  $R_{LOAD}$  to avoid the device overheat.

## Power Supply Bypassing Printed Circuit Board Layout

As with any high frequency device, a good printed circuit board layout is necessary for optimum performance. Lead lengths should be as short as possible. The power supply pin must be well bypassed to reduce the risk of oscillation. For normal single supply operation, where the  $V_{\rm S}$ - pin is connected to the ground plane, a single 4.7µF tantalum capacitor in parallel with a 0.1µF ceramic capacitor from  $V_{\rm S}$ + to GND will suffice. This same capacitor combination should be placed at each supply pin to ground if split supplies are to be used. In this case, the  $V_{\rm S}$ - pin becomes the negative supply rail. See Figure 1 for a complete tuned power supply bypass methodology.

#### Printed Circuit Board Layout

For good AC performance, parasitic capacitance should be kept to minimum. Use of wire wound resistors should be avoided because of their additional series inductance. Use of sockets should also be avoided if possible. Sockets add parasitic inductance and capacitance that can result in compromised performance. Minimizing parasitic capacitance at the amplifier's inverting input pin is very important. The feedback resistor should be placed very close to the inverting input pin. Strip line design techniques are recommended for the signal traces.

## **Application Circuits**

## Sullen Key Low Pass Filter

A common and easy to implement filter taking advantage of the wide bandwidth, low offset and low power demands of the EL5152. A derivation of the transfer function is provided for convenience. (See Figure 28.)

### Sullen Key High Pass Filter

Again this useful filter benefits from the characteristics of the EL5152. The transfer function is very similar to the low pass so only the results are presented. (See Figure 29.)



FIGURE 28. SULLEN KEY LOW PASS FILTER



$$\begin{split} Holp &= K \\ wo &= \frac{1}{\sqrt{R1C1R2C2}} \\ Q &= \frac{1}{(1-K)\sqrt{\frac{R1C1}{R2C2}} + \sqrt{\frac{R1C2}{R2C1}} + \sqrt{\frac{R2C2}{R1C1}} \end{split}$$

$$\begin{aligned} & \text{Holp} = \frac{\text{K}}{4-\text{K}} & \text{Equations simplify if we let} \\ & \text{wo} = \frac{\sqrt{2}}{\text{RC}} & \text{all components be equal R=C} \\ & \text{Q} = \frac{\sqrt{2}}{4-\text{K}} & \end{aligned}$$

FIGURE 29. SULLEN KEY HIGH PASS FILTER

## Differential Output Instrumentation Amplifier

The addition of a third amplifier to the conventional three amplifier Instrumentation Amplifier introduces the benefits of differential signal realization, specifically the advantage of using common mode rejection to remove coupled noise and ground-potential errors inherent in remote transmission. This configuration also provides enhanced bandwidth, wider output swing and faster slew rate than conventional three amplifier solutions with only the cost of an additional amplifier and few resistors.



intersil

### Strain Gauge

The strain gauge is an ideal application to take advantage of the moderate bandwidth and high accuracy of the EL5152. The operation of the circuit is very straight forward. As the strain variable component resistor in the balanced bridge is subjected to increasing strain its resistance changes

resulting in an imbalance in the bridge. A voltage variation from the referenced high accuracy source is generated and translated to the difference amplifier through the buffer stage. This voltage difference as a function of the strain is converted into an output voltage.



13

## Small Outline Package Family (SO)







## **MDP0027**

### **SMALL OUTLINE PACKAGE FAMILY (SO)**

|        | INCHES |       |                  |                           |                  |                  |                  |           |       |
|--------|--------|-------|------------------|---------------------------|------------------|------------------|------------------|-----------|-------|
| SYMBOL | SO-8   | SO-14 | SO16<br>(0.150") | SO16 (0.300")<br>(SOL-16) | SO20<br>(SOL-20) | SO24<br>(SOL-24) | SO28<br>(SOL-28) | TOLERANCE | NOTES |
| Α      | 0.068  | 0.068 | 0.068            | 0.104                     | 0.104            | 0.104            | 0.104            | MAX       | -     |
| A1     | 0.006  | 0.006 | 0.006            | 0.007                     | 0.007            | 0.007            | 0.007            | ±0.003    | -     |
| A2     | 0.057  | 0.057 | 0.057            | 0.092                     | 0.092            | 0.092            | 0.092            | ±0.002    | -     |
| b      | 0.017  | 0.017 | 0.017            | 0.017                     | 0.017            | 0.017            | 0.017            | ±0.003    | -     |
| С      | 0.009  | 0.009 | 0.009            | 0.011                     | 0.011            | 0.011            | 0.011            | ±0.001    | -     |
| D      | 0.193  | 0.341 | 0.390            | 0.406                     | 0.504            | 0.606            | 0.704            | ±0.004    | 1, 3  |
| Е      | 0.236  | 0.236 | 0.236            | 0.406                     | 0.406            | 0.406            | 0.406            | ±0.008    | -     |
| E1     | 0.154  | 0.154 | 0.154            | 0.295                     | 0.295            | 0.295            | 0.295            | ±0.004    | 2, 3  |
| е      | 0.050  | 0.050 | 0.050            | 0.050                     | 0.050            | 0.050            | 0.050            | Basic     | -     |
| L      | 0.025  | 0.025 | 0.025            | 0.030                     | 0.030            | 0.030            | 0.030            | ±0.009    | -     |
| L1     | 0.041  | 0.041 | 0.041            | 0.056                     | 0.056            | 0.056            | 0.056            | Basic     | -     |
| h      | 0.013  | 0.013 | 0.013            | 0.020                     | 0.020            | 0.020            | 0.020            | Reference | i     |
| N      | 8      | 14    | 16               | 16                        | 20               | 24               | 28               | Reference | i     |

NOTES

Rev. M 2/07

- 1. Plastic or metal protrusions of 0.006" maximum per side are not included.
- 2. Plastic interlead protrusions of 0.010" maximum per side are not included.
- 3. Dimensions "D" and "E1" are measured at Datum Plane "H".

14

4. Dimensioning and tolerancing per ASME Y14.5M-1994

## SOT-23 Package Family







### **MDP0038**

## SOT-23 PACKAGE FAMILY

|        | MILLIN  |         |           |
|--------|---------|---------|-----------|
| SYMBOL | SOT23-5 | SOT23-6 | TOLERANCE |
| Α      | 1.45    | 1.45    | MAX       |
| A1     | 0.10    | 0.10    | ±0.05     |
| A2     | 1.14    | 1.14    | ±0.15     |
| b      | 0.40    | 0.40    | ±0.05     |
| С      | 0.14    | 0.14    | ±0.06     |
| D      | 2.90    | 2.90    | Basic     |
| E      | 2.80    | 2.80    | Basic     |
| E1     | 1.60    | 1.60    | Basic     |
| е      | 0.95    | 0.95    | Basic     |
| e1     | 1.90    | 1.90    | Basic     |
| L      | 0.45    | 0.45    | ±0.10     |
| L1     | 0.60    | 0.60    | Reference |
| N      | 5       | 6       | Reference |

Rev. F 2/07

#### NOTES:

- 1. Plastic or metal protrusions of 0.25mm maximum per side are not included.
- Plastic interlead protrusions of 0.25mm maximum per side are not included.
- 3. This dimension is measured at Datum Plane "H".
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 5. Index area Pin #1 I.D. will be located within the indicated zone (SOT23-6 only).
- 6. SOT23-5 version has no center lead (shown as a dashed line).

15

## Mini SO Package Family (MSOP)









# MDP0043 MINI SO PACKAGE FAMILY

|        | MILLIMETERS  |      |             |       |
|--------|--------------|------|-------------|-------|
| SYMBOL | MSOP8 MSOP10 |      | TOLERANCE   | NOTES |
| А      | 1.10         | 1.10 | Max.        | -     |
| A1     | 0.10         | 0.10 | ±0.05       | -     |
| A2     | 0.86         | 0.86 | ±0.09       | -     |
| b      | 0.33         | 0.23 | +0.07/-0.08 | -     |
| С      | 0.18         | 0.18 | ±0.05       | -     |
| D      | 3.00         | 3.00 | ±0.10       | 1, 3  |
| E      | 4.90         | 4.90 | ±0.15       | -     |
| E1     | 3.00         | 3.00 | ±0.10       | 2, 3  |
| е      | 0.65         | 0.50 | Basic       | -     |
| L      | 0.55         | 0.55 | ±0.15       | -     |
| L1     | 0.95         | 0.95 | Basic       | -     |
| N      | 8            | 10   | Reference   | -     |

Rev. D 2/07

#### NOTES:

- Plastic or metal protrusions of 0.15mm maximum per side are not included.
- Plastic interlead protrusions of 0.25mm maximum per side are not included.
- 3. Dimensions "D" and "E1" are measured at Datum Plane "H".
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

16 <u>intersil</u>