October 2000



# LM2467 Monolithic Triple 7.5 ns CRT Driver

## **General Description**

The LM2467 is an integrated high voltage CRT driver circuit designed for use in color monitor applications. The IC contains three high input impedance, wide band amplifiers which directly drive the RGB cathodes of a CRT. Each channel has its gain internally set to -20 and can drive CRT capacitive loads as well as resistive loads present in other applications, limited only by the package's power dissipation.

The IC is packaged in an industry standard 9-lead TO-220 molded plastic power package. See Thermal Considerations section.

**Schematic and Connection Diagrams** 

## **Features**

- Higher gain to match LM126X CMOS preamplifiers
- 0V to 3.75V input range
- Stable with 0–20 pF capacitive loads and inductive peaking networks
- Convenient TO-220 staggered lead package style
- Maintains standard LM243X Family pinout which is designed for easy PCB layout

## Applications

- 1024 x 768 displays up to 85 Hz refresh
- Pixel clock frequencies up to 95 MHz
- Monitors using video blanking

### V<sub>CC</sub> റ R 1 R7 V<sub>OUT</sub> Q6 n 1,2,3 R5 R8 04 Rb Q2 R6 R3 0. 05 6,7,9 o <sup>gnd</sup> 5 DS200078-1

FIGURE 1. Simplified Schematic Diagram (One Channel)



Note: Tab is at GND

Top View Order Number LM2467T

© 2000 National Semiconductor Corporation DS200078

### Absolute Maximum Ratings (Notes 1, 3)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| +90V            |
|-----------------|
| +16V            |
| 0V to 4.5V      |
| –65°C to +150°C |
|                 |

| Lead Temperature                |       |
|---------------------------------|-------|
| (Soldering, <10 sec.)           | 300°C |
| ESD Tolerance, Human Body Model | 2 kV  |
| Machine Model                   | 250V  |

## **Operating Ranges** (Note 2)

| V <sub>CC</sub>                 | +60V to +85V    |
|---------------------------------|-----------------|
| V <sub>BB</sub>                 | +8V to +15V     |
| V <sub>IN</sub>                 | +0V to +3.75V   |
| V <sub>OUT</sub>                | +15V to +75V    |
| Case Temperature                | -20°C to +100°C |
| Do not operate the part without | a heat sink.    |

## **Electrical Characteristics**

(See *Figure 2* for Test Circuit) Unless otherwise noted:  $V_{CC} = +80V$ ,  $V_{BB} = +12V$ ,  $C_L = 8 \text{ pF}$ ,  $T_C = 50^{\circ}\text{C}$ DC Tests:  $V_{IN} = 2.25\text{VDC}$ AC Tests: Output =  $40V_{PP}(25V - 65V)$  at 1MHz

| Symbol           | Parameter         | Conditions                                             | LM2467 |         |     | Units           |  |
|------------------|-------------------|--------------------------------------------------------|--------|---------|-----|-----------------|--|
|                  | Farameter         | Conditions                                             | Min    | Typical | Max | Units           |  |
| I <sub>cc</sub>  | Supply Current    | All Three Channels, No Input Signal,<br>No Output Load |        | 30      |     | mA              |  |
| I <sub>BB</sub>  | Bias Current      | All Three Channels                                     |        | 18      |     | mA              |  |
| V <sub>OUT</sub> | DC Output Voltage | No AC Input Signal, V <sub>IN</sub> = 1.25V            | 62     | 65      | 68  | V <sub>DC</sub> |  |
| A <sub>V</sub>   | DC Voltage Gain   | No AC Input Signal                                     | -18    | -20     | -22 |                 |  |
| $\Delta A_V$     | Gain Matching     | (Note 4), No AC Input Signal                           |        | 1.0     |     | dB              |  |
| LE               | Linearity Error   | (Notes 4, 5), No AC Input Signal                       |        | 5       |     | %               |  |
| t <sub>R</sub>   | Rise Time         | (Note 6), 10% to 90%                                   |        | 7.5     |     | ns              |  |
| t <sub>F</sub>   | Fall Time         | (Note 6), 90% to 10%                                   |        | 8       |     | ns              |  |
| OS               | Overshoot         | (Note 6)                                               |        | 5       |     | %               |  |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.

Note 2: Operating ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may change when the device is not operated under the listed test conditions.

Note 3: All voltages are measured with respect to GND, unless otherwise specified.

Note 4: Calculated value from Voltage Gain test on each channel.

Note 5: Linearity Error is the variation in dc gain from  $V_{IN} = 1.0V$  to  $V_{IN} = 3.5V$ .

**Note 6:** Input from signal generator:  $t_r$ ,  $t_f < 1$  ns.



Note: 8 pF load includes parasitic capacitance.

### FIGURE 2. Test Circuit (One Channel)

*Figure 2* shows a typical test circuit for evaluation of the LM2467. This circuit is designed to allow testing of the LM2467 in a  $50\Omega$  environment without the use of an expensive FET probe. The two  $2490\Omega$  resistors form a 200:1 divider with the  $50\Omega$  resistor and the oscilloscope. A test point is included for easy use of an oscilloscope probe. The compensation capacitor is used to compensate the stray capacitance of the two  $2490\Omega$  resistors to achieve flat frequency response.

Downloaded from Elcodis.com electronic components distributor

3

LM2467

**Typical Performance Characteristics** ( $V_{CC} = +80 V_{DC}$ ,  $V_{BB} = +12 V_{DC}$ ,  $C_L = 8 pF$ ,  $V_{OUT} = 40 V_{PP}$  (25V–65V), Test Circuit - *Figure 2* unless otherwise specified)







DS200078-5





FIGURE 5. LM2467 Pulse Response



FIGURE 6. Power Dissipation vs Frequency



FIGURE 7. Speed vs Offset



FIGURE 8. Speed vs Load Capacitance

## **Theory of Operation**

The LM2467 is a high voltage monolithic three channel CRT driver suitable for high resolution display applications. The LM2467 operates with 80V and 12V power supplies. The part is housed in the industry standard 9-lead TO-220 molded plastic power package.

The circuit diagram of the LM2467 is shown in *Figure 1*. The PNP emitter follower, Q5, provides input buffering. Q1 and Q2 form a fixed gain cascode amplifier with resistors R1 and R2 setting the gain at -20. Emitter followers Q3 and Q4 isolate the high output impedance of the cascode stage from the capacitance of the CRT cathode which decreases the sensitivity of the device to load capacitance. Q6 provides biasing to the output emitter follower stage to reduce cross-over distortion at low signal levels.

*Figure 2* shows a typical test circuit for evaluation of the LM2467. This circuit is designed to allow testing of the LM2467 in a 50 $\Omega$  environment without the use of an expensive FET probe. In this test circuit, the two 4.95k $\Omega$  resistors form a 200:1 wideband, low capacitance probe when connected to a 50 $\Omega$  coaxial cable and a 50 $\Omega$  load (such as a 50 $\Omega$  oscilloscope input). The input signal from the generator is ac coupled to the base of Q5.

## **Application Hints**

### INTRODUCTION

National Semiconductor (NSC) is committed to provide application information that assists our customers in obtaining the best performance possible from our products. The following information is provided in order to support this commitment. The reader should be aware that the optimization of performance was done using a specific printed circuit board designed at NSC. Variations in performance can be realized due to physical changes in the printed circuit board and the application. Therefore, the designer should know that component value changes may be required in order to optimize performance in a given application. The values shown in this document can be used as a starting point for evaluation purposes. When working with high bandwidth circuits, good layout practices are also critical to achieving maximum performance.

### **IMPORTANT INFORMATION**

The LM2467 performance is targeted for the VGA (640 x 480) to XGA (1024 x 768, 85 Hz refresh) resolution market. The application circuits shown in this document to optimize performance and to protect against damage from CRT arcover are designed specifically for the LM2467. If another member of the LM246X family is used, please refer to its datasheet.

### POWER SUPPLY BYPASS

Since the LM2467 is a wide bandwidth amplifier, proper power supply bypassing is critical for optimum performance. Improper power supply bypassing can result in large overshoot, ringing or oscillation. 0.1  $\mu F$  capacitors should be connected from the supply pins,  $V_{CC}$  and  $V_{BB}$ , to ground, as close to the LM2467 as is practical. Additionally, a 47  $\mu F$  or larger electrolytic capacitor should be connected from both supply pins to ground reasonably close to the LM2467.

### ARC PROTECTION

During normal CRT operation, internal arcing may occasionally occur. Spark gaps, in the range of 200V, connected from the CRT cathodes to CRT ground will limit the maximum voltage, but to a value that is much higher than allowable on the LM2467. This fast, high voltage, high energy pulse can damage the LM2467 output stage. The application circuit shown in Figure 9 is designed to help clamp the voltage at the output of the LM2467 to a safe level. The clamp diodes, D1 and D2, should have a fast transient response, high peak current rating, low series impedance and low shunt capacitance. FDH400 or equivalent diodes are recommended. Do not use 1N4148 diodes for the clamp diodes. D1 and D2 should have short, low impedance connections to  $V_{CC}$  and ground respectively. The cathode of D1 should be located very close to a separately decoupled bypass capacitor (C3 in Figure 9). The ground connection of D2 and the decoupling capacitor should be very close to the LM2467 ground. This will significantly reduce the high frequency voltage transients that the LM2467 would be subjected to during an arcover condition. Resistor R2 limits the arcover current that is seen by the diodes while R1 limits the current into the LM2467 as well as the voltage stress at the outputs of the device. R2 should be a 1/2W solid carbon type resistor. R1 can be a 1/4W metal or carbon film type resistor. Having large value resistors for R1 and R2 would be desirable, but this has the effect of increasing rise and fall times. Inductor L1 is critical to reduce the initial high frequency voltage levels that the LM2467 would be subjected to. The inductor will not only help protect the device but it will also help minimize rise and fall times as well as minimize EMI. For proper arc protection, it is important to not omit any of the arc protection components shown in Figure 9.



FIGURE 9. One Channel of the LM2467 with the Recommended Arc Protection Circuit

#### **OPTIMIZING TRANSIENT RESPONSE**

Referring to Figure 9, there are three components (R1, R2 and L1) that can be adjusted to optimize the transient response of the application circuit. Increasing the values of R1 and R2 will slow the circuit down while decreasing overshoot. Increasing the value of L1 will speed up the circuit as well as increase overshoot. It is very important to use inductors with very high self-resonant frequencies, preferably above 300 MHz. Ferrite core inductors from J.W. Miller Magnetics (part # 78FR--k) were used for optimizing the performance of the device in the NSC application board. The values shown in Figure 10 and Figure 11 can be used as a good starting point for the evaluation of the LM2467. Using variable resistors for R1 and the parallel resistor will simplify finding the values needed for optimum performance in a given application. Once the optimum values are determined the variable resistors can be replaced with fixed values.

### EFFECT OF LOAD CAPACITANCE

*Figure 8* shows the effect of increased load capacitance on the speed of the device. This demonstrates the importance of knowing the load capacitance in the application.

### EFFECT OF OFFSET

*Figure 7* shows the variation in rise and fall times when the output offset of the device is varied from 40 to 50 V<sub>DC</sub>. The rise time shows a maximum variation relative to the center data point (45 V<sub>DC</sub>) less than 5%. The fall time shows a variation of less than 5% relative to the center data point.

#### THERMAL CONSIDERATIONS

*Figure 4* shows the performance of the LM2467 in the test circuit shown in *Figure 2* as a function of case temperature. The figure shows that the rise time of the LM2467 increases by approximately 10% as the case temperature increases from  $50^{\circ}$ C to  $100^{\circ}$ C. This corresponds to a speed degradation of 2% for every  $10^{\circ}$ C rise in case temperature. There is a negligible change in fall time vs. temperature in the test circuit.

*Figure 6* shows the maximum power dissipation of the LM2467 vs. Frequency when all three channels of the device are driving an 8 pF load with a 40 V<sub>p-p</sub> alternating one pixel on, one pixel off signal. The graph assumes a 72% active time (device operating at the specified frequency) which is typical in a monitor application. The other 28% of the time the device is assumed to be sitting at the black level (65V in this case). This graph gives the designer the information needed to determine the heat sink requirement for his appli-

cation. The designer should note that if the load capacitance is increased the AC component of the total power dissipation will also increase.

The LM2467 case temperature must be maintained below 100°C. If the maximum expected ambient temperature is 70°C and the maximum power dissipation is 4.3W (from *Figure 6*, 50 MHz bandwidth) then a maximum heat sink thermal resistance can be calculated:

$$R_{TH} = \frac{100^{\circ}C - 70^{\circ}C}{4.3W} = 7^{\circ}C/W$$

This example assumes a capacitive load of 8  $\ensuremath{\mathsf{pF}}$  and no resistive load.

### **TYPICAL APPLICATION**

A typical application of the LM2467 is shown in *Figure 10* and *Figure 11*. Used in conjunction with an LM1267, a complete video channel from monitor input to CRT cathode can be achieved. Performance is ideal for 1024 x 768 resolution displays with pixel clock frequencies up to 95 MHz. *Figure 10* and *Figure 11* are the schematic for the NSC demonstration board that can be used to evaluate the LM1267/2467 combination in a monitor.

### PC BOARD LAYOUT CONSIDERATIONS

For optimum performance, an adequate ground plane, isolation between channels, good supply bypassing and minimizing unwanted feedback are necessary. Also, the length of the signal traces from the preamplifier to the LM2467 and from the LM2467 to the CRT cathode should be as short as possible. The following references are recommended:

Ott, Henry W., "Noise Reduction Techniques in Electronic Systems", John Wiley & Sons, New York, 1976.

"Video Amplifier Design for Computer Monitors", National Semiconductor Application Note 1013.

Pease, Robert A., "Troubleshooting Analog Circuits", Butterworth-Heinemann, 1991.

Because of its high small signal bandwidth, the part may oscillate in a monitor if feedback occurs around the video channel through the chassis wiring. To prevent this, leads to the video amplifier input circuit should be shielded, and input circuit wiring should be spaced as far as possible from output circuit wiring.

#### NSC DEMONSTRATION BOARD

*Figure 12* shows the routing and component placement on the NSC LM1267/2467 demonstration board. The schematic of the board is shown in *Figure 10* and *Figure 11*. This board

www.national.com

provides a good example of a layout that can be used as a guide for future layouts. Note the location of the following components:

- C19—V<sub>CC</sub> bypass capacitor, located very close to pin 4 and ground pins
- C20—V<sub>BB</sub> bypass capacitors, located close to pin 8 and ground
- C46, C47, C48—V<sub>CC</sub> bypass capacitors, near LM2467 and V<sub>CC</sub> clamp diodes. Very important for arc protection.

The routing of the LM2467 outputs to the CRT is very critical to achieving optimum performance. *Figure 13* shows the routing and component placement from pin 1 of the LM2467 to the blue cathode. Note that the components are placed so that they almost line up from the output pin of the LM2467 to

the blue cathode pin of the CRT connector. This is done to minimize the length of the video path between these two components. Note also that D8, D9, R24 and D6 are placed to minimize the size of the video nodes that they are attached to. This minimizes parasitic capacitance in the video path and also enhances the effectiveness of the protection diodes. The anode of protection diode D8 is connected directly to a section of the the ground plane that has a short and direct path to the LM2467 ground pins. The cathode of D9 is connected to  $V_{\rm CC}$  very close to decoupling capacitor C19 (see Figure 13) which is connected to the same section of the ground plane as D8. The diode placement and routing is very important for minimizing the voltage stress on the LM2467 during an arcover event. Lastly, notice that S3 is placed very close to the blue cathode and is tied directly to CRT ground.





www.national.com











National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.