# **Table of Contents** # **ISD1200 Series** Single-Chip Voice Record/Playback Devices 10- and 12-Second Durations | DETAILED DESCRIPTION | |---------------------------------------------------------------------------| | Speech/Sound Quality | | Duration | | EEPROM Storage | | Basic Operation | | Automatic Power-Down Mode | | Addressing (optional) | | PIN DESCRIPTIONS | | Voltage Inputs (V <sub>CCA</sub> , V <sub>CCD</sub> ) | | Ground Inputs (V <sub>SSA</sub> , V <sub>SSD</sub> ) | | Record (REC) | | Playback, Edge-Activated (PLAYE) | | Playback, Level-Activated (PLAYL) | | Record LED Output (RECLED) | | Microphone Input (MIC) | | Automatic Gain Control (AGC) | | Analog Output (ANA OUT) | | Analog Calpar (ANA IN) | | External Clock Input (XCLK) | | Speaker Outputs (SP+, SP-) | | Address Inputs (A0–A7) | | | | OPERATIONAL MODES | | OPERATIONAL MODES DESCRIPTION | | A0 — Message Cueing | | A1 — Delete EOM Markers | | A2 — Unused | | A3 — Message Looping | | A4 — Consecutive Addressing | | A3 — Ullusea | | TIMING DIAGRAMS | | TYPICAL PARAMETER VARIATION WITH VOLTAGE AND TEMPERATURE (PACKAGED PARTS) | | TYPICAL PARAMETER VARIATION WITH VOLTAGE AND TEMPERATURE (DIE) | | FUNCTIONAL DESCRIPTION EXAMPLE | | APPLICATIONS NOTE | | ISD1200 SERIES PHYSICAL DIMENSIONS | | ORDERING INFORMATION | # FIGURES, CHARTS, AND TABLES IN THE ISD1200 SERIES DATASHEET | Figure 1:<br>Figure 2:<br>Figure 3:<br>Figure 4:<br>Figure 5:<br>Figure 6: | ISD1 200 Series Pinouts | |----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | Figure 7: | ISD1 200 Series Bonding Physical Layout | | Chart 1:<br>Chart 2:<br>Chart 3:<br>Chart 4:<br>Chart 5:<br>Chart 6:<br>Chart 7:<br>Chart 8: | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | | Table 1: | Device Playback/Record Durations | | Table 2: | External Clock Sample Rates | | Table 3: | Operational Modes Table | | Table 4: | Absolute Maximum Ratings (Packaged Parts) | | Table 5: | Operating Conditions (Packaged Parts) | | Table 6: | DC Parameters (Packaged Parts) | | Table 7: | AC Parameters (Packaged Parts) | | Table 8: | Absolute Maximum Ratings (Die) | | Table 9: | Operating Conditions (Die) | | Table 10: | DC Parameters (Die) | | Table 11: | AC Parameters (Die) | | Table 12: | Plastic Dual Inline Package (PDIP) (P) Dimensions | | Table 13: | Plastic Small OutLine Integrated Circuit (SOIC) (S) Dimensions | | | ISD 1 200 Series PIN/PAD Designations with Respect to Die Center (um) 20 | # ISD1200 Series # Single-Chip Voice Record/Playback Devices 10- and 12-Second Durations #### **GENERAL DESCRIPTION** Information Storage Devices' ISD1200 Chip-Corder® series provides high-quality, single-chip record/playback solutions to 10- and 12-second messaging applications. The CMOS devices include an on-chip oscillator, microphone preamplifier, automatic gain control, antialiasing filter, smoothing filter, and speaker amplifier. A minimum Record/Playback subsystem can be configured with a microphone, a speaker, several passives, two push-buttons, and a power source. Recordings are stored in on-chip nonvolatile memory cells, providing zero-power message storage. This unique, single-chip solution is made possible through ISD's patented multilevel storage technology. Voice and audio signals are stored directly into memory in their natural form, providing high-quality, solid-state voice reproduction. Figure i: ISD1200 Series Block Diagram ISD—APRIL 1998 #### **FEATURES** - Easy-to-use single-chip voice record/playback solution - High-quality, natural voice/audio reproduction - Push-button interface - Playback can be edge- or levelactivated - Single-chip durations of 10 and 12 seconds - Automatic power-down mode - Enters standby mode immediately following a record or playback cycle - Standby current 0.5 $\mu$ A (typical) - Zero-power message storage - Eliminates battery backup circuits - Fully addressable to handle multiple messages - 100-year message retention (typical) - 100,000 record cycles (typical) - On-chip clock source - No programmer or development system needed - Single +5 volt power supply - Available in die form, DIP, and SOIC packaging #### Table i: ISD1200 Series Summary | Part<br>Number | Minimum Duration<br>(Seconds) | Input Sample Rate<br>(KHz) | Typical Filter Pass<br>Band (KHz) | |----------------|-------------------------------|----------------------------|-----------------------------------| | ISD1210 | 10 | 6.4 | 2.6 | | ISD1212 | 12 | 5,3 | 2,2 | #### **DETAILED DESCRIPTION** #### SPEECH/SOUND QUALITY ISD's patented ChipCorder technology provides natural record and playback. The ISD1 200 series includes devices offered at 5.3 and 6.4 KHz sampling frequencies allowing the user a choice of speech quality options. The input voice signals are stored directly in nonvolatile EEPROM cells, and reproduced without the synthetic effect often heard with digital solid-state speech solutions. A complete sample is stored in a single cell, minimizing the memory necessary to store a recording of a given duration. #### **DURATION** To meet end system requirements, the ISD1200 series offers single-chip solutions at 10 and 12 seconds. #### **EEPROM STORAGE** One of the benefits of ISD's ChipCorder technology is the use of on-chip nonvolatile memory, providing zero-power message storage. The message is retained for up to 100 years typically without power. In addition, the device can be re-recorded typically over 100,000 times. #### **BASIC OPERATION** The ISD1200 ChipCorder series devices are controlled by a single record signal, $\overline{\text{REC}}$ , and either of two push-button control playback signals, $\overline{\text{PLAYE}}$ (edge-activated playback), and $\overline{\text{PLAYE}}$ (level-activated playback). The ISD1200 parts are configured for simplicity of design in a single-message application. Using the address lines will allow multiple message applications. Device operation is explained on page 4. #### **AUTOMATIC POWER-DOWN MODE** At the end of a playback or record cycle, the ISD1200 series devices automatically return to a low-power standby mode, consuming typically 0.5 $\mu$ A. During a playback cycle, the device powers down automatically at the end of the message. During a record cycle, the device powers down immediately after $\overline{\text{REC}}$ is released HIGH. #### **ADDRESSING (OPTIONAL)** In addition to providing simple message playback, the ISD1200 series provides a full addressing capability. The ISD1200 series storage array has 80 distinct addressable segments, providing the following resolutions. See Application Information in this book for ISD1200 address tables. Table 1: Device Playback/Record Durations | Part Number | Minimum Duration<br>(Seconds) | |-------------|-------------------------------| | ISD1210 | 125 ms | | ISD1212 | 150 ms | #### PIN DESCRIPTIONS **NOTE** The REC signal is denounced for 50 ms on the rising edge to prevent a false retriggering from a push-button switch. ### **VOLTAGE INPUTS** $(V_{CCA}, V_{CCD})$ Analog and digital circuits internal to the ISD1 200 series use separate power buses to minimize noise on the chip. These power buses are brought out to separate pins on the package and should be tied together as close to the supply as possible. It is important that the power supply be decoupled as close as possible to the package. ### **GROUND INPUTS** $(V_{SSA}, V_{SSD})$ Similar to $V_{CCA}$ and $V_{CCD}$ , the analog and digital circuits internal to the ISD1200 series use separate ground buses to minimize noise. These pins should be tied together as close as possible to the device. Figure 1: ISD1200 Series Pinouts NOTE: NC means must Not Connect. #### **RECORD (REC)** The REC input is an active-LOW record signal. The device records whenever REC is LOW. This signal must remain LOW for the duration of the recording. REC takes precedence over either playback (PLAYE or PLAYL) signal. If REC is pulled LOW during a playback cycle, the playback immediately ceases and recording begins. A record cycle is completed when REC is pulled HIGH or the memory space is filled. An end-of-message marker (EOM) is internally recorded, enabling a subsequent playback cycle to terminate appropriately. The device automatically powers down to standby mode when REC goes HIGH. #### PLAYBACK, EDGE-ACTIVATED (PLAYE) When a LOW-going transition is detected on this input signal, a playback cycle begins. Playback continues until an EOM marker is encountered or the end of the memory space is reached. Upon completion of the playback cycle, the device automatically powers down into standby mode. Taking PLAYE HIGH during a playback cycle will not terminate the current cycle. ### PLAYBACK, LEVEL-ACTIVATED (PLAYL) When this input signal transitions from HIGH to LOW, a playback cycle is initiated. Playback continues until PLAYL is pulled HIGH, an EOM marker is detected, or the end of the memory space is reached. The device automatically powers down to standby mode upon completion of the playback cycle. **NOTE** In playback, if either PLAYE or PLAYL is held LOW during EOM or OVF, the device will still enter standby and the internal oscillator and timing generator will stop. However, the rising edge of PLAYE and PLAYL are not denounced and any subsequent falling edge (particularly switch bounce) present on the input pins will initiate another playback. #### **RECORD LED OUTPUT (RECLED)** The output RECLED is LOW during a record cycle. It can be used to drive an LED to provide feedback that a record cycle is in progress. In addition, RECLED pulses LOW momentarily when an EOM marker is encountered in a playback cycle. ### **MICROPHONE INPUT (MIC)** The microphone input transfers its signal to the onchip preamplifier. An on-chip Automatic Gain Control (AGC) circuit controls the gain of this preamplifier from –15 to 24 dB. An external microphone should be AC coupled to this pin via a series capacitor. The capacitor value, together with the internal 10 K $\Omega$ resistance on this pin, determine the low-frequency cutoff for the ISD1200 series passband. See the ISD Application Information in this book for additional information on low-frequency cutoff calculations. #### **MICROPHONE REFERENCE (MIC REF)** The MIC REF input is the inverting input to the microphone preamplifier. This provides a noise-canceling or common-mode rejection input to the device when connected differentially to a microphone. #### **AUTOMATIC GAIN CONTROL (AGC)** The AGC dynamically adjusts the gain of the preamplifier to compensate for the wide range of microphone input levels. The AGC allows the full range of sound, from whispers to loud sounds, to be recorded with minimal distortion. The "attack" time is determined by the time constant of a 5 K $\Omega$ internal resistance and an external capacitor (C6 on the schematic in Figure 4) connected from the AGC pin to $V_{SSA}$ analog ground. The "release" time is determined by the time constant of an external resistor (R5) and an external capacitor (C6) connected in parallel between the AGC Pin and $V_{SSA}$ analog ground. Nominal values of 470 K $\Omega$ and 4.7 $\mu$ F give satisfactory results in most cases. #### **ANALOG OUTPUT (ANA OUT)** This pin provides the preamplifier output to the user. The voltage gain of the preamplifier is determined by the voltage level at the AGC pin. #### **ANALOG INPUT (ANA IN)** The ANA IN pin transfers the input signal to the chip for recording. For microphone inputs, the ANA OUT pin should be connected via an external capacitor to the ANA IN pin. This capacitor value, together with the 3.0 K $\Omega$ input impedance of ANA IN, is selected to give additional cutoff at the low-frequency end of the voice passband. If the desired input is derived from a source other than a microphone, the signal can be fed, capacitively coupled, into the ANA IN pin directly. #### **EXTERNAL CLOCK INPUT (XCLK)** The external clock input for the ISD1200 devices has an internal pull-down device. The ISD1 200 is configured at the factory with an internal sampling clock frequency that guarantees its minimum nominal record/playback time. instance, an ISD1210 operating within specification will be observed to always have a minimum of 10 seconds of recording time. The sampling frequency is then maintained to a variation of $\pm 2.25$ percent over the commercial temperature and operating voltage ranges while still maintaining the minimum specified recording duration. This will result in some devices having a few percent more than nominal recording time. If greater precision is required, the device can be clocked through the XCLK pin as follows: Table 2: External Clock Sample Rates | Part<br>Number | Sample Rate | Required Clock | |-------------------|-------------|----------------| | ISD1210 | 6.4 KHz | 819.2 KHz | | ISD1 21 2 5.3 KHz | | 682.7 KHz | These recommended clock rates should not be varied because the antialiasing and smoothing filters are fixed, and aliasing problems can occur if the sample rate differs from the one recommended. The duty cycle on the input clock is not critical, as the clock is immediately divided by two internally. If the XCLK is not used, this input should be connected to ground. #### SPEAKER OUTPUTS (SP+, SP-) The SP+ and SP- pins provide direct drive for loud-speakers with impedances as low as 16 $\Omega$ . A single output may be used, but, for direct-drive loudspeakers, the two opposite-polarity outputs provide an improvement in output power of up to four times over a single-ended connection. Furthermore, when SP+ and SP- are used, a speaker-coupling capacitor is not required. A single-ended connection will require an AC-coupling capacitor between the SP pin and the speaker. The speaker outputs are in a high-impedance state during a record cycle, and held at $V_{\rm SSA}$ during power-down. #### **ADDRESS INPUTS (A0-A7)** The Address Inputs have two functions, depending upon the level of the two Most Significant Bits (MSB) of the address. If either of the two MSBs is LOW, the inputs are all interpreted as address bits and are used as the start address for the current record or playback cycle. The address pins are inputs only and do not output internal address information as the operation progresses. Address inputs are latched by the falling edge of PLAYE, PLAYE, or REC. #### **OPERATIONAL MODES** The ISD1200 series is designed with several built-in operational modes provided to allow maximum functionality with a minimum of additional components, described in detail below. The operational modes use the address pins on the ISD1200 devices, but are mapped outside the valid address range. When the two Most Significant Bits (MSBs) are HIGH (A6 and A7), the remaining address signals are interpreted as mode bits and not as address bits. Therefore, operational modes and direct addressing are not compatible and cannot be used simultaneously. There are two important considerations for using operational modes. First, all operations begin initially at address 0, which is the beginning of the ISD1200 address space. Later operations can begin at other address locations, depending on the operational mode(s) chosen. In addition, the address pointer is reset to 0 when the device is changed from record to playback but not from playback to record when A4 is HIGH in Operational Mode. Second, an Operational Mode is executed when any of the control inputs, PLAYE, PLAYE, or REC, go LOW and the two MSBs are HIGH. This Operational Mode remains in effect until the next LOW-going control input signal, at which point the current address/mode levels are sampled and executed. **NOTE** The two MSBs are on pins 9 and 10 for each ISD1200 series device. #### **OPERATIONAL MODES DESCRIPTION** The Operational Modes can be used in conjunction with a microcontroller, or they can be hardwired to provide the desired system operation. #### A0 — MESSAGE CUEING Message Cueing allows the user to skip through messages, without knowing the actual physical addresses of each message. Each control input LOW pulse causes the internal address pointer to skip to the next message. This mode should be used for playback only, and is typically used with the A4 Operational Mode. #### A1 — DELETE EOM MARKERS The A1 Operational Mode allows sequentially recorded messages to be combined into a single message with only one EOM marker set at the end of the final message. When this operational mode is configured, messages recorded sequentially are played back as one continuous message. #### A3 — MESSAGE LOOPING The A3 Operational Mode allows for the automatic, continuously repeated playback of the message located at the beginning of the address space. A message can completely fill the ISD1200 device and will loop from beginning to end. Pulsing PLAYE will start the playback and pulsing PLAYE will end the playback. #### A4 — CONSECUTIVE ADDRESSING During normal operations, the address pointer will reset when a message is played through to an EOM marker. The A4 Operational Mode inhibits the address pointer reset, allowing messages to be recorded or played back consecutively. When the device is in a static state; i.e., not recording or playing back, momentarily taking this pin LOW will reset the address counter to zero. #### A5 — UNUSED #### A2 — UNUSED #### **Table 3: Operational Modes Table** | Address Crtl.<br>(HIGH) | Function | Typical Use | Jointly<br>Compatible* | |-------------------------|------------------------|----------------------------------------------------|------------------------| | A0 | Message cueing | Fast-forward through messages | A4 | | A1 | Delete EOM markers | Position EOM marker at the end of the last message | A3, A4 | | A2 | Unused | | | | A3 | Looping | Continuous playback from Address 0 | Al | | A4 | Consecutive addressing | Record/play multiple consecutive messages | A0, A1 | | A5 | Unused | | | NOTE: An asterisk (\*) indicates additional operational modes that can be used simultaneously with the given mode. ### **TIMING DIAGRAMS** Figure 2: Record Figure 3: Playback - 1. REC must be HIGH for the entire duration of a playback cycle. - **2.** $\overline{RECLED}$ functions as an EOM during playback. Table 4: Absolute Maximum Ratings (Packaged Parts)<sup>(1)</sup> | Condition | Value | |--------------------------------------------------------------|---------------------------------------------------------------------| | Junction temperature | 150°C | | Storage temperature range | -65°C to +150°C | | Voltage applied to any pin | $(V_{SS} - 0.3 \text{ V}) \text{ to}$<br>$(V_{CC} + 0.3 \text{ V})$ | | Voltage applied to any pin (Input current limited to ±20 mA) | $(V_{SS} - 1.0 \text{ V}) \text{ to}$<br>$(V_{CC} + 1.0 \text{ V})$ | | Lead temperature (soldering – 10 seconds) | 300°C | | V <sub>CC</sub> - V <sub>SS</sub> | -0.3 V to +7.0 V | Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability. Functional operation is not implied at these conditions. Table 5: Operating Conditions (Packaged Parts) | Condition | Value | | | | |-------------------------------------------------------|------------------|--|--|--| | Commercial operating temperature range <sup>(1)</sup> | 0°C to +70°C | | | | | Supply voltage $(V_{CC})^{(2)}$ | +4.5 V to +5.5 V | | | | | Ground voltage (V <sub>SS</sub> ) <sup>(3)</sup> | 0 V | | | | - 1. Case temperature. - $2. \quad V_{CC} = V_{CCA} = V_{CCD}.$ - $3. \quad V_{SS} = V_{SSA} = V_{SSD}.$ **Table 6: DC Parameters** (Packaged Parts) | Symbol | Parameters | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |---------------------|-------------------------------------|--------------------|--------------------|--------------------|-------|------------------------------------------| | V <sub>IL</sub> | Input Low Voltage | | | 0,8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.4 | | | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0,4 | V | $I_{OL} = 4.0 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | V | $I_{OH} = -1.6 \text{ mA}$ | | l <sub>CC</sub> | V <sub>CC</sub> Current (Operating) | | 15 | 30 | mA | $V_{CC} = 5.5 V^{(3)}, R_{EXT} = \infty$ | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 0,5 | 10 | μΑ | (3) (4) | | I <sub>IL</sub> | Input Leakage Current | | | ±1 | μΑ | | | I <sub>ILPD</sub> | Input Current HIGH w/Pull<br>Down | | | 130 | μΑ | Force V <sub>CC</sub> <sup>(5)</sup> | | R <sub>EXT</sub> | Output Load Impedance | 16 | | | Ω | Speaker Load | | R <sub>MIC</sub> | Preamp In Input Resistance | | 10 | | ΚΩ | Pins 17, 18 | | R <sub>ANA IN</sub> | ANA IN Input Resistance | | 3 | | ΚΩ | | | A <sub>PRE1</sub> | Preamp Gain 1 | | 24 | | dB | AGC = 0.0 V | | A <sub>PRE2</sub> | Preamp Gain 2 | | -45 | -15 | dB | AGC = 2.5 V | | Symbol | Parameters | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |------------------|-----------------------|--------------------|--------------------|--------------------|-------|----------------------------| | A <sub>ARP</sub> | ANA IN to SP+/- Gain | | 22 | | dB | | | R <sub>AGC</sub> | AGC Output Resistance | | 5 | | КΩ | | | <br> PREH | Preamp Out Source | | <b>-</b> 2 | | mA | @ V <sub>OUT</sub> = 1.0 V | | PREL | Preamp In Sink | | 0,5 | | mA | @ V <sub>OUT</sub> = 2.0 V | - **1.** Typical values @ $I_A = 25^{\circ}C$ and 5.0 V. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100 percent tested. - **3.** $V_{CCA}$ and $V_{CCD}$ connected together. - **4.** $\overline{REC}$ , $\overline{PLAYL}$ , and $\overline{PLAYE}$ must be at $V_{CCD}$ . - **5.** Pin 26. Table 7: AC Parameters (Packaged Parts) | Symbol | Characteristic | | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|----------------------------|--------------------|--------------------|--------------------|--------------------|--------------|--------------------------------------------------------------------------------| | F <sub>S</sub> | Sampling Frequency | ISD1210<br>ISD1212 | | | 6,4<br>5,3 | KHz<br>KHz | (5)<br>(5) | | F <sub>CF</sub> | Filter Pass Band | ISD1210<br>ISD1212 | | 2.6<br>2.2 | | KHz<br>KHz | 3 dB Roll-Off Point <sup>(3)(6)</sup><br>3 dB Roll-Off Point <sup>(3)(6)</sup> | | T <sub>REC</sub> | Record Duration | ISD1210<br>ISD1212 | 10<br>12 | | | sec<br>sec | | | T <sub>PLAY</sub> | Playback Duration | ISD1210<br>ISD1212 | 10<br>12 | | | sec<br>sec | (5)<br>(5) | | T <sub>LED1</sub> | RECLED ON Delay | | | 5 | | msec | | | T <sub>LED2</sub> | RECLED OFF Delay | ISD1210<br>ISD1212 | 40<br>50 | 48.6<br>58.3 | 100<br>105 | msec<br>msec | | | T <sub>SET</sub> | Address Setup Time | | 300 | | | nsec | | | T <sub>HOLD</sub> | Address Hold Time | | 0 | | | nsec | | | T <sub>RPUD</sub> | Record Power-Up<br>Delay | ISD1210<br>ISD1212 | | 32<br>39 | | msec<br>msec | | | T <sub>RPDD</sub> | Record Power-Down<br>Delay | ISD1210<br>ISD1212 | | 32<br>39 | | msec<br>msec | | | T <sub>PPUD</sub> | Play Power-Up Delay | ISD1210<br>ISD1212 | | 32<br>39 | | msec<br>msec | | Table 7: AC Parameters (Packaged Parts) | Symbol | Characteristic | | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|-----------------------------|--------------------|--------------------|--------------------|--------------------|--------------|-----------------------------| | T <sub>PPDD</sub> | Play Power-Down<br>Delay | ISD1210<br>ISD1212 | | 8.1<br>9.7 | | msec<br>msec | | | T <sub>EOM</sub> | EOM Pulse Width | ISD1210<br>ISD1212 | | 15.625<br>18.75 | | msec<br>msec | | | THD | Total Harmonic Distortion | | | 1 | | % | @ 1 KHz | | P <sub>OUT</sub> | Speaker Output Power | | | 12.2 | | mW | $R_{EXT} = 16 \Omega$ | | V <sub>OUT</sub> | Voltage Across Speaker Pins | | | 1.25 | 2,5 | V p-p | $R_{EXT} = 600 \Omega$ | | V <sub>IN 1</sub> | MIC Input Voltage | | | | 20 | mV | Peak-to-Peak <sup>(4)</sup> | | V <sub>IN2</sub> | ANA IN Input Voltage | | | | 50 | m۷ | Peak-to-Peak | - **1.** Typical values @ $T_A = 25^{\circ}$ C, 5.0 V, and 6.4 KHz sample rate. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100 percent tested. - 3. Low-frequency cutoff depends upon value of external capacitors (see Pin Descriptions). - **4.** With 5.1 $K\Omega$ series resistor at ANA IN. - 5. Sampling frequency and playback duration will vary as much as $\pm 2.25$ percent over the commercial temperature and voltage ranges. All devices will meet the maximum sampling frequency and minimum playback duration parameters. For greater stability, an external clock can be utilized (see Pin Descriptions). - 6. Filter specification applies to the antialiasing filter and to the smoothing filter. ## TYPICAL PARAMETER VARIATION WITH VOLTAGE AND TEMPERATURE (PACKAGED PARTS) Chart 1: Record Mode Operating Current (I<sub>CC</sub>) Chart 3: Standby Current (I<sub>SB</sub>) **Chart 2: Total Harmonic Distortion** Chart 4: Oscillator Stability **Table 8:** Absolute Maximum Ratings (Die)<sup>(1)</sup> | Condition | Value | |--------------------------------------------------------------|---------------------------------------------------------------------| | Junction temperature | 150°C | | Storage temperature range | -65°C to +150°C | | Voltage applied to any pad | $(V_{SS} - 0.3 \text{ V}) \text{ to}$<br>$(V_{CC} + 0.3 \text{ V})$ | | Voltage applied to any pad (Input current limited to ±20 mA) | $(V_{SS} - 1.0 \text{ V}) \text{ to}$<br>$(V_{CC} + 1.0 \text{ V})$ | | V <sub>CC</sub> - V <sub>SS</sub> | -0.3 V to +7.0 V | 1. Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability. Functional operation is not implied at these conditions. **Table 9: Operating Conditions (Die)** | Condition | Value | |--------------------------------------------------|------------------| | Commercial operating temperature range | 0°C to +50°C | | Supply voltage $(V_{CC})^{(1)}$ | +4.5 V to +6.5 V | | Ground voltage (V <sub>SS</sub> ) <sup>(2)</sup> | 0 V | - $V_{CC} = V_{CCA} = V_{CCD}.$ - $2. V_{SS} = V_{SSA} = V_{SSD}.$ Table 10: DC Parameters (Die) | Symbol | Parameters | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |---------------------|-------------------------------------|--------------------|--------------------|--------------------|-------|------------------------------------------| | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.4 | | | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | $I_{OL} = 4.0 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | V | $I_{OH} = -1.6 \text{ mA}$ | | l <sub>CC</sub> | V <sub>CC</sub> Current (Operating) | | 15 | 30 | mA | $V_{CC} = 5.5 V^{(3)}, R_{EXT} = \infty$ | | l <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 0,5 | 10 | μΑ | (3) (4) | | I <sub>IL</sub> | Input Leakage Current | | | ±1 | μΑ | | | I <sub>ILPD</sub> | Input Current HIGH w/Pull<br>Down | | | 130 | μΑ | Force V <sub>CC</sub> <sup>(5)</sup> | | R <sub>EXT</sub> | Output Load Impedance | 16 | | | Ω | Speaker Load | | R <sub>MIC</sub> | Preamp In Input Resistance | | 10 | | ΚΩ | Pins 17, 18 | | R <sub>ANA IN</sub> | ANA IN Input Resistance | | 3 | | ΚΩ | | | A <sub>PRE1</sub> | Preamp Gain 1 | | 24 | | dB | AGC = 0.0 V | | A <sub>PRE2</sub> | Preamp Gain 2 | | <b>-4</b> 5 | -15 | dB | AGC = 2.5 V | | Table 10 | ): DC | Parameters | (Die) | |----------|-------|------------|-------| |----------|-------|------------|-------| | Symbol | Parameters | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |------------------|-----------------------|--------------------|--------------------|--------------------|-------|----------------------------| | A <sub>ARP</sub> | ANA IN to SP+/- Gain | | 22 | | dB | | | R <sub>AGC</sub> | AGC Output Resistance | | 5 | | КΩ | | | <br> PREH | Preamp Out Source | | <b>-</b> 2 | | mA | @ V <sub>OUT</sub> = 1.0 V | | PREL | Preamp In Sink | | 0,5 | | mA | @ V <sub>OUT</sub> = 2.0 V | - **1.** Typical values @ $I_A = 25^{\circ}C$ and 5.0 V. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100 percent tested. - **3.** $V_{CCA}$ and $V_{CCD}$ connected together. - **4.** $\overline{REC}$ , $\overline{PLAYL}$ , and $\overline{PLAYE}$ must be at $V_{CCD}$ . - **5.** Pin 26. **Table 11: AC Parameters** (Die) | Symbol | Characteristic | | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|----------------------------|--------------------|--------------------|--------------------|--------------------|----------------------------|--------------------------------------------------------------------------------| | F <sub>S</sub> | Sampling Frequency | ISD1210<br>ISD1212 | | | 6,4<br>5,3 | KHz<br>KHz | (5)<br>(5) | | F <sub>CF</sub> | Filter Pass Band | ISD1210<br>ISD1212 | | 2.6<br>2.2 | | KHz<br>KHz | 3 dB Roll-Off Point <sup>(3)(6)</sup><br>3 dB Roll-Off Point <sup>(3)(6)</sup> | | T <sub>REC</sub> | Record Duration | ISD1210<br>ISD1212 | 10<br>12 | | | \$<br>\$<br>\$<br>\$<br>\$ | | | T <sub>PLAY</sub> | Playback Duration | ISD1210<br>ISD1212 | 10<br>12 | | | sec<br>sec | (5)<br>(5) | | T <sub>LED1</sub> | RECLED ON Delay | | | 5 | | msec | | | T <sub>LED2</sub> | RECLED OFF Delay | ISD1210<br>ISD1212 | 40<br>50 | 48.6<br>58.3 | 100<br>105 | msec<br>msec | | | T <sub>SET</sub> | Address Setup Time | | 300 | | | nsec | | | T <sub>HOLD</sub> | Address Hold Time | | 0 | | | nsec | | | T <sub>RPUD</sub> | Record Power-Up Delay | ISD1210<br>ISD1212 | | 32<br>39 | | msec<br>msec | | | T <sub>RPDD</sub> | Record Power-Down<br>Delay | ISD1210<br>ISD1212 | | 32<br>39 | | msec<br>msec | | | T <sub>PPUD</sub> | Play Power-Up Delay | ISD1210<br>ISD1212 | | 32<br>39 | | msec<br>msec | | | T <sub>PPDD</sub> | Play Power-Down Delay | ISD1210<br>ISD1212 | | 8.1<br>9.7 | | msec<br>msec | | Table 11: AC Parameters (Die) | Symbol | Characteristic | | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|-----------------------------|--------------------|--------------------|--------------------|--------------------|--------------|------------------------------| | T <sub>EOM</sub> | EOM Pulse Width | ISD1210<br>ISD1212 | | 15.625<br>18.75 | | msec<br>msec | | | THD | Total Harmonic Distortion | | | 1 | | % | @ 1 KHz | | P <sub>OUT</sub> | Speaker Output Power | | | 12.2 | | mW | $R_{\text{EXT}} = 16 \Omega$ | | V <sub>OUT</sub> | Voltage Across Speaker Pins | | | 1,25 | 2,5 | V p-p | $R_{\rm EXT} = 600 \Omega$ | | V <sub>IN 1</sub> | MIC Input Voltage | | | | 20 | mV | Peak-to-Peak <sup>(4)</sup> | | V <sub>IN2</sub> | ANA IN Input Voltage | | | | 50 | mV | Peak-to-Peak | - **1.** Typical values @ $T_A = 25^{\circ}$ C, 5.0 V, and 6.4 KHz sample rate. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100 percent tested. - 3. Low-frequency cutoff depends upon value of external capacitors (see Pin Descriptions). - **4.** With 5.1 $K\Omega$ series resistor at ANA IN. - 5. Sampling frequency and playback duration will vary as much as $\pm 2.25$ percent over the commercial temperature and voltage ranges. All devices will meet the maximum sampling frequency and minimum playback duration parameters. For greater stability, an external clock can be utilized (see Pin Descriptions). - 6. Filter specification applies to the antialiasing filter and to the smoothing filter. # TYPICAL PARAMETER VARIATION WITH VOLTAGE AND TEMPERATURE (DIE) Chart 5: Record Mode Operating Current Chart 7: Standby Current (I<sub>SB</sub>) **Chart 6:** Total Harmonic Distortion Figure 4: Application Example #### **FUNCTIONAL DESCRIPTION EXAMPLE** The following example operating sequence demonstrates the functionality of the ISD1200 series devices. **1.** Record a message filling the address space. Pulling the $\overline{\text{REC}}$ signal LOW initiates a record cycle from the beginning of the message space. If $\overline{\text{REC}}$ is held LOW, the recording continues until the message space has been filled. Once the message space is filled, recording ceases. The device will automatically power down after $\overline{\text{REC}}$ is pulled HIGH. 2. Edge-activated playback. Pulling the $\overline{\text{PLAYE}}$ signal LOW initiates a playback cycle from the beginning of the message space or at a selected location. The rising edge of $\overline{\text{PLAYE}}$ has no effect on operation. If a recording has filled the message space, the entire message is played. When the device reaches the EOM marker, it automatically powers down. A subsequent falling edge on PLAYE initiates a new play cycle from the start address. 3. Level-activated playback. Pulling the PLAYL signal LOW initiates a playback cycle from the beginning of the message space or a selected location. If recording has filled the message space, the entire message is played. When the device reaches the EOM marker, it automatically powers down. A subsequent falling edge on PLAYL initiates a new play cycle from the starting address. **4.** Level-activated playback (truncated). If PLAYL is pulled HIGH any time during the playback cycle, the device stops playing and enters the power-down mode. A subsequent falling edge on PLAYL initiates a new play cycle from the start address. **5.** Record (interrupting playback). The REC signal takes precedence over other operations. Any LOW-going transition on REC initiates a new record operation from the beginning of the start address or at a selected location, regardless of any current operation in progress. **6.** Record a message, partially filling the address space. A record operation need not fill the entire message space. Releasing the $\overline{\text{REC}}$ signal HIGH before filling the message space causes the recording to stop and an EOM to be placed. The device powers down automatically. **7.** Play back a message, partially filling the address space. Pulling the <u>PLAYE</u> or <u>PLAYL</u> signal LOW initiates a playback cycle which is then completed when the EOM marker is encountered. Playback ceases and the device powers down. **8.** RECLED operation. The RECLED output pin provides an active-LOW signal which can be used to drive an LED as a "record-in-progress" indicator. It returns to a HIGH state when the REC pin is released HIGH or when the recording is completed due to the message space being filled. This pin also pulses LOW to indicate an EOM at the end of a message being played. #### **APPLICATIONS NOTE** Some users may experience an unexpected recording taking place when their circuit is powered up, or the batteries are changed and $V_{CC}$ rises faster than $\overline{REC}$ . This undesired recording prevents playback of the previously recorded message. A spurious End Of Message (EOM) marker appears at the very beginning of the memory, preventing access to the original message, and nothing is played. To prevent this occurrence, place a capacitor (approx. $0.001~\mu\text{F}$ ) between the control pin (REC) and $V_{CC}$ . This pulls the control pin voltage up with $V_{CC}$ as it rises. Once the voltage is HIGH, the pull-up device will keep the pin HIGH until intentionally pulled LOW, preventing the false EOM marker. Since this anomaly depends on factors such as the capacitance of the user's printed circuit board, not all circuit designs will exhibit the spurious marker. However, it is recommended that the capacitor is included for design reliability. A more detailed explanation and resolution of this occurrence is described in Application Information. ### **ISD1200 SERIES PHYSICAL DIMENSIONS** Figure 5: 28-Lead 0.600-Inch Plastic Dual Inline Package (PDIP) (P) Table 12: Plastic Dual Inline Package (PDIP) (P) Dimensions | | INCHES | | | | MILLIMETERS | | |----|--------|-------|-------|-------|-------------|-------| | | Min | Nom | Max | Min | Nom | Max | | А | 1,445 | 1,450 | 1,455 | 36.70 | 36,83 | 36,96 | | B1 | | 0,150 | | | 3.81 | | | B2 | 0,065 | 0.070 | 0.075 | 1,65 | 1.78 | 1,91 | | C1 | 0,600 | | 0,625 | 15.24 | | 15,88 | | C2 | 0,530 | 0,540 | 0,550 | 13,46 | 13.72 | 13,97 | | D | | | 0.19 | | | 4.83 | | D1 | 0.015 | | | 0.38 | | | | E | 0.125 | | 0,135 | 3.18 | | 3,43 | | F | 0,015 | 0.018 | 0.022 | 0.38 | 0.46 | 0,56 | | G | 0.055 | 0,060 | 0,065 | 1,40 | 1.52 | 1,65 | | Н | | 0,100 | | | 2,54 | | | J | 0,008 | 0.010 | 0.012 | 0.20 | 0.25 | 0,30 | | S | 0.070 | 0.075 | 0,080 | 1.78 | 1.91 | 2.03 | | q | 0° | | 15° | 0° | | 15° | **NOTE:** Lead coplanarity to be within 0.005 inches. Figure 6: 28-Lead 0.300-Inch Plastic Small Outline Integrated Circuit (SOIC) (S) Table 13: Plastic Small Outline Integrated Circuit (SOIC) (S) Dimensions | | INCHES | | | MILLIMETERS | | | |---|--------|-------|--------|-------------|-------|-------| | | Min | Nom | Max | Min | Nom | Max | | А | 0.701 | 0,706 | 0.711 | 17,81 | 17,93 | 18.06 | | В | 0.097 | 0,101 | 0.104 | 2,46 | 2,56 | 2.64 | | С | 0,292 | 0,296 | 0,299 | 7,42 | 7,52 | 7,59 | | D | 0,005 | 0,009 | 0,0115 | 0.127 | 0.22 | 0.29 | | E | 0.014 | 0.016 | 0.019 | 0.35 | 0,41 | 0.48 | | F | | 0.050 | | | 1,27 | | | G | 0,400 | 0,406 | 0,410 | 10,16 | 10.31 | 10.41 | | Н | 0.024 | 0.032 | 0,040 | 0,61 | 0.81 | 1.02 | **NOTE:** Lead coplanarity to be within 0.004 inches. Figure 7: ISD1200 Series Bonding Physical Layout<sup>1</sup> #### ISD1200X - Die DimensionsX: 172.2 ±1 milsY: 138.2 ±1 mils - II. Die Thickness<sup>(2)</sup> $17.5 \pm 1 \text{ mils}$ - Pad Opening 88 x 112 microns 3.46 x 4.41 mils - 1. The backside of die is internally connected to $V_{SS}$ . It **MUST NOT** be connected to any other potential or damage may occur. - 2. Die thickness is subject to change please contact ISD factory for status. Table 14: ISD1200 Series PIN/PAD Designations, with Respect to Die Center (µm) | Pin | Pin Name | X Axis | Y Axis | |------------------|--------------------------------------|---------|---------| | A0 | Address 0 | -1364.0 | 1589,6 | | A1 | Address 1 | -1648.4 | 1589.6 | | A2 | Address 2 | -1816.4 | 1589.6 | | A3 | Address 3 | -2013.6 | 1515.6 | | A4 | Address 4 | -2013.6 | 1337.6 | | A5 | Address 5 | -2013.6 | 1129.6 | | A6 | Address 6 | -2013.6 | -831.2 | | A7 | Address 7 | -2013.6 | -1022.0 | | NC | No Connect | -2013.6 | -1361.6 | | $V_{SSD}$ | V <sub>SS</sub> Digital Power Supply | -1893.6 | -1588.0 | | $V_{SSA}$ | V <sub>SS</sub> Analog Power Supply | -357.6 | -1588.0 | | SP+ | Speaker Output + | -17.2 | -1512.8 | | SP- | Speaker Output – | 412.4 | -1512.8 | | V <sub>CCA</sub> | V <sub>CC</sub> Analog Power Supply | 780.0 | -1552.4 | | MIC | Microphone Input | 992.0 | -1590.0 | | MIC REF | Microphone Reference | 1169.2 | -1590.0 | | AGC | Automatic Gain Control | 1978.4 | -1590.0 | | ANA IN | Analog Input | 2005.6 | -1196.4 | | ana out | Analog Output | 1991.2 | -995.2 | | PLAYL | Level-Activated Playback | 2014.4 | 1224.4 | | PLAYE | Edge-Activated Playback | 2014.4 | 1392.8 | | RECLED | Record LED Output | 2012.4 | 1587,6 | | XCLK | No Connect (optional) | 1581.2 | 1589,6 | | REC | Record | 752.8 | 1589,6 | | V <sub>CCD</sub> | V <sub>CC</sub> Digital Power Supply | -48.0 | 1545.2 | **NOTE:** Die dimensions and pin/pad positions may be subject to change. Please contact ISD Sales Offices or Representatives to verify current or future specifications. ### **ORDERING INFORMATION** #### **Product Number Descriptor Key** When ordering ISD1200 series devices, please refer to the following valid part numbers. | Part Number | Part Number | |-------------|-------------| | ISD1210P | ISD1212P | | ISD1210S | ISD1212S | | ISD1210X | ISD1212X | For the latest product information, access ISD's worldwide website at http://www.isd.com.