

## SINGLE-CHIP, MULTIPLE-MESSAGE

## **VOICE RECORD/PLAYBACK DEVICE**

**10.6- TO 32-SECONDS DURATION** 



## TABLE OF CONTENTS

| 1. | GENERAL DESCRIPTION                                                  | 3  |
|----|----------------------------------------------------------------------|----|
| 2. | FEATURES                                                             | 3  |
| 3. | BLOCK DIAGRAM                                                        | 5  |
| 4. | PIN CONFIGURATION                                                    | 6  |
| 5. | PIN DESCRIPTION                                                      | 7  |
| 6. | FUNCTIONAL DESCRIPTION                                               | 9  |
|    | 6.1. Address Trigger (NORM) Operation                                | 9  |
|    | 6.1.1. Record (REC) Operation                                        | 9  |
|    | 6.1.2. Edge-triggered Playback ( PlayE ) Operation                   |    |
|    | 6.1.3. Level- triggered Playback (PlayL)Operation                    |    |
|    | 6.1.4. Playback (Supersedes Record) Operation                        | 12 |
|    | 6.1.5. XCLK Feature                                                  | 13 |
|    | 6.2. Direct Trigger ( MODE ) Operation                               | 13 |
| (  | 6.3. Other Operations                                                | 15 |
|    | 6.3.1. Rosc Operation                                                | 15 |
|    | 6.3.2. LED Operation                                                 | 15 |
|    | 6.3.3. Feed-Through mode Operation                                   |    |
|    | 6.3.4. Power-On Playback Operation                                   | 15 |
|    | 6.3.5. Automatic Single Message Playback                             |    |
|    | 6.3.6. Power is interrupted Abruptly                                 | 16 |
| 7. | ABSOLUTE MAXIMUM RATINGS <sup>[1]</sup>                              | 17 |
|    | 7.1 Operating Conditions                                             | 17 |
| 8. | ELECTRICAL CHARACTERISTICS                                           | 18 |
| ł  | 8.1. DC Parameters                                                   | 18 |
| ł  | 8.2. AC Parameters                                                   | 19 |
| 9. | TYPICAL APPLICATION CIRCUIT                                          | 20 |
| 10 | ). PACKAGING                                                         | 22 |
|    | 10.1 28-Lead 300-Mil Plastic Small Outline Integrated Circuit (SOIC) | 22 |
| 11 | . ORDERING INFORMATION                                               | 23 |
| 12 | 2. VERSION HISTORY                                                   | 24 |



## 1. GENERAL DESCRIPTION

Winbond's ISD1916 ChipCorder<sup>®</sup> is a new single-chip multiple-message record/playback series with dual operating modes (address trigger and direct trigger) with wide operating voltage ranging from 2.4V to 5.5V. The sampling frequency can be selected from 4 to 12 kHz via an external resistor, which also determines the duration from 10.6 to 32 seconds. The device is designed for mostly standalone applications, and of course, it can be manipulated by a microcontroller, if necessary.

The two operating modes are address trigger and direct trigger. While in address trigger mode, both record and playback operations are manipulated according to the start address and end address specified through the start address and end address pins. However, in direct trigger mode, the device can configure the memory up to as many as eight equal messages, pending upon the fixed message configuration settings. With the record or playback feature being pre-selected, each message can be randomly accessed via its message control pin.

The device has a selectable differential microphone input with AGC feature or single-ended analog input, Analn, under feed-through mode. Its differential Class D PWM speaker driver can directly drive a typical speaker or buzzer.

## 2. FEATURES

The ISD1916 is a multiple messages record/playback device with two operational modes: address trigger (**NORM**) and direct trigger ( $\overline{MODE}$ ). The analog inputs and the outputs are:

- Supply voltage: 2.4V to 5.5V.
- External resistor, Rosc, selects sampling frequency and duration.

| Sampling Frequency | 12 kHz  | 8 kHz | 6.4 kHz | 5.3 kHz | 4 kHz  |
|--------------------|---------|-------|---------|---------|--------|
| Rosc               | 53.3 KΩ | 80 KΩ | 100 KΩ  | 120 KΩ  | 160 KΩ |

- Mic+/Mic- : differential microphone inputs.
- AGC : automatic gain control for microphone preamp circuit.
- FT : feed-through the Analn signal to the speaker outputs while Analn is converted from MIC+.
- When both FT and recording are active, device will record Analn signal into memory with Analn signal output to speaker simultaneously.
- SP+/SP-: Class-D PWM differential speaker drivers.
- **IED** : during recording, LED is on.
- Automatically power down after each operation cycle.
- Playback takes precedence over the recording operation.
- Temperature option: -40°C to +85°C (Industrial)
- Packaging: available in SOIC only



- 2.1. Address trigger operational mode
  - While in **NORM** mode, flexible message duration is defined by start address and end address.
  - Utilize four start addresses (S0, S1, S2 & S3) and four end addresses (E0, E1, E2 & E3) to specific the message duration.
  - **REC** : Level-hold or Edge-trigger (toggle on-off) recording from start to end addresses.
  - **PLAYE** : Edge-trigger playback from start to end addresses and stops at EOM marker, if EOM is prior to end address. Toggle on-off.
  - **PLAYL** : Level-hold playback from start to end addresses. Also, if constantly Low, device will loop playback from start to end addresses.
- 2.2. Direct trigger operational mode
  - While **MODE** is active, utilizing, **FMC1**, **FMC2** & **FMC3**, the device reconfigures some pins to adapt various (1 to 8) fixed equal message configurations for random access and pre-defines the fixed message duration accordingly.
  - The control pins are:  $\overline{M1} \sim \overline{M8}$  (message activation) and  $\overline{R}/P$  (record or playback selection).
  - The record or playback operation is pre-defined by the  $\overline{R}/P$  pin.
  - Each message can be randomly accessed via its message control pin  $(\overline{M1} \sim \overline{M8})$  and the desired operation is facilitated accordingly.

## 3. BLOCK DIAGRAM





## 4. PIN CONFIGURATION



- 6 -



## 5. PIN DESCRIPTION

| PIN NAME          | PIN #    | 1/0 | FUNCTION                                                                                                                                                          |  |  |  |  |
|-------------------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| V <sub>SSD</sub>  | 1        | I   | Digital Ground: Ground path for digital circuits.                                                                                                                 |  |  |  |  |
| S0 / M1           | 2        | I   | <b>S0</b> <sup>[1]</sup> : In <b>Norm</b> mode, Start Address Bit 0.                                                                                              |  |  |  |  |
|                   |          |     | $\overline{M1}$ : When $\overline{MODE}$ is active, low active operation on 1 <sup>st</sup> Message. Internal pull-up                                             |  |  |  |  |
|                   |          |     | & debounce existed.                                                                                                                                               |  |  |  |  |
| S1 / M2           | 3        | I   | S1 <sup>[1]</sup> : In Norm mode, Start Address Bit 1.                                                                                                            |  |  |  |  |
|                   |          |     | $\overline{M2}$ : When $\overline{MODE}$ is active, low active operation on 2 <sup>nd</sup> Message. Internal pull-up                                             |  |  |  |  |
|                   |          |     | & debounce existed.                                                                                                                                               |  |  |  |  |
| S2 / M3           | 4        | I   | S2 <sup>[1]</sup> : In Norm mode, Start Address Bit 2.                                                                                                            |  |  |  |  |
|                   |          |     | $\overline{M3}$ : When $\overline{MODE}$ is active, low active operation on $3^{rd}$ Message. Internal pull-up                                                    |  |  |  |  |
|                   |          |     | & debounce existed.                                                                                                                                               |  |  |  |  |
| S3 / M4           | 5        | I   | S3 <sup>[1]</sup> : In Norm mode, Start Address Bit 3.                                                                                                            |  |  |  |  |
|                   |          |     | $\overline{M4}$ : When $\overline{MODE}$ is active, low active operation on 4 <sup>th</sup> Message. Internal pull-up                                             |  |  |  |  |
|                   |          |     | & debounce existed.                                                                                                                                               |  |  |  |  |
| PLAYL / FMC1      | 6        | I   | <b>PLAYL</b> : In Norm mode, low active input, Level-hold playback start to end                                                                                   |  |  |  |  |
|                   |          |     | addresses, debounce & internal pull-up existed. Holding <b>PLAYL</b> Low constantly will                                                                          |  |  |  |  |
|                   |          |     | perform looping playback function from start to end addresses with insignificant                                                                                  |  |  |  |  |
|                   |          |     | dead time between messages regardless of sampling frequencies.                                                                                                    |  |  |  |  |
|                   |          |     | FMC1: When MODE is active, FMC1, together with FMC2 & FMC3, setup                                                                                                 |  |  |  |  |
| .—                | 7        |     | various fixed-message configurations.<br>E0 <sup>[1]</sup> : In Norm mode, End Address Bit 0.                                                                     |  |  |  |  |
| E0 / M5           | 1        | 1   |                                                                                                                                                                   |  |  |  |  |
|                   |          |     | $\overline{M5}$ : When $\overline{MODE}$ is active, low active operation on 5 <sup>th</sup> Message. Internal pull-up & debounce existed.                         |  |  |  |  |
| V <sub>SSA</sub>  | 8        | 1   | Analog Ground: Ground path for analog circuits.                                                                                                                   |  |  |  |  |
| E1/M6             | 9        | 1   | E1 <sup>[1]</sup> : In Norm mode, End Address Bit 1.                                                                                                              |  |  |  |  |
| E1/ M6            | Ŭ        |     | $\overline{M6}$ : When $\overline{MODE}$ is active, low active operation on 6 <sup>th</sup> Message. Internal pull-up                                             |  |  |  |  |
|                   |          |     | & debounce existed.                                                                                                                                               |  |  |  |  |
| E2 / M7           | 10       |     | E2 <sup>[1]</sup> : In Norm mode, End Address Bit 2.                                                                                                              |  |  |  |  |
|                   |          |     | <b>M7</b> : When <b>MODE</b> is active, low active operation on 7 <sup>th</sup> Message. Internal pull-up                                                         |  |  |  |  |
|                   |          |     | & debounce existed.                                                                                                                                               |  |  |  |  |
| E3 / M8           | 11       | 1   | E3 <sup>[1]</sup> : In Norm mode, End Address Bit 3.                                                                                                              |  |  |  |  |
|                   |          |     | <b>M8</b> : When <b>MODE</b> is active, low active operation on 8 <sup>th</sup> Message. Internal pull-up                                                         |  |  |  |  |
|                   |          |     | & debounce existed.                                                                                                                                               |  |  |  |  |
| V <sub>SSP2</sub> | 12       |     | Ground: Ground for negative PWM speaker driver.                                                                                                                   |  |  |  |  |
| SP-               | 13       | 0   | SP-: Negative signal of the differential Class-D PWM speaker outputs. This output,                                                                                |  |  |  |  |
|                   |          |     | together with the SP+, is used to drive an $8\Omega$ speaker directly.                                                                                            |  |  |  |  |
|                   | 14       |     | <b>Speaker Power Supply</b> : Power supply for PWM speaker drivers.<br><b>SP+</b> : Positive signal of the differential Class-D PWM speaker outputs. This output, |  |  |  |  |
| 367               | SP+ 15 O |     | together with the SP-, is used to drive an $8\Omega$ speaker directly.                                                                                            |  |  |  |  |
| V <sub>SSP1</sub> | 16       | 1   | Ground: Ground for positive PWM speaker driver.                                                                                                                   |  |  |  |  |
| AGC               | 17       | I   | Automatic Gain Control (AGC): The AGC adjusts the gain of the microphone                                                                                          |  |  |  |  |
|                   |          |     | preamplifier circuitry.                                                                                                                                           |  |  |  |  |
| MIC+ / Analn      | 18       | I   | MIC+ : Non-inverting input of the differential microphone signal.                                                                                                 |  |  |  |  |
|                   |          |     | • Analn : When FT is selected, the MIC+ input is configured to a single-ended                                                                                     |  |  |  |  |
|                   |          |     | input with 1Vp-p maximum input amplitude and feed-through to the speaker                                                                                          |  |  |  |  |
|                   |          |     | outputs.                                                                                                                                                          |  |  |  |  |

## **FEES winbond**

| PIN NAME         | PIN # | 1/0 |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                  | FUNCTIO          | N                                    |        |  |  |  |
|------------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------|--------|--|--|--|
| MIC-             | 19    | I   | MIC- : Inverting i<br>MIC- pin is disable                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                  |                  | phone signal. While <b>FT</b> is ena | abled, |  |  |  |
| Rosc             | 20    | I   | <b>Oscillator Resistor</b> : Connect an external resistor from this pin to V <sub>SSA</sub> to select the internal sampling frequency.                                                                                                                                                                                                   |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
| V <sub>CCA</sub> | 21    | I   | Analog Power S                                                                                                                                                                                                                                                                                                                           | Analog Power Supply: Power supply for analog circuits.                                                                                                                                                                                           |                  |                                      |        |  |  |  |
| LED              | 22    | 0   |                                                                                                                                                                                                                                                                                                                                          | <b>ED output</b> : During recording, this output is Low. Also, <b>LED</b> pulses Low nomentarily at the end of playback.                                                                                                                         |                  |                                      |        |  |  |  |
| PLAYE / FMC2     | 23    | I   | PLAYE       In Norm mode, low active input, edge-trigger playback from start to end addresses & toggle on-off. Debounce & internal pull-up existed.         FMC2       When MODE is active, FMC2, together with FMC1 & FMC3, setup                                                                                                       |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
|                  |       |     | various fixed-message configurations.                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
| REC / R/P        | 24    | I   | low active, recor existed.                                                                                                                                                                                                                                                                                                               | <b>REC</b> : In <b>Norm</b> mode, level-hold (after 1 sec holding) or edge-trigger (toggle on-off), low active, recording from start to end addresses. Debounce & internal pull-up existed.<br><b>R</b> / <b>P</b> (When <b>MODE</b> is active): |                  |                                      |        |  |  |  |
|                  |       |     | <ul> <li>When R/P is set to Low, level-hold record operation is selected.</li> </ul>                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
|                  |       |     | <ul> <li>When R/P is set to Low, level-hold record operation is selected.</li> <li>When R/P is set to High, edge-trigger &amp; toggle on-off playback operation is selected.</li> </ul>                                                                                                                                                  |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
| XCLK / FMC3      | 25    | I   | <b>External Clock</b> : In <b>Norm</b> mode, low active and level-hold input. As <b>XCLK</b> activated, Rosc pin accepts external clock input signal, provided resistor at Rosc must be removed. Connecting this pin to High enables device running on internal clock via Rosc resistor. If not used, <b>XCLK</b> must be at high level. |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
|                  |       |     | When <b>MODE</b> is active, <b>FMC3</b> , together with <b>FMC1</b> & <b>FMC2</b> , setup various fixed-<br>message configurations.                                                                                                                                                                                                      |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
| FT               | 26    | I   |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                  | ut, Level-hold,  | debounce & Internal pull-up req      | uired. |  |  |  |
|                  |       |     | When <b>FT</b> is selected, the MIC+ input is configured to a single-ended input with 1Vp-p maximum input amplitude and feed-through to the speaker outputs.                                                                                                                                                                             |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
| Norm / MODE      | 27    |     | Level-hold input.                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
|                  |       |     |                                                                                                                                                                                                                                                                                                                                          | •                                                                                                                                                                                                                                                | •                | tes under Address trigger conditi    |        |  |  |  |
|                  |       |     |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                  |                  | tes under direct trigger conditior   |        |  |  |  |
|                  |       |     | device reconfigures its pin definitions to fit various fixed-message configurations<br>utilizing FMC1 , FMC2 & FMC3 pins as below table.                                                                                                                                                                                                 |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
|                  |       |     | FMC3                                                                                                                                                                                                                                                                                                                                     | FMC2                                                                                                                                                                                                                                             | FMC1             | # of fixed messages                  |        |  |  |  |
|                  |       |     | 0 0 0 1                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
|                  |       |     | 0                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                | 1                | 2                                    |        |  |  |  |
|                  |       |     | 0 1 0 3                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                  |                  |                                      |        |  |  |  |
|                  |       |     | 0                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                | 1                | 4                                    |        |  |  |  |
|                  |       |     | 1                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                | 0                | 5                                    |        |  |  |  |
|                  |       |     | 1                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                | 0                | <u> </u>                             |        |  |  |  |
|                  |       |     | 1                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                | 1                | 8                                    |        |  |  |  |
| V <sub>CCD</sub> | 28    | I   | Digital Power Su                                                                                                                                                                                                                                                                                                                         | pply: Power s                                                                                                                                                                                                                                    | upply for digita | l circuits.                          |        |  |  |  |

 V<sub>CCD</sub>
 28
 I
 Digital Power Supply: Power supply for digital circuits.

 Notes: <sup>[1]</sup>: Address bits
 S0, S1, S2, S3, E0, E1, E2 & E3 are used to access the memory location.



## 6. FUNCTIONAL DESCRIPTION

There are two operational modes: address trigger (**NORM**) and direct trigger ( $\overline{\text{MODE}}$ ). After a new condition is selected on **NORM** /  $\overline{\text{MODE}}$ , the power must be cycled to enable it.

#### 6.1. ADDRESS TRIGGER (NORM ) OPERATION

The start address bits (**so**, **s1**, **s2** & **s3**) and end address bits (**Eo**, **E1**, **E2** & **E3**) are used to access the memory location and they can divide the memory into a maximum of 16 slots. As an example of I1916, they are defined as follows:

| S3<br>(E3) | S2<br>(E2) | S1<br>(E1) | S0<br>(E0) | Row # | I1916<br>Duration [s] |
|------------|------------|------------|------------|-------|-----------------------|
| 0          | 0          | 0          | 0          | 0     | 0                     |
| 0          | 0          | 0          | 1          | 8     | 1.0                   |
| 0          | 0          | 1          | 0          | 16    | 2.0                   |
| 0          | 0          | 1          | 1          | 24    | 3.0                   |
| 0          | 1          | 0          | 0          | 32    | 4.0                   |
| 0          | 1          | 0          | 1          | 40    | 5.0                   |
| 0          | 1          | 1          | 0          | 48    | 6.0                   |
| 0          | 1          | 1          | 1          | 56    | 7.0                   |
| 1          | 0          | 0          | 0          | 64    | 8.0                   |
| 1          | 0          | 0          | 1          | 72    | 9.0                   |
| 1          | 0          | 1          | 0          | 80    | 10.0                  |
| 1          | 0          | 1          | 1          | 88    | 11.0                  |
| 1          | 1          | 0          | 0          | 96    | 12.0                  |
| 1          | 1          | 0          | 1          | 104   | 13.0                  |
| 1          | 1          | 1          | 0          | 112   | 14.0                  |
| 1          | 1          | 1          | 1          | 120   | 15.0                  |

#### 6.1.1. Record (REC) Operation

• Low active input, level-hold for level-trigger or falling edge for edge-trigger with debounce required.

- For 8kHz sampling frequency, if **REC** is held at Low for a period equal to 1 sec or more, then level recording is activated. However, if **REC** is pulsed Low for less than 1 sec, then edge-trigger recording is initiated.
- For 6.4kHz sampling frequency, if **REC** is held at Low for a period equal to 1.25 sec or more, then level recording is activated. However, if **REC** is pulsed Low for less than 1.25 sec, then edge-trigger recording is initiated.
- Recording begins from the start address to end address and LED is on.
- Recording ceases whenever **REC** returns to High in level-hold mode or a subsequent lower going pulse appears while in edge-trigger mode or when end address is reached. Then an EOM marker is written at the end of message. And **LED** is off.
- Then the device will automatically power down.
- This pin has an internal pull-up device.
- Once REC is active, input on FT, NORM / MODE, S0, S1, S2, S3, E0, E1, E2 or E3 is illegal.



Fig. 1: Record–Level (REC) function till end address



Publication Release Date: September 11, 2007 - 10 - Revision 0



#### 6.1.2. Edge-triggered Playback (PlayE) Operation

- Low active input, edge-trigger, toggle on-off, debounce required.
- · Playback begins from the start address to end address or EOM, whichever is occurred first.
- At the end of message, **LED** pulses Low momentarily.
- Then device will automatically power down.
- During playback, a subsequent trigger terminates the playback operation. If EOM marker is not encountered, then **LED** will not pulses Low momentarily.
- This pin has an internal pull-up device.
- Once PlayE is active, input on PlayL, REC, FT, NORM/MODE, S0, S1, S2, S3, E0, E1, E2 or E3 is banned.



#### 6.1.3. Level- triggered Playback (PlayL) Operation

- Low active input, Level-hold, debounce required.
- Once active, playback begins from the start address and stops whenever **PlayL** returns to High. When an EOM is encountered, **LED** pulses Low momentarily.
- Then device will automatically power down.
- This pin has an internal pull-up device.
- Once PlayL is active, input on PlayE, REC, FT, NORM/MODE, S0, S1, S2, S3, E0, E1, E2 or E3 is prohibited.

Fig. 5: Playback–Level (PlayL) function





However, holding PlayL Low constantly will perform looping playback function, without power down, ٠ from start address to end address.



Fig. 6: Looping playback function via PlayL

#### 6.1.4. Playback (Supersedes Record) Operation

- Playback takes precedence over the Recording operation.
- If either PlayE or PlayL is activated during a recording cycle, the recording immediately ceases with • an EOM marker attached, and without power down, playback of the just-recorded message performs accordingly. Then device powers down.

Fig. 7: An example of Playback supersedes Record





#### 6.1.5. XCLK Feature

- When precision sampling frequency is required, external clock mode can be activated by setting XCLK to Low. Under such condition, the resistor at Rosc pin must be removed and the external clock signal must be applied to the Rosc pin. These conditions must be satisfied prior to any operations.
- However, when internal clock is used, **XCLK** must be linked to High.
- The external clock frequencies required for various sampling frequencies are listed in below table.

| XCLK         [MHz]         3.072         2.048         1.638         1.356 | 1.024 |
|----------------------------------------------------------------------------|-------|

## 6.2. DIRECT TRIGGER (MODE ) OPERATION

- The direct trigger is selected by the **MODE** pin. Once chosen, the supply voltage must be reset to allow the device to construct itself to the appropriate configuration by re-defining the function on the related control pins. Also, the mode change is only allowed while the device is in power down state and inhibited during an operation is in progress.
- Once direct trigger is activated, FMC1, FMC2 & FMC3 are utilized to select various (1 to 8) fixed message configurations <sup>[1]</sup>. Pending upon the arrangement on FMC1, FMC2 & FMC3, each divided message has approximate equal length of duration, which is related to the number of rows assigned as in below table.
- The record or playback operation is pre-defined by the **R**/**P** pin. Setting this pin to Low allows record operation while setting it to High enables playback operation.
- Each message can be randomly accessed via its message control pin ( $\overline{M1} \sim \overline{M8}$ ) and the desired operations are facilitated accordingly. Non-configured pins are automatically disabled and must be floated.

Notes: <sup>[1]</sup>: Number of fixed message arrangement with respect to FMC1, FMC2 & FMC3.

| FMC3 | FMC2 | FMC1 | # of fixed messages <sup>[1]</sup> |
|------|------|------|------------------------------------|
| 0    | 0    | 0    | 1                                  |
| 0    | 0    | 1    | 2                                  |
| 0    | 1    | 0    | 3                                  |



| 0 | 1 | 1 | 4 |
|---|---|---|---|
| 1 | 0 | 0 | 5 |
| 1 | 0 | 1 | 6 |
| 1 | 1 | 0 | 7 |
| 1 | 1 | 1 | 8 |

<sup>[2]</sup>: Number of memory **row arrangement** with respect to different number of fixed messages for ISD1916 (128 Rows). The non-configured Message control pins (Mx) will be disabled.

| # of Msg | M1  | M2 | M3 | M4 | M5 | M6 | M7 | M8 |
|----------|-----|----|----|----|----|----|----|----|
| 1        | 128 |    |    |    |    |    |    |    |
| 2        | 64  | 64 |    |    |    |    |    |    |
| 3        | 44  | 42 | 42 |    |    |    |    |    |
| 4        | 32  | 32 | 32 | 32 |    |    |    |    |
| 5        | 26  | 26 | 26 | 26 | 24 |    |    |    |
| 6        | 23  | 21 | 21 | 21 | 21 | 21 |    |    |
| 7        | 20  | 18 | 18 | 18 | 18 | 18 | 18 |    |
| 8        | 16  | 16 | 16 | 16 | 16 | 16 | 16 | 16 |

<sup>[3]</sup> : The **durations** for various fixed message configurations on 11916 device at 8 kHz sampling frequency are shown in below table.

| # of Msg | M1    | M2    | M3    | M4    | M5    | M6    | M7   | M8  |
|----------|-------|-------|-------|-------|-------|-------|------|-----|
| 1        | 16    |       |       |       |       |       |      |     |
| 2        | 8     | 8     |       |       |       |       |      |     |
| 3        | 5.5   | 5.25  | 5.25  |       |       |       |      |     |
| 4        | 4.0   | 4.0   | 4.0   | 4.0   |       |       |      |     |
| 5        | 3.25  | 3.25  | 3.25  | 3.25  | 3.0   |       |      |     |
| 6        | 2.875 | 2.625 | 2.625 | 2.625 | 2.625 | 2.625 |      |     |
| 7        | 2.50  | 2.25  | 2.25  | 2.25  | 2.25  | 2.25  | 2.25 |     |
| 8        | 2.0   | 2.0   | 2.0   | 2.0   | 2.0   | 2.0   | 2.0  | 2.0 |
|          |       |       |       |       |       |       |      |     |

#### Example of four Fixed-Message Configuration:





Publication Release Date: September 11, 2007 - 14 - Revision 0



Fig. 9: Playback Operation under FMC mode



#### 6.3. OTHER OPERATIONS

#### 6.3.1. Rosc Operation

- When the  $R_{OSC}$  varies from 53.3 K $\Omega$  to 160 K $\Omega,$  the sampling frequency changes from 12 to 4 kHz accordingly.
- When R<sub>OSC</sub> resistor value is changed during playback, the tone of a recorded message will alter either faster or slower.
- If the ground side of R<sub>OSC</sub> resistor is floated or tied to V<sub>CC</sub>, then the current operation will be freezed.
- The operation will resume when the resistor is connected back to ground.

#### 6.3.2. LED Operation

• **LED** turns on during recording. Also, **LED** pulses Low at the end of message. The Low period must be sufficiently greater than debounce time.

#### 6.3.3. Feed-Through mode Operation

- As FT is held Low, the Mic+ pin will be reconfigured as Analn input then the Analn signal will be transmitted to the speaker outputs. Under this mode, Mic- pin is not used (must be floated).
- After FT is enabled, If REC is triggered, then Analn signal will be recorded into memory while the Feed-Through path remains on.
- If **FT** is already enabled, activating either **PlayE** or **PlayL** will first disable the FT path then play the recorded message. Once playback completes, FT path will be resumed.
- During an operation, activating the  $\overline{FT}$  pin is not allowed.

#### 6.3.4. Power-On Playback Operation

• If **PlayE** is kept at Low during power turns on, the device plays message once, then powers down.



• If **PlayL** is held at Low during power turns on and constantly maintained at Low, the device will play the message repeatedly, with insignificant dead time between messages regardless of sampling frequencies. This status will sustain unless power is turned off or **PlayL** somehow returns to High.

#### 6.3.5. Automatic Single Message Playback

• If LED is connected to PlayE, once PlayE is triggered, then the device plays message repeatedly without power down between the looping playback. However, if PlayE is triggered again during playback, then playback will stop.

#### 6.3.6. Power is interrupted Abruptly

• During the device is in operation, it is strongly recommended that the supply power cannot be interrupted. Otherwise, it may cause the device to become malfunctioning.



## 7. ABSOLUTE MAXIMUM RATINGS <sup>[1]</sup>

#### ABSOLUTE MAXIMUM RATINGS

| CONDITION                                                    | VALUE                                  |
|--------------------------------------------------------------|----------------------------------------|
| Junction temperature                                         | 150°C                                  |
| Storage temperature range                                    | -65°C to +150°C                        |
| Voltage applied to any pins                                  | $(V_{SS} - 0.3V)$ to $(V_{CC} + 0.3V)$ |
| Voltage applied to Input pins (current limited to +/-20 mA)  | $(V_{SS} - 1.0V)$ to $(V_{CC} + 1.0V)$ |
| Voltage applied to output pins (current limited to +/-20 mA) | $(V_{SS} - 1.0V)$ to $(V_{CC} + 1.0V)$ |
| V <sub>CC</sub> – V <sub>SS</sub>                            | -0.3V to +7.0V                         |

<sup>[1]</sup> Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability and performance. Functional operation is not implied at these conditions.

## 7.1 OPERATING CONDITIONS

## **OPERATING CONDITIONS**

| CONDITION                                           | VALUE          |
|-----------------------------------------------------|----------------|
| Operating temperature range                         | 0°C to +50°C   |
| Operating voltage (V <sub>cc</sub> ) <sup>[1]</sup> | +2.4V to +5.5V |
| Ground voltage (V <sub>SS</sub> ) <sup>[2]</sup>    | 0V             |

 $^{[1]}V_{CC} = V_{CCA} = V_{CCD}$  $^{[2]}V_{SS} = V_{SSA} = V_{SSD}$ 



## 8. ELECTRICAL CHARACTERISTICS

#### 8.1. DC PARAMETERS

After design is finalized, need Design engineering's help to update the actual values on this DC Parameter table and the timing parameters.

| PARAMETER                                             | SYMBOL             | MIN <sup>[2]</sup> | TYP <sup>[1]</sup> | <b>MAX</b> <sup>[2]</sup> | UNITS    | CONDITIONS                                             |  |
|-------------------------------------------------------|--------------------|--------------------|--------------------|---------------------------|----------|--------------------------------------------------------|--|
| Input Low Voltage                                     | V <sub>IL</sub>    |                    |                    | 0.3xVcc                   | V        |                                                        |  |
| Input High Voltage                                    | V <sub>IH</sub>    | 0.7xVcc            |                    |                           | V        |                                                        |  |
| Output Low Voltage                                    | V <sub>OL</sub>    |                    |                    | 0.3xVcc                   | V        | I <sub>OL</sub> = 4.0 mA <sup>[3]</sup>                |  |
| Output High Voltage                                   | V <sub>OH</sub>    | 0.7xVcc            |                    |                           | V        | $I_{OH} = -1.6 \text{ mA}^{[3]}$                       |  |
| Standby Current                                       | I <sub>STBY</sub>  |                    | 1                  | 10                        | μA       | [4] [5]                                                |  |
| Record Current                                        | I <sub>REC</sub>   |                    | 20                 | 30                        | mA       | $V_{\rm CC} = 5.5 V^{[4][5]}$                          |  |
| Playback Current                                      | I <sub>PLAY</sub>  |                    | 20                 | 30                        | mA       | $V_{\rm CC}$ = 5.5V, no load <sup>[4] [5]</sup>        |  |
| Pull-up device for <b>REC</b> , <b>PlayE</b> ,        | R <sub>PU1</sub>   |                    | 600                |                           | kΩ       |                                                        |  |
| <b>PlayL</b> , <b>FT</b> & <b>M1</b> ∼ <b>M8</b> pins |                    |                    |                    |                           |          |                                                        |  |
| MIC+ Input Resistance                                 | R <sub>MICP</sub>  |                    | 18                 |                           | KΩ       |                                                        |  |
| MIC- Input Resistance                                 | R <sub>MICN</sub>  |                    | 18                 |                           | KΩ       |                                                        |  |
| Analn Input Resistance                                | R <sub>ANAIN</sub> |                    | 42                 |                           | KΩ       |                                                        |  |
| MIC Differential Input                                | V <sub>IN1</sub>   | 15                 |                    | 300                       | mV       | Peak-to-peak                                           |  |
| Analn Input                                           | V <sub>IN2</sub>   |                    |                    | 1                         | V        | Peak-to-peak                                           |  |
| Gain from MIC to SP+/-                                | A <sub>MSP</sub>   | 6                  |                    | 40                        | dB       | V <sub>IN</sub> = 15~300 mVp-p,                        |  |
|                                                       |                    |                    |                    |                           |          | AGC = 4.7 $\mu$ F,                                     |  |
| Gain from Analn to SP+/-                              | A <sub>ASP</sub>   |                    | 0                  |                           | dB       | $V_{CC} = 2.4V \sim 5.5V$<br>$V_{CC} = 2.4V \sim 5.5V$ |  |
| Output Load Impedance                                 | R <sub>SPK</sub>   | 8                  | 0                  |                           | <u>α</u> | Speaker load                                           |  |
| Speaker Output Power                                  | Pout               |                    | 670                |                           | mW       | $V_{DD} = 5.5 V$ 1Vp-p,                                |  |
| opeaner output i ower                                 | 1 Out              |                    | 313                |                           | mW       | $V_{DD} = 4.4 V$ 1 kHz sine                            |  |
|                                                       |                    |                    | 117                |                           | mW       | $V_{DD} = 3 V$ wave at                                 |  |
|                                                       |                    |                    | 49                 |                           | mW       | $V_{DD}$ = 2.4 V Analn. $R_{SPK}$<br>= 8 $\Omega$      |  |
| Speaker Output Voltage                                | V <sub>OUT1</sub>  |                    | V <sub>DD</sub>    |                           | V        | $R_{SPK}$ = 8 $\Omega$ Speaker,                        |  |
|                                                       | Typical buzzer     |                    | Typical buzzer     |                           |          |                                                        |  |
| Total Harmonic Distortion                             | THD                |                    | 1                  |                           | %        | 15 mV p-p 1 kHz sine<br>wave, Cmessage<br>weighted     |  |
|                                                       |                    |                    |                    |                           |          |                                                        |  |

Notes: <sup>[1]</sup> Typical values  $@V_{CC} = 5.5V$ ,  $T_A = 25^\circ$  and sampling frequency (Fs) at 8 kHz, unless stated.

<sup>[2]</sup> Not all specifications are 100 percent tested. All Min/Max limits are guaranteed by Winbond via design, electrical testing and/or characterization.

<sup>[3]</sup> LED output during recording.

 V<sub>CCA</sub>, V<sub>CCD</sub> and V<sub>CCP</sub> are connected together. Also, V<sub>SSA</sub>, V<sub>SSD</sub>, V<sub>SSP1</sub> and V<sub>SSP2</sub> are linked together.
 All required control pins must be at appropriate status. External components are biased under a separated power supply.



### 8.2. AC PARAMETERS

| CHARACTERISTIC <sup>[1]</sup> | SYMBOL               | MIN <sup>[2]</sup> | TYP    | MAX <sup>[2]</sup> | UNIT | CONDITIONS |
|-------------------------------|----------------------|--------------------|--------|--------------------|------|------------|
|                               |                      |                    |        |                    | S    |            |
| Sampling Frequency            | Fs                   | 4                  |        | 12                 | kHz  | [3]        |
| Record Duration               | T <sub>REC</sub>     | 10.6               |        | 32                 | sec  | [3]        |
| Playback Duration             | T <sub>PLAY</sub>    | 10.6               |        | 32                 | sec  | [3]        |
| Debounce Time                 | T <sub>Deb</sub>     | 225k/F             |        |                    | msec | [3] [4]    |
|                               |                      | S                  |        |                    |      |            |
| Address Setup Time            | T <sub>ASet</sub>    | 30                 |        |                    | nsec |            |
| Address Hold Time             | T <sub>AHold</sub>   | 225k/F             |        |                    | msec | [3] [4]    |
|                               |                      | S                  |        |                    |      |            |
| FMC Setup Time                | T <sub>FSet</sub>    | 30                 |        |                    | nsec |            |
| Record Settle Time            | T <sub>Settle1</sub> |                    | 32k/Fs |                    | msec | [3] [4]    |
| Play Settle Time              | T <sub>Settle2</sub> |                    | 256k/F |                    | msec | [3] [4]    |
|                               |                      |                    | S      |                    |      |            |
| Delay from Record to Play     | T <sub>Settle3</sub> |                    | 128k/F |                    | msec | [3] [4]    |
|                               |                      |                    | S      |                    |      |            |
| Record Stop Time              | T <sub>Stop1</sub>   | 30                 |        |                    | nsec |            |
| LED Pulse Low Time            | T <sub>EOM</sub>     |                    | 256k/F |                    | msec | [3] [4]    |
|                               | -                    |                    | S      |                    |      |            |

Notes:

<sup>[1]</sup> Conditions are  $V_{CC}$  = 5.5V,  $T_A$  = 25°C and sampling frequency (F<sub>s</sub>) at 8kHz, unless specified.

<sup>[2]</sup> Not all specifications are 100 percent tested. All Min/Max limits are guaranteed by Winbond via design, electrical testing and/or characterization.

<sup>[3]</sup> When different  $F_s$  is applied, the value will change accordingly. Also, stability of internal oscillator may vary as much as  $\pm 10\%$  over the operating temperature and voltage ranges.

<sup>[4]</sup> k = 1000.



## 9. TYPICAL APPLICATION CIRCUIT

The following typical application examples on ISD1916 series are for references only. They make no representation or warranty that such applications shall be suitable for the use specified. It's customer's obligation to verify the design in its own system for the functionalities, voice quality, current consumption, and etc.

In addition, the below notes apply to the following application examples:

\* The suggested values are for references only. Depending on system requirements, they can be adjusted for functionalities, voice quality and degree of performance.

It is important to have a separate path for each ground and power back to the related terminals to minimize the noise. Besides, the power supplies should be decoupled as close to the device as possible.

Also, it is crucial to follow good audio design practices in layout and power supply decoupling. See recommendations in Application Notes from our websites.

Example #1: Operations via start and end addresses under address trigger mode (NORM)





#### Example #2: Fixed Message Configuration Operations under direct trigger mode (MODE)



#### Good Audio Design Practices

Winbond's ChipCorder are very high-quality single-chip voice recording and playback devices. To ensure the highest quality voice reproduction, it is important that good audio design practices on layout and power supply decoupling are followed. See Application Information links below for details.

Good Audio Design Practices

http://www.winbond-usa.com/products/isd\_products/chipcorder/applicationinfo/apin11.pdf

Single-Chip Board Layout Diagrams

http://www.winbond-usa.com/products/isd\_products/chipcorder/applicationinfo/apin12.pdf

It is strongly recommended that before any design or layout project starts, the designer should contact Winbond Sales Rep for the most update technical information and layout advice.



## 10. PACKAGING

10.1 28-LEAD 300-MIL PLASTIC SMALL OUTLINE INTEGRATED CIRCUIT (SOIC)



Plastic Small Outline Integrated Circuit (SOIC) Dimensions

|   | INCHES |       |        | MILLIMETERS |       |       |  |
|---|--------|-------|--------|-------------|-------|-------|--|
|   | Min    | Nom   | Max    | Min         | Nom   | Мах   |  |
| Α | 0.701  | 0.706 | 0.711  | 17.81       | 17.93 | 18.06 |  |
| В | 0.097  | 0.101 | 0.104  | 2.46        | 2.56  | 2.64  |  |
| С | 0.292  | 0.296 | 0.299  | 7.42        | 7.52  | 7.59  |  |
| D | 0.005  | 0.009 | 0.0115 | 0.127       | 0.22  | 0.29  |  |
| Е | 0.014  | 0.016 | 0.019  | 0.35        | 0.41  | 0.48  |  |
| F |        | 0.050 |        |             | 1.27  |       |  |
| G | 0.400  | 0.406 | 0.410  | 10.16       | 10.31 | 10.41 |  |
| Н | 0.024  | 0.032 | 0.040  | 0.61        | 0.81  | 1.02  |  |

Note: Lead coplanarity to be within 0.004 inches.

- 22 -



## 11. ORDERING INFORMATION

**Product Number Descriptor Key** 



When ordering ISD1916 devices, please refer to the above ordering scheme. Contact the local Winbond Sales Representatives for any questions and the availability.

For the latest product information, please contact the Winbond Sales/Rep or access Winbond's worldwide web site at <a href="http://www.winbond-usa.com">http://www.winbond-usa.com</a>

## **12. VERSION HISTORY**

| VERSION | DATE         | DESCRIPTION      |
|---------|--------------|------------------|
| 0       | Aug 11, 2007 | Initial revision |



Winbond products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Furthermore, Winbond products are not intended for applications wherein failure of Winbond products could result or lead to a situation wherein personal injury, death or severe property or environmental damage could occur.

Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales.

The contents of this document are provided only as a guide for the applications of Winbond products. Winbond makes no representation or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to discontinue or make changes to specifications and product descriptions at any time without notice. No license, whether express or implied, to any intellectual property or other right of Winbond or others is granted by this publication. Except as set forth in Winbond's Standard Terms and Conditions of Sale, Winbond assumes no liability whatsoever and disclaims any express or implied warranty of merchantability, fitness for a particular purpose or infringement of any Intellectual property.

The contents of this document are provided "AS IS", and Winbond assumes no liability whatsoever and disclaims any express or implied warranty of merchantability, fitness for a particular purpose or infringement of any Intellectual property. In no event, shall Winbond be liable for any damages whatsoever (including, without limitation, damages for loss of profits, business interruption, loss of information) arising out of the use of or inability to use the contents of this documents, even if Winbond has been advised of the possibility of such damages.

Application examples and alternative uses of any integrated circuit contained in this publication are for illustration only and Winbond makes no representation or warranty that such applications shall be suitable for the use specified.

The 100-year retention and 100K record cycle projections are based upon accelerated reliability tests, as published in the Winbond Reliability Report, and are neither warranted nor guaranteed by Winbond. This product incorporates SuperFlash<sup>®</sup>.

Information contained in this ISD<sup>®</sup> ChipCorder<sup>®</sup> datasheet supersedes all data for the ISD ChipCorder products published by ISD<sup>®</sup> prior to August, 1998.

This datasheet and any future addendum to this datasheet is(are) the complete and controlling ISD® ChipCorder® product specifications. In the event any inconsistencies exist between the information in this and other product documentation, or in the event that other product documentation contains information in addition to the information in this, the information contained herein supersedes and governs such other information in its entirety. This datasheet is subject to change without notice.

Copyright<sup>®</sup> 2005, Winbond Electronics Corporation. All rights reserved. ChipCorder<sup>®</sup> and ISD<sup>®</sup> are trademarks of Winbond Electronics Corporation. SuperFlash® is the trademark of Silicon Storage Technology, Inc. All other trademarks are properties of their respective owners.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.

Publication Release Date: September 11, 2007