

# Dual Mode DisplayPort™ to DVI/HDMI™ Electrical bridge (Level Shifter)

#### **Features**

- → Converts low-swing AC coupled differential input to HDMI™ rev 1.3 compliant open-drain current steering Rx terminated differential output
- → HDMI Level shifting operation up to 2.5Gbps per lane (250MHz pixel clock)
- → Integrated 50-ohm termination resistors for AC-coupled differential inputs.
- → Provide Output Squelch function to turn off TMDS common mode output buffer when TMDS clock is not present
- → Enable/Disable feature to turn off TMDS outputs to enter low-power state.
- → Output slew rate control on TMDS outputs to minimize EMI
- → Integrated Active / Passive DDC level shifters (3.3V source to 5V sink)
- → Transparent operation: no re-timing or configuration required
- → Level shifter for HPD signal from HDMI/DVI connector
- → Integrated pull-down on HPD\_sink input guarantees "input low" when no display is plugged in
- → 3.3V Power supply required
- → TMDS output enable control
- → ESD protection on all I/O pins
  - 4kV HBM
  - □ ±8kV contact ESD protection on the following pins
    - → OUT Dx±
    - → SDA\_SINK, SCL\_SINK
    - → HPD SINK
- → Packaging (Pb-free & Green available):
  - □ 48 TQFN, 7mm × 7mm (ZBE)

#### **Description**

Pericom Semiconductor's PI3VDP411LSA provides the ability to use a Dual-mode DisplayPort™ transmitter in HDMI™ mode. This flexibility provides the user a choice of how to connect to their favorite display. All signal paths accept AC coupled video signals. The PI3VDP411LSA converts this AC coupled signal into an HDMI rev 1.3 compliant signal with proper signal swing. This conversion is automatic and transparent to the user.

Output squelch function is provided for each channel. When output channel is enable (OE#=0) and operating, that TMDS pixel clock input signal determines whether the output is enabled. When no TMDS pixel clock is present, TMDS output channel will be disabled.

The PI3VDP411LSA supports up to 2.5Gbps, which provides 12-bits of color depth per channel, as indicated in HDMI rev 1.3.

## Pin Configuration (48-Pin TQFN)



09-0109 1 www.pericom.com PS9059 01/14/10



## **Block Diagram**





## **Pin Description**

| Pin                                     | Name       | I/O Type | Descriptions                                                                           |                                                               |          |                                                                                                       |  |  |  |
|-----------------------------------------|------------|----------|----------------------------------------------------------------------------------------|---------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------|--|--|--|
| 1, 5, 12, 18, 24,<br>27, 31, 36, 37, 43 | GND        | POWER    | GROUND                                                                                 | GROUND                                                        |          |                                                                                                       |  |  |  |
| 2, 11, 15, 21, 26, 33, 40, 46           | $V_{DD}$   | POWER    | POWER, 3.3V                                                                            | ñ10%                                                          |          |                                                                                                       |  |  |  |
| 3, 4                                    | SR0, SR1   | I        |                                                                                        |                                                               |          | ble connections to SRx pin are: resistor to 3.3V or $O(K\Omega)$ pull-LOW)                            |  |  |  |
| 6, 35                                   | NC         | О        | No Connect                                                                             |                                                               |          |                                                                                                       |  |  |  |
| 7                                       | HPD_SOURCE | 0        |                                                                                        |                                                               |          | (nominal) output signal. HPD_Sink input can be as Source will output no higher than 3.3V.             |  |  |  |
|                                         |            |          | 3.3V DDC Da                                                                            | ata I/O                                                       | . Pulled | l up by external termination to 3.3V.                                                                 |  |  |  |
|                                         |            |          | DDC_EN                                                                                 | DDC                                                           | BSEL     | DDC level shifter type                                                                                |  |  |  |
|                                         |            |          | Low                                                                                    | X                                                             |          | DISABLE DDC level shifter                                                                             |  |  |  |
|                                         |            |          |                                                                                        |                                                               |          | Passive level shifter ENABLE                                                                          |  |  |  |
| 8                                       | SDA_SOURCE | I/O      | High                                                                                   | Low                                                           |          | Connected to SDA_SINK through voltage-<br>limiting integrated NMOS passgate                           |  |  |  |
|                                         |            |          |                                                                                        | High High                                                     |          | Active level shifter ENABLE                                                                           |  |  |  |
|                                         |            |          | High                                                                                   |                                                               |          | Connected to SDA_SINK through bi-direction buffer                                                     |  |  |  |
|                                         |            |          | 3.3V DDC Da                                                                            | 3.3V DDC Data I/O. Pulled up by external termination to 3.3V. |          |                                                                                                       |  |  |  |
|                                         |            |          | DDC_EN DDCBSEL                                                                         |                                                               | BSEL     | DDC level shifter type                                                                                |  |  |  |
|                                         |            |          | Low                                                                                    | X                                                             |          | DISABLE DDC level shifter                                                                             |  |  |  |
| 9                                       | SCL_SOURCE | I/O      | High                                                                                   | Low                                                           |          | Passive level shifter ENABLE Connected to SCL_SINK through voltage- limiting integrated NMOS passgate |  |  |  |
|                                         |            |          | High                                                                                   | High                                                          |          | Active level shifter ENABLE Connected to SCL_SINK through bi-direction buffer                         |  |  |  |
|                                         |            |          | Active DDC l                                                                           | evel sh                                                       | ifter en | able pin. (internal 200KΩ pull-LOW)                                                                   |  |  |  |
|                                         |            |          | DDCBSEL                                                                                |                                                               | DDC 1    | path                                                                                                  |  |  |  |
| 10                                      | DDCBSEL    | I        | Low (0V)                                                                               |                                                               |          | e DDC level shifter                                                                                   |  |  |  |
|                                         |            |          |                                                                                        |                                                               | Active   | DDC level shifter                                                                                     |  |  |  |
| 13                                      | OUT_D4+    | О        | HDMI 1.3 compliant TMDS output. OUT_D4+ makes a differential output signal with OUT_D4 |                                                               |          |                                                                                                       |  |  |  |
| 14                                      | OUT_D4-    | О        | -                                                                                      | mplian                                                        | t TMD    | S output. OUT_D4- makes a differential output                                                         |  |  |  |
| 16                                      | OUT_D3+    | О        | HDMI 1.3 cos<br>signal with O                                                          | -                                                             |          | S output. OUT_D3+ makes a differential output                                                         |  |  |  |
| 17                                      | OUT_D3-    | О        | HDMI 1.3 cos<br>signal with O                                                          |                                                               |          | S output. OUT_D3- makes a differential output                                                         |  |  |  |



| Pin | Name     | I/O Type | Descriptions                                                                                                                                                                                                                                |                                                                                        |               |                                                                                                               |                  |  |  |
|-----|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------|------------------|--|--|
| 19  | OUT_D2+  | О        |                                                                                                                                                                                                                                             | HDMI 1.3 compliant TMDS output. OUT_D2+ makes a differential output signal with OUT_D2 |               |                                                                                                               |                  |  |  |
| 20  | OUT_D2-  | О        | HDMI 1.3 co                                                                                                                                                                                                                                 |                                                                                        | OS output     | . OUT_D2- makes a diff                                                                                        | erential output  |  |  |
| 22  | OUT_D1+  | О        | HDMI 1.3 co                                                                                                                                                                                                                                 |                                                                                        | OS output     | . OUT_D1+ makes a diff                                                                                        | ferential output |  |  |
| 23  | OUT_D1-  | О        | HDMI 1.3 co                                                                                                                                                                                                                                 |                                                                                        | OS output     | . OUT_D1- makes a diffe                                                                                       | erential output  |  |  |
|     |          |          | Enable for le                                                                                                                                                                                                                               | vel shifter patl                                                                       | h.            |                                                                                                               |                  |  |  |
|     |          |          | OE#                                                                                                                                                                                                                                         | IN_D Tern                                                                              | nination      | OUT_D Outputs                                                                                                 | ]                |  |  |
| 25  | OE#      | I        | 1                                                                                                                                                                                                                                           | > 100KΩ                                                                                |               | High-Z                                                                                                        | _                |  |  |
|     |          |          | 0                                                                                                                                                                                                                                           | 50Ω                                                                                    |               | Active                                                                                                        |                  |  |  |
|     |          |          | 5V DDC Clo                                                                                                                                                                                                                                  | ock I/O. Pulled                                                                        | l up by ex    | ternal termination to 5V                                                                                      | 7.               |  |  |
|     |          |          | DDC_EN                                                                                                                                                                                                                                      | DDCBSEL                                                                                | DDC le        |                                                                                                               |                  |  |  |
|     |          |          | Low                                                                                                                                                                                                                                         | X                                                                                      | DISAB         | LE DDC level shifter                                                                                          |                  |  |  |
| 28  | SCL_SINK | I/O      | High                                                                                                                                                                                                                                        | Low                                                                                    | Connec        | Passive level shifter ENABLE<br>Connected to SCL_SOURCE through voltage-<br>limiting integrated NMOS passgate |                  |  |  |
|     |          |          | High                                                                                                                                                                                                                                        | High                                                                                   | Active Connec | Active level shifter ENABLE Connected to SCL_SOURCE through bi- direction buffer                              |                  |  |  |
|     |          |          | 5V DDC Data I/O. Pulled up by external termination to 5V.                                                                                                                                                                                   |                                                                                        |               |                                                                                                               |                  |  |  |
|     |          |          | DDC_EN DDCBSEL DDC level shifter type                                                                                                                                                                                                       |                                                                                        |               |                                                                                                               |                  |  |  |
|     |          |          | Low                                                                                                                                                                                                                                         | X                                                                                      | -             | LE DDC level shifter                                                                                          |                  |  |  |
| 29  | SDA_SINK | I/O      | High                                                                                                                                                                                                                                        | Low                                                                                    | Connec        | Passive level shifter ENABLE<br>Connected to SDA_SOURCE through voltage<br>limiting integrated NMOS passgate  |                  |  |  |
|     |          |          | High                                                                                                                                                                                                                                        | High                                                                                   | Connec        | Active level shifter ENABLE Connected to SDA_SOURCE through bi- direction buffer                              |                  |  |  |
| 30  | HPD_SINK | I        | Low Frequency, 0V to 5V (nominal) input signal. This signal comes from the TMDS connector. Voltage High indicates "plugged" state; voltage low indicates "unplugged". HPD_SINK is pulled down by an integrated 100K ohm pull-down resistor. |                                                                                        |               |                                                                                                               |                  |  |  |
|     |          |          | Enables DD0                                                                                                                                                                                                                                 | C level shifter j                                                                      | path          |                                                                                                               |                  |  |  |
|     |          |          | DDC_EN                                                                                                                                                                                                                                      |                                                                                        |               | Passgate                                                                                                      |                  |  |  |
| 32  | DDC_EN   | I        | Low (0V)                                                                                                                                                                                                                                    |                                                                                        |               | Disable                                                                                                       |                  |  |  |
|     |          |          | High (3.3V)                                                                                                                                                                                                                                 | )                                                                                      |               | Enable                                                                                                        |                  |  |  |



| Pin | Name   | I/O Type                                                     | Descriptions                                                                           |  |  |  |  |  |
|-----|--------|--------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--|--|
|     |        |                                                              | TMDS clock detection setting                                                           |  |  |  |  |  |
|     |        |                                                              | Pulled up by external termination to 3.3V or short to GND.                             |  |  |  |  |  |
|     |        |                                                              | SQSEL Clock Monitor Pin                                                                |  |  |  |  |  |
| 34  | SQSEL  | I                                                            | Device monitor HDMI pixel clock on Pin38/39 (Channel IN_D1±)                           |  |  |  |  |  |
|     |        | Device monitor DVI pixel clock on Pin 47/48 (Channel IN_D4±) |                                                                                        |  |  |  |  |  |
| 38  | IN_D1- | I                                                            | Low-swing diff input from DP Tx outputs. IN_D1- makes a differential pair with IN_D1+. |  |  |  |  |  |
| 39  | IN_D1+ | I                                                            | Low-swing diff input from DP Tx outputs. IN_D1+ makes a differential pair with IN_D1   |  |  |  |  |  |
| 41  | IN_D2- | I                                                            | Low-swing diff input from DP Tx outputs. IN_D2- makes a differential pair with IN_D2+. |  |  |  |  |  |
| 42  | IN_D2+ | I                                                            | Low-swing diff input from DP Tx outputs. IN_D2+ makes a differential pair with IN_D2   |  |  |  |  |  |
| 44  | IN_D3- | I                                                            | Low-swing diff input from DP Tx outputs. IN_D3- makes a differential pair with IN_D3+. |  |  |  |  |  |
| 45  | IN_D3+ | I                                                            | Low-swing diff input from DP Tx outputs. IN_D3+ makes a differential pair with IN_D3   |  |  |  |  |  |
| 47  | IN_D4- | I                                                            | Low-swing diff input from DP Tx outputs. IN_D4- makes a differential pair with IN_D4+. |  |  |  |  |  |
| 48  | IN_D4+ | I                                                            | Low-swing diff input from DP Tx outputs. IN_D4+ makes a differential pair with IN_D4   |  |  |  |  |  |



#### Truth Table (Slew Rate control function)

| SR1 | SR0 | Rise/Fall Time (Typ) |
|-----|-----|----------------------|
| 1   | 1   | 140ps                |
| 1   | 0   | 130ps                |
| 0   | 1   | 120ps                |
| 0   | 0   | 110ps                |

## **Test Setup Condition**

 $V_{DD}$  = 3.3V, Ambient temperature 25°C

Rise/Fall time is from 20% to 80% on Rising/Falling edge

Date rate: 620 Mbps

Input: 1V differential peak-to-peak clock pattern

Equalization: 3dB

## **Table 1: OE Pin Description**

| OE#                       | Device State                                                                                                                                                                                                                                                               | Comments                                                                                                                                                                                                                                                                   |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Asserted (low voltage)    | Differential input buffers and output buffers enabled. Input impedance = $50\Omega$                                                                                                                                                                                        | Normal functioning state for IN_D to OUT_D level shifting function.                                                                                                                                                                                                        |
| Unasserted (high voltage) | Low-power state.  Differential input buffers and termination are disabled. Differential inputs are in a high impedance state.  OUT_D level-shifting outputs are disabled. OUT_D level-shifting outputs are in high impedance state. Internal bias currents are turned off. | Intended for lowest power condition when:  "No display is plugged in or "The level shifted data path is disabled HPD_SINK input and HPD_SOURCE output are not affected by OE# SCL_ SOURCE, SCL_SINK, SDA_SOURCE and SDA_SINK signals and functions are not affected by OE# |



## Absolute Maximum Ratings (Over operating free-air temperature range)

| Item                               | Rating                         |
|------------------------------------|--------------------------------|
| Supply Voltage to Ground Potential | 5.5V                           |
| All Inputs and Outputs             | -0.5V to V <sub>DD</sub> +0.5V |
| Ambient Operating Temperature      | -40 to +85°C                   |
| Storage Temperature                | -65 to +150°C                  |
| Junction Temperature               | 150°C                          |
| Soldering Temperature              | 260°C                          |

Stress beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device.

#### **Electrical Characteristics**

**Table: Power Supplies and Temperature Range** 

| Symbol                  | Parameter                                       | Min | Тур | Max | Units       | Comments   |
|-------------------------|-------------------------------------------------|-----|-----|-----|-------------|------------|
| V <sub>DD</sub>         | 3.3V Power supply                               | 3.0 | 3.3 | 3.6 | V           |            |
| $I_{CC}$                | Max Current                                     |     |     | 100 | mA          |            |
| I <sub>CC_squelch</sub> | Supply Current when no TMDS clock present       |     | 8   |     | mA          |            |
| I <sub>CCQ</sub>        | Standby Current                                 |     |     | 2   | mA          | OE# = HIGH |
| T <sub>CASE</sub>       | Case temperature range for operation with spec. | -40 |     | 85  | Celsius (°) |            |



| Table: Differential Input Characteristics for IN_Dx signals |                                      |       |     |       |       |                                                                                                                                                             |  |  |  |
|-------------------------------------------------------------|--------------------------------------|-------|-----|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol                                                      | Parameter                            | Min   | Тур | Max   | Units | Comments                                                                                                                                                    |  |  |  |
| T <sub>bit</sub>                                            | UI, Unit Interval                    | 360   |     |       | ps    | $T_{bit}$ is determined by the display mode. Nominal bit rate ranges from 250Mbps to 2.5Gbps per lane. Nominal Tbit at 2.5 Gbps = 400 ps. 360ps = 400ps-10% |  |  |  |
| V <sub>RX_DIFF</sub>                                        | Input Differential Voltage Level     | 0.175 |     | 1.200 | V     | See note 1 below                                                                                                                                            |  |  |  |
| T <sub>RX_EYE</sub>                                         | Minimum Eye Width at IN_D input pair | 8     |     |       | ps    | The level shifter may add a maximum of $0.02UI$ jitter $(400 * 0.02) = 8ps$                                                                                 |  |  |  |
| V <sub>CM-ACp-p</sub>                                       | AC Peak Common<br>Mode Input Voltage |       |     | 100   | mV    | See note 2 below                                                                                                                                            |  |  |  |
| Z <sub>RX_DC</sub>                                          |                                      | 40    | 50  | 60    | Ω     | Required IN_D+ as well as IN_D- DC impedance (50 ±20% tolerance).                                                                                           |  |  |  |
| Z <sub>RX-Bias</sub>                                        |                                      | 0     |     | 2.0   | V     | Intended to limit power-up stress on chipset's PCIE output buffers.                                                                                         |  |  |  |
| Z <sub>RX_HIGH-Z</sub>                                      |                                      | 100   |     |       | kΩ    | Differential inputs must be in a high impedance state when OE# is HIGH.                                                                                     |  |  |  |

<sup>1.</sup>  $V_{RX-DIFF} = 2x|V_{RX-D-}V_{RX-D-}|$  Applies to  $IN_Dx$  signals

 $V_{RX-CM-DC} = DC(avg)$  of  $|V_{RX-D+} + V_{RX-D-}|/2$ 

 $V_{CM\text{-}AC\text{-}p\text{-}p}$  includes all frequencies above 30 kHz.

#### **TMDS Outputs**

The level shifter's TMDS outputs are required to meet HDMI 1.3 specifications.

The HDMI 1.3 Specification is assumed to be the correct reference in instances where this document conflicts with the HDMI 1.3 specification.

<sup>2.</sup>  $V_{CM-AC-p-p} = |V_{RX-D} - V_{RX-D}|/2 - V_{RX-CM-DC}$ 



## Dual Mode DisplayPort™ to DVI/HDMI™ Electrical bridge (Level Shifter)

| Table 2: Differential Output Characteristics for TMDS_OUT signals |                                        |                        |                        |                        |       |                                                                                                                                                                                      |  |  |  |
|-------------------------------------------------------------------|----------------------------------------|------------------------|------------------------|------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol                                                            | Parameter                              | Min                    | Тур                    | Max                    | Units | Comments                                                                                                                                                                             |  |  |  |
| $V_{\mathrm{H}}$                                                  | Single-ended high level output voltage | V <sub>DD</sub> -10mV  | $V_{\mathrm{DD}}$      | V <sub>DD</sub> +10mV  | V     | $V_{\rm DD}$ is the DC termination voltage in the HDMI or DVI Sink. $V_{\rm DD}$ is nominally 3.3V                                                                                   |  |  |  |
| $V_L$                                                             | Single-ended low level output voltage  | V <sub>DD</sub> -600mV | V <sub>DD</sub> -500mV | V <sub>DD</sub> -400mV | V     | The open-drain output pulls down from $\ensuremath{V_{\mathrm{DD}}}.$                                                                                                                |  |  |  |
| V <sub>SWING</sub>                                                | Single ended output swing voltage      | 425                    | 500                    | 600                    | mV    | Swing down from TMDS termination voltage (3.3V $\pm 10\%$ )                                                                                                                          |  |  |  |
| $I_{OFF}$                                                         | Single-ended current in high-Z state   |                        |                        | 50                     | μΑ    | Measured with TMDS outputs pulled up to $V_{DD}$ Max $\_(3.6V)$ through $50\Omega$ resistors.                                                                                        |  |  |  |
| Tskew-intra                                                       | Intra-pair differential skew           |                        |                        | 30                     | ps    | This differential skew budget is in addition to the skew presented between D+ and D- paired input pins. HDMI revision 1.3 source allowable intrapair skew is 0.15 T <sub>bit</sub> . |  |  |  |
| T <sub>SKEW-INTER</sub>                                           | Inter-pair lane-to-lane output skew    |                        |                        | 100                    | ps    | This lane-to-lane skew budget is in addition to skew between differential input pairs                                                                                                |  |  |  |
| $\mathrm{T_{JIT}}$                                                | Jitter added to TMDS signals           |                        |                        | 25                     | ps    | Jitter budget for TMDS signals as<br>they pass through the level shifter.<br>25ps = 0.056 at 2.25 Gbps                                                                               |  |  |  |

#### TMDS output oscillation elimination

The inputs already incorporate a squelch circuit. Therefore, nothing is needed from application standpoint to eliminate TMDS output oscillation when there is no TMDS input present. The IC will do this automatically.

| Table 3: HPD Characteristics |                                          |     |     |                 |       |                                                                                                                                    |  |  |  |
|------------------------------|------------------------------------------|-----|-----|-----------------|-------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol                       | Parameter                                | Min | Тур | Max             | Units | Comments                                                                                                                           |  |  |  |
| V <sub>IH-HPD</sub>          | Input High Level                         | 2.0 | 5.0 | 5.3             | V     | Low-speed input changes state on cable plug/unplug                                                                                 |  |  |  |
| V <sub>IL-HPD</sub>          | HPD_sink Input Low<br>Level              | 0   |     | 0.8             | V     |                                                                                                                                    |  |  |  |
| I <sub>IN-HPD</sub>          | HPD_sink Input Leakage<br>Current        |     |     | 70              | μΑ    | Measured with HPD_sink at $V_{\text{IH-HPD}}$ max and $V_{\text{IL-HPD}}$ min                                                      |  |  |  |
| V <sub>OH-HPD</sub>          | HPD_source Output<br>High-Level          | 2.5 |     | V <sub>DD</sub> | V     | $V_{DD} = 3.3V \pm 10\%$<br>$I_{OH} = -4mA(MIN) / -8mA(MAX)$                                                                       |  |  |  |
| V <sub>OL-HPD</sub>          | HPD_source Output Low-<br>Level          | 0   |     | 0.4             | V     | $I_{OL} = 4mA(MIN) / 8mA(MAX)$                                                                                                     |  |  |  |
| T <sub>HPD</sub>             | HPD_sink to HPD_source propagation delay |     |     | 200             | ns    | Time from HPD_sink changing state to HPD_source changing state. Includes HPD_source rise/fall time                                 |  |  |  |
| T <sub>RF-HPDB</sub>         | HPD_source rise/ fall time               | 1   |     | 20              | ns    | Time required to transition from $V_{OH\text{-}HPDB}$ to $V_{OL\text{-}HPDB}$ or from $V_{OL\text{-}HPDB}$ to $V_{OH\text{-}HPDB}$ |  |  |  |



# **Dual Mode DisplayPort™ to DVI/HDMI™ Electrical bridge (Level Shifter)** Table 4: OE# Input and DDC\_EN

| Symbol            | Parameter             | Min | Тур | Max      | Units | Comments                                             |  |  |
|-------------------|-----------------------|-----|-----|----------|-------|------------------------------------------------------|--|--|
| $V_{\mathrm{IH}}$ | Input High Level      | 2.0 |     | $V_{DD}$ | V     | TMDS enable input changes state on cable plug/unplug |  |  |
| $V_{\mathrm{IL}}$ | Input Low Level       | 0   |     | 0.8      | V     |                                                      |  |  |
| $I_{IN}$          | Input Leakage Current |     |     | 10       | μΑ    | Measured with input at V <sub>IH-EN</sub> max and    |  |  |

 $V_{\text{IL-EN}}$  min

#### **Table 5: Termination Resistor**

| Symbol           | Parameter                         | Min  | Тур | Max | Units | Comments                                                  |
|------------------|-----------------------------------|------|-----|-----|-------|-----------------------------------------------------------|
| R <sub>HPD</sub> | HPD_sink input pulldown resistor. | 100K |     |     | Ω     | Guarantees HPD_sink is LOW when no display is plugged in. |

## Table 6: DDC I/O Voltage Levels (DDCBSEL = High)

| Symbol              | Parameter                            | Min | Тур  | Max  | Units | Comments                                                                                                                                    |
|---------------------|--------------------------------------|-----|------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Vol_src             | Output voltage Low on<br>Source side | 0.5 |      | 0.65 | V     | External pull-up to 3.3V from 1.5K $\Omega$ to 4.7K $\Omega$ ±5%, VOL_SRC - VIH_SRC > 50mV when pull up from 1.5K $\Omega$ to 4.7K $\Omega$ |
| V <sub>OL_SNK</sub> | Output voltage Low on<br>Sink side   |     |      | 0.20 | V     | External pull-up to 3.3V or 5V from 1.5K to $4.7 \mathrm{K} \pm 5\%$                                                                        |
| V <sub>IL_SRC</sub> | Input voltage Low on<br>Source side  |     | 0.45 | 0.48 | V     | External pull-up to 3.3V from 1.5K $\Omega$ to 4.7K $\Omega$ ±5%                                                                            |
| V <sub>IL_SNK</sub> | Input voltage Low on Sink side       |     | 1.5  |      | V     | External pull-up to 3.3V or 5V from 1.5K to $4.7K \pm 5\%$                                                                                  |

## **Table 7: SQSEL**

| Symbol            | Parameter        | Min | Тур | Max | Units | Comments                 |
|-------------------|------------------|-----|-----|-----|-------|--------------------------|
| $V_{\mathrm{IH}}$ | Input High Level |     | 3.3 |     | V     | External pull-up to 3.3V |
| $V_{IL}$          | Input Low Level  |     | 0   |     | V     | Short to GND             |



## Packaging Mechanical: 48-Pin TQFN (ZB)



09-0091

#### Note:

For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php

## **Ordering Information**

| Ordering Code   | Package Code | Package Type                 |
|-----------------|--------------|------------------------------|
| PI3VDP411LSAZBE | ZB           | Pb-free & Green, 48-pin TQFN |

- $1. \ \ Thermal\ characteristics\ can\ be\ found\ on\ the\ company\ web\ site\ at\ www.pericom.com/packaging/$
- 2. E = Pb-free and Green
- 3. Adding an X suffix = Tape/Reel

Pericom Semiconductor Corporation • 1-800-435-2336