### 2.5 V/3.3 V, 2-Bit Common Control Level Translator Bus Switch

## FEATURES

225 ps propagation delay through the switch
$4.5 \Omega$ switch connection between ports
Data rate 1.5 Gbps
2.5 V/3.3 V supply operation

Selectable level shifting/translation
Level translation
3.3 V to 2.5 V
3.3 V to 1.8 V
2.5 V to 1.8 V

Small signal bandwidth 710 MHz
8-lead SOT-23 package

## APPLICATIONS

### 3.3 V to 2.5 V voltage translation

3.3 V to 1.8 V voltage translation
2.5 V to 1.8 V voltage translation

Bus switching
Bus isolation
Hot swap
Hot plug
Analog switch applications

## GENERAL DESCRIPTION

The ADG3242 is a 2.5 V or 3.3 V , 2-bit, 2-port, common control digital switch. It is designed on a low voltage CMOS process, and provides low power dissipation, yet gives high switching speed and very low on resistance. This allows the inputs to be connected to the outputs without additional propagation delay or generating additional ground bounce noise.

These switches are enabled by means of a common bus enable $(\overline{\mathrm{BE}})$ input signal. This digital switch allows a bidirectional signal to be switched when on. In the off condition, signal levels up to the supplies are blocked.

This device is ideal for applications requiring level translation. When operated from a 3.3 V supply, level translation from 3.3 V inputs to 2.5 V outputs is allowed. Similarly, if the device is operated from a 2.5 V supply and 2.5 V inputs are applied, the device translates the outputs to 1.8 V . In addition, a level translating select pin ( $\overline{\mathrm{SEL}}$ ) is included. When $\overline{\mathrm{SEL}}$ is low, $\mathrm{V}_{\mathrm{CC}}$ is reduced

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.
internally, allowing for level translation between 3.3 V inputs and 1.8 V outputs. This makes the device suitable for applications requiring level translation between different supplies, such as converter to DSP/microcontroller interfacing.

## PRODUCT HIGHLIGHTS

1. 3.3 V or 2.5 V supply operation.
2. Extremely low propagation delay through switch.
3. $4.5 \Omega$ switches connect inputs to outputs.
4. Level/voltage translation.
5. Tiny SOT-23 package.

Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## ADG3242

## TABLE OF CONTENTS

$\qquad$Applications 1
Functional Block Diagram ..... 1
General Description ..... 1
Product Highlights .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings .....  4
ESD Caution .....  4
Pin Configurations and Function Descriptions ..... 5
Typical Performance Characteristics ..... 6
Terminology ..... 10
REVISION HISTORY
9/06-Rev. 0 to Rev. A
Updated Format Universal
Added Table 4. ..... 5
Changes to the Ordering Guide ..... 14

## 8/03-Revision 0: Initial Version

Timing Measurement Information ..... 11
Bus Switch Applications ..... 12
Mixed Voltage Operation, Level Translation. ..... 12
3.3 V to 2.5 V Translation ..... 12
2.5 V to 1.8 V Translation ..... 12
3.3 V to 1.8 V Translation ..... 12
Bus Isolation ..... 13
Hot Plug and Hot Swap Isolation ..... 13
Analog Switching ..... 13
High Impedance during Power-Up/Power-Down ..... 13
Outline Dimensions ..... 14
Ordering Guide ..... 14

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to 3.6 V , $\mathrm{GND}=0 \mathrm{~V}$; all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Conditions | B Version ${ }^{1}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| DC ELECTRICAL CHARACTERISTICS |  |  |  |  |  |  |
| Input High Voltage | $\mathrm{V}_{\text {INH }}$ | $\mathrm{V}_{\mathrm{cc}}=2.7 \mathrm{~V}$ to 3.6 V | 2.0 |  |  | V |
|  |  | $\mathrm{V}_{\text {cc }}=2.3 \mathrm{~V}$ to 2.7 V | 1.7 |  |  | V |
| Input Low Voltage | $\mathrm{V}_{\text {INL }}$ | $\mathrm{V}_{\mathrm{Cc}}=2.7 \mathrm{~V}$ to 3.6 V |  |  | 0.8 | V |
|  |  | $\mathrm{V}_{\mathrm{Cc}}=2.3 \mathrm{~V}$ to 2.7 V |  |  | 0.7 | V |
| Input Leakage Current | 1 |  |  | $\pm 0.01$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Off State Leakage Current | loz | $0 \leq \mathrm{A}, \mathrm{B} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 0.01$ | $\pm 1$ | $\mu \mathrm{A}$ |
| On State Leakage Current |  | $0 \leq \mathrm{A}, \mathrm{B} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 0.01$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Maximum Pass Voltage | $V_{P}$ | $\mathrm{V}_{\mathrm{A}} / \mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{CC}}=\overline{\mathrm{SEL}}=3.3 \mathrm{~V}, \mathrm{l}_{\mathrm{o}}=-5 \mu \mathrm{~A}$ | 2.0 | 2.5 | 2.9 | V |
|  |  | $\mathrm{V}_{\mathrm{A}} / \mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{CC}}=\overline{\mathrm{SEL}}=2.5 \mathrm{~V}, \mathrm{l}_{\mathrm{O}}=-5 \mu \mathrm{~A}$ | 1.5 | 1.8 | 2.1 | V |
|  |  | $\mathrm{V}_{\mathrm{A}} / \mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \overline{\mathrm{SEL}}=0 \mathrm{~V}, \mathrm{l}_{\mathrm{O}}=-5 \mu \mathrm{~A}$ | 1.5 | 1.8 | 2.1 | V |
| CAPACITANCE ${ }^{3}$ |  |  |  |  |  |  |
| A Port Off Capacitance | $\mathrm{C}_{\mathrm{A}}$ OFF | $\mathrm{f}=1 \mathrm{MHz}$ |  | 3.5 |  | pF |
| B Port Off Capacitance | $\mathrm{C}_{\mathrm{B}}$ OFF | $\mathrm{f}=1 \mathrm{MHz}$ |  | 3.5 |  | pF |
| A, B Port On Capacitance | $\mathrm{C}_{\mathrm{A}}, \mathrm{C}_{\mathrm{B}} \mathrm{ON}$ | $\mathrm{f}=1 \mathrm{MHz}$ |  | 7 |  | pF |
| Control Input Capacitance | $\mathrm{Cin}^{\text {a }}$ | $\mathrm{f}=1 \mathrm{MHz}$ |  | 4 |  | pF |
| SWITCHING CHARACTERISTICS ${ }^{3}$ |  |  |  |  |  |  |
| Propagation Delay A to B or B to A, $\mathrm{tPD}^{4}$ | $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{cc}}=\overline{\mathrm{SEL}}=3 \mathrm{~V}$ |  |  | 0.225 | ns |
| Propagation Delay Matching ${ }^{5}$ |  |  |  |  | 5 | ps |
| Bus Enable Time $\overline{\mathrm{BE}}$ to A or $\mathrm{B}^{6}$ | $\mathrm{t}_{\text {PzH, }} \mathrm{t}_{\text {PzL }}$ | $\mathrm{V}_{\text {cc }}=3.0 \mathrm{~V}$ to 3.6 V ; $\overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{CC}}$ | 1 | 3.2 | 4.6 | ns |
|  |  | $\mathrm{V}_{\text {cc }}=3.0 \mathrm{~V}$ to 3.6 V; $\overline{\mathrm{SEL}}=0 \mathrm{~V}$ | 1 | 3 | 4 | ns |
|  |  | $\mathrm{V}_{\text {cc }}=2.3 \mathrm{~V}$ to $2.7 \mathrm{~V} ; \overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{cc}}$ | 1 | 3 | 4 | ns |
| Bus Disable Time $\overline{\mathrm{BE}}$ to A or $\mathrm{B}^{6}$ | $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | $\mathrm{V}_{c \mathrm{c}}=3.0 \mathrm{~V}$ to $3.6 \mathrm{~V} ; \overline{\mathrm{SEL}}=\mathrm{V}_{\text {cc }}$ | 1 | 3 | 4 | ns |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$ to $3.6 \mathrm{~V} ; \overline{\mathrm{SEL}}=0 \mathrm{~V}$ | 1 | 2.5 | 3.8 | ns |
|  |  | $\mathrm{V}_{c c}=2.3 \mathrm{~V}$ to 2.7 V; $\overline{\mathrm{SEL}}=\mathrm{V}_{\text {cc }}$ | 1 | 2.5 | 3.4 | ns |
| Maximum Data Rate |  | $\mathrm{V}_{\mathrm{CC}}=\overline{\mathrm{SEL}}=3.3 \mathrm{~V} ; \mathrm{V}_{\mathrm{A}} / \mathrm{V}_{\mathrm{B}}=2 \mathrm{~V}$ |  | 1.5 |  | Gbps |
| Channel Jitter |  | $\mathrm{V}_{\mathrm{CC}}=\overline{\mathrm{SEL}}=3.3 \mathrm{~V} ; \mathrm{V}_{\mathrm{A}} / \mathrm{V}_{\mathrm{B}}=2 \mathrm{~V}$ |  | 45 |  | ps p-p |
|  |  |  |  |  |  |  |
| On Resistance | Ron | $\mathrm{V}_{C C}=3 \mathrm{~V}, \overline{\mathrm{SEL}}=\mathrm{V}_{C C}, \mathrm{~V}_{\mathrm{A}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{BA}}=8 \mathrm{~mA}$ |  | 4.5 | 8 | $\Omega$ |
|  |  | $V_{C C}=3 \mathrm{~V}, \overline{\mathrm{SEL}}=\mathrm{V}_{C c}, \mathrm{~V}_{\mathrm{A}}=1.7 \mathrm{~V}, \mathrm{I}_{\mathrm{BA}}=8 \mathrm{~mA}$ |  | 12 | 28 | $\Omega$ |
|  |  | $\mathrm{V}_{\mathrm{cc}}=2.3 \mathrm{~V}, \overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{BA}}=8 \mathrm{~mA}$ |  | 5 | 9 | $\Omega$ |
|  |  | $\mathrm{V}_{c \mathrm{c}}=2.3 \mathrm{~V}, \overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{cc}}, \mathrm{V}_{\mathrm{A}}=1 \mathrm{~V}, \mathrm{I}_{\mathrm{BA}}=8 \mathrm{~mA}$ |  | 9 | 18 | $\Omega$ |
|  |  | $\mathrm{V}_{C C}=3 \mathrm{~V}, \overline{\mathrm{SEL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{BA}}=8 \mathrm{~mA}$ |  | 5 | 8 | $\Omega$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \overline{\mathrm{SEL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=1 \mathrm{~V}, \mathrm{I}_{\mathrm{BA}}=8 \mathrm{~mA}$ |  | 12 |  | $\Omega$ |
| On Resistance Matching | $\Delta \mathrm{RoN}$ | $V_{c C}=3 \mathrm{~V}, \overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{cc}}, \mathrm{~V}_{\mathrm{A}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=8 \mathrm{~mA}$ |  | 0.1 | 0.5 | $\Omega$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \overline{\mathrm{SEL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=8 \mathrm{~mA}$ |  | 0.1 | 0.5 | $\Omega$ |
| POWER REQUIREMENTS |  |  |  |  |  |  |
| Vcc |  |  | 2.3 |  | 3.6 | V |
| Quiescent Power Supply Current | $\mathrm{I} \times \mathrm{C}$ | Digital inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{¢ c} ; \overline{\mathrm{SEL}}=\mathrm{V}_{\text {cc }}$ |  | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Digital inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{cc}} ; \overline{\mathrm{SEL}}=0 \mathrm{~V}$ |  | 0.1 | 0.2 | mA |
| Increase in İc ${ }_{\text {per }} \operatorname{Input}{ }^{7}$ | $\Delta l_{\text {cc }}$ | $\mathrm{V}_{\mathrm{cc}}=3.6 \mathrm{~V}, \overline{\mathrm{BE}}=3.0 \mathrm{~V} ; \overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{cc}}$ |  | 0.15 | 8 | $\mu \mathrm{A}$ |

[^0]
## ADG3242

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 2.

| Parameter | Rating |
| :--- | :--- |
| Vcc to GND | -0.5 V to +4.6 V |
| Digital Inputs to GND | -0.5 V to +4.6 V |
| DC Input Voltage | -0.5 V to +4.6 V |
| DC Output Current | 25 mA per channel |
| Operating Temperature Range |  |
| $\quad$ Industrial (B Version) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| $\quad \theta_{\mathrm{A}}$ Thermal Impedance | $206^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering $(10 \mathrm{sec})$ | $300^{\circ} \mathrm{C}$ |
| IR Reflow, Peak Temperature $(<20 \mathrm{sec})$ | $235^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Only one absolute maximum rating can be applied at any one time.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration


Figure 3. Die Pad Configuration (Die size: $550 \mu m \times 820 \mu m$ )

Table 3. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $\overline{B E}$ | Bus Enable (Active Low). |
| 2 | AO | Port A0, Input or Output. |
| 3 | A1 | Port A1, Input or Output. |
| 4 | GND | Ground (0 V) Reference. |
| 5 | B1 | Port B1, Input or Output. |
| 6 | $\overline{B 0}$ | Port B0, Input or Output. |
| 7 | $\overline{\text { SEL }}$ | Level Translation Select. |
| 8 | Vcc | Positive Power Supply Voltage. |

Table 4. Die Pad Coordinates (Measured from the Center of the Die)

| Mnemonic | $\mathbf{X}(\boldsymbol{\mu m})$ | $\mathbf{Y}(\boldsymbol{\mu m})$ |
| :--- | :--- | :--- |
| $\overline{\mathrm{BE}}$ | +93 | +303 |
| A 0 | +102 | +150 |
| A 1 | +168 | -139 |
| GND | +126 | -266 |
| B1 | -88 | -247 |
| B0 | -168 | +121 |
| $\overline{S E L}$ | -111 | +279 |
| VCC | -7 | +303 |

Table 5. Truth Table

| $\overline{\mathbf{B E}}$ | $\overline{\mathbf{S E L}}^{1}$ | Function |
| :--- | :--- | :--- |
| L | L | $\mathrm{A} 0=\mathrm{B} 0, \mathrm{~A} 1=\mathrm{B} 1,3.3 \mathrm{~V}$ to 1.8 V Level Shifting. |
| L | H | $\mathrm{A} 0=\mathrm{B} 0, \mathrm{~A} 1=\mathrm{B} 1,3.3 \mathrm{~V}$ to $2.5 \mathrm{~V} / 2.5 \mathrm{~V}$ to 1.8 V Level Shifting. |
| H | X | Disconnect. |

${ }^{1} \overline{S E L}=0 V$ only when $V D=3.3 V \pm 10 \%$.

## ADG3242

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. On Resistance vs. Input Voltage


Figure 5. On Resistance vs. Input Voltage


Figure 6. On Resistance vs. Input Voltage


Figure 7. On Resistance vs. Input Voltage for Different Temperatures


Figure 8. On Resistance vs. Input Voltage for Different Temperatures


Figure 9. Pass Voltage vs. $V_{C C}$


Figure 10. Pass Voltage vs. Vcc


Figure 11. Pass Voltage vs. V ${ }_{C C}$


Figure 12. Icc vs. Enable Frequency


Figure 13. Output Low Characteristic


Figure 14. Output High Characteristic


Figure 15. Charge Injection vs. Source Voltage

## ADG3242



Figure 16. Bandwidth vs. Frequency


Figure 17. Crosstalk vs. Frequency


Figure 18. Off Isolation vs. Frequency


Figure 19. Enable/Disable Time vs. Temperature


Figure 20. Enable/Disable Time vs. Temperature


Figure 21. Jitter vs. Data Rate; PRBS 31


Figure 22. Eye Width vs. Data Rate; PRBS 31


Figure 23. Eye Pattern; 1.5 Gbps, Vcc $=3.3$ V; PRBS 31


Figure 24. Eye Pattern; 1.244 Gbps, $V_{c c}=2.5 \mathrm{~V} ;$ PRBS 31

## ADG3242

## TERMINOLOGY

$V_{\text {CC }}$
Positive power supply voltage.

## GND

Ground (0 V) reference.
$V_{\text {InH }}$
Minimum input voltage for Logic 1.
VinL
Maximum input voltage for Logic 0 .

## $I_{I}$

Input leakage current at the control inputs.

## Ioz

Off state leakage current. It is the maximum leakage current at the switch pin in the off state.

## IoL

On state leakage current. It is the maximum leakage current at the switch pin in the on state.

## $V_{P}$

Maximum pass voltage. The maximum pass voltage relates to the clamped output voltage of an NMOS device when the switch input voltage is equal to the supply voltage.

Ron
Ohmic resistance offered by a switch in the on state. It is measured at a given voltage by forcing a specified amount of current through the switch.
$\Delta \mathrm{R}_{\text {on }}$
On resistance match between any two channels, that is, Ron max to Ron min.

## $\mathrm{C}_{\mathrm{x}}$ OFF

Off switch capacitance.
$\mathrm{Cx}_{\mathrm{x}} \mathrm{ON}$
On switch capacitance.

## $\mathrm{C}_{\mathrm{IN}}$

Control input capacitance. This consists of $\overline{\mathrm{BE}}$ and $\overline{\mathrm{SEL}}$.

## $\mathbf{I C C}$

Quiescent power supply current. This current represents the leakage current between the $\mathrm{V}_{\mathrm{CC}}$ and ground pins. It is measured when all control inputs are at logic high or low level and the switches are off.
$\Delta \mathbf{I}_{\mathrm{CC}}$
Extra power supply current component for the $\overline{\mathrm{EN}}$ control input when the input is not driven at the supplies.

## $\mathbf{t}_{\text {PLH }}, \mathbf{t}_{\text {PHL }}$

Data propagation delay through the switch in the on state. Propagation delay is related to the RC time constant $\mathrm{R}_{\mathrm{ON}} \times \mathrm{C}_{\mathrm{L}}$, where $\mathrm{C}_{\mathrm{L}}$ is the load capacitance.

## $\mathbf{t}_{\text {PZH }}, \mathbf{t}_{\text {PZL }}$

Bus enable times. These are the times taken to cross the $\mathrm{V}_{\mathrm{T}}$ in response to the control signal, $\overline{\mathrm{BE}}$.

## $\mathbf{t}_{\text {PHZ }}, \mathbf{t}_{\mathrm{PLZ}}$

Bus disable times. These are the times taken to place the switch in the high impedance off state in response to the control signal. They are measured as the time taken for the output voltage to change by $V_{\Delta}$ from the original quiescent level, with reference to the logic level transition at the control input. (See Figure 27 for enable and disable times.)

## Max Data Rate

Maximum rate at which data can be passed through the switch.

## Channel Jitter

Peak-to-peak value of the sum of the deterministic and random jitter of the switch channel.

## TIMING MEASUREMENT INFORMATION

For the following load circuit and waveforms, the notation that is used is $V_{\text {IN }}$ and Vout where:
$V_{I N}=V_{A}$ and $V_{\text {OUT }}=V_{B}$, or $V_{I N}=V_{B}$ and $V_{\text {OUT }}=V_{A}$


NOTES

1. PULSE GENERATOR FOR ALL PULSES: $\mathbf{t}_{\mathrm{R}} \leq 2.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{F}} \leq \mathbf{2 . 5 n s}$, FREQUENCY $\leq 10 \mathrm{MHz}$.
2. $C_{L}$ INCLUDES BOARD, STRAY, AND LOAD CAPACITANCES.
3. $R_{T}$ IS THE TERMINATION RESISTOR, SHOULD BE EQUAL TO ZOUT R $\mathrm{R}_{\mathrm{T}}$ IS THE TERMINATION RES
OF THE PULSE GENERATOR.


Figure 27. Enable and Disable Times

Table 6. Switch Position

| Test | S1 |
| :--- | :--- |
| tplz, tpzL | $2 \times \mathrm{V}_{\mathrm{cc}}$ |
| t $_{\text {PHZ }} \mathrm{t}_{\text {PZH }}$ | GND |



Figure 26. Propagation Delay
Table 7. Test Conditions

| Symbol | $\mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}\left(\overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{cc}}\right)$ | $\mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}\left(\overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{cc}}\right)$ | $\mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}(\overline{\mathrm{SEL}}=0 \mathrm{~V})$ | Unit |
| :---: | :---: | :---: | :---: | :---: |
| RL | 500 | 500 | 500 | $\Omega$ |
| $V_{\Delta}$ | 300 | 150 | 150 | mV |
| $\mathrm{C}_{\mathrm{L}}$ | 50 | 30 | 30 | pF |
| $V_{T}$ | 1.5 | 0.9 | 0.9 | V |

## BUS SWITCH APPLICATIONS

## MIXED VOLTAGE OPERATION, LEVEL TRANSLATION

Bus switches provide an ideal solution for interfacing between mixed voltage systems. The ADG3242 is suitable for applications where voltage translation from 3.3 V technology to a lower voltage technology is needed. This device translates from 3.3 V to 1.8 V , from 2.5 V to 1.8 V , or from a bidirectional 3.3 V directly to 2.5 V .

Figure 28 shows a block diagram of a typical application in which a user needs to interface between a 3.3 V ADC and a 2.5 V microprocessor. The microprocessor does not have 3.3 V tolerant inputs, therefore, placing the ADG3242 between the two devices allows the devices to communicate easily. The bus switch directly connects the two blocks, therefore introducing minimal propagation delay, timing skew, or noise.


Figure 28. Level Translation Between a 3.3 V ADC and a 2.5 V Microprocessor

### 3.3 V TO 2.5 V TRANSLATION

When $\mathrm{V}_{\mathrm{CC}}$ is $3.3 \mathrm{~V}(\overline{\mathrm{SEL}}=3.3 \mathrm{~V})$ and the input signal range is 0 V to $\mathrm{V}_{\mathrm{CC}}$, the maximum output signal is clamped to within a voltage threshold below the $\mathrm{V}_{\mathrm{CC}}$ supply. In this case, the output is limited to 2.5 V , as shown in Figure 30. This device can be used for translation from 2.5 V to 3.3 V devices and also between two 3.3 V devices.


Figure 29. 3.3 V to 2.5 V Voltage Translation, $\overline{S E L}=V_{C C}$


Figure 30. 3.3 V to 2.5 V Voltage Translation, $\overline{S E L}=V_{C C}$

### 2.5 V TO 1.8 V TRANSLATION

When $\mathrm{V}_{\mathrm{CC}}$ is $2.5 \mathrm{~V}(\overline{\mathrm{SEL}}=2.5 \mathrm{~V})$ and the input signal range is 0 V to $\mathrm{V}_{\mathrm{CC}}$, the maximum output signal is also clamped within a voltage threshold below the $\mathrm{V}_{\mathrm{CC}}$ supply. In this case, the output is limited to approximately 1.8 V , as shown in Figure 32.


Figure 31. 2.5 V to 1.8 V Voltage Translation, $\overline{S E L}=2.5 \mathrm{~V} \subset C$


Figure 32.2.5 V to 1.8 V Voltage Translation, $\overline{\overline{S E L}}=V_{c c}$

### 3.3 V TO 1.8 V TRANSLATION

The ADG3242 offers the option of interfacing between a 3.3 V device and a 1.8 V device. This is possible through use of the SEL pin. The $\overline{\text { SEL }}$ pin is an active low control pin. $\overline{\text { SEL }}$ activates internal circuitry in the ADG3242 that allows voltage translation between 3.3 V devices and 1.8 V devices.

When $\mathrm{V}_{\mathrm{CC}}$ is 3.3 V and the input signal range is 0 V to $\mathrm{V}_{\mathrm{CC}}$, the maximum output signal is clamped to 1.8 V , as shown in Figure 34. To do this, the $\overline{\mathrm{SEL}}$ pin must be tied to Logic 0 . If $\overline{\mathrm{SEL}}$ is unused, it can be tied directly to Vcc.


Figure 33. 3.3 V to 1.8 V Voltage Translation, $\overline{S E L}=0 \mathrm{~V}$


Figure 34. 3.3 V to 1.8 V Voltage Translation, $\overline{\mathrm{SEL}}=0 \mathrm{~V}$

## BUS ISOLATION

A common requirement of bus architectures is low capacitance loading of the bus. Such systems require bus bridge devices that extend the number of loads on the bus without exceeding the specifications. Because the ADG3242 is designed specifically for applications that do not need drive, yet require simple logic functions, it solves this requirement. The device isolates access to the bus, thus minimizing capacitance loading.


## HOT PLUG AND HOT SWAP ISOLATION

The ADG3242 is suitable for hot swap and hot plug applications. The output signal of the ADG3242 is limited to a voltage that is below the VCC supply, as shown in Figure 30, Figure 32, and Figure 34. Thus, the switch acts like a buffer to take the impact from the hot insertion, protecting vital and expensive chipsets from damage.

In hot plug applications, the system cannot be shut down when new hardware is being added. To overcome this, a bus switch can be positioned on the backplane between the bus devices and the hot plug connectors. The bus switch is turned off during hot plug. Figure 36 shows a typical example of this type of application.


Figure 36. ADG3242 in a Hot Plug Application
There are many systems, such as docking stations, PCI boards for servers, and line cards for telecommunications switches, that require the ability to handle hot swapping. If the bus can be isolated prior to insertion or removal, there is more control over the hot swap event. This isolation can be achieved using bus switches. The bus switches are positioned on the hot swap card between the connector and the devices. During hot swap, the ground pin of the hot swap card must connect to the ground pin of the backplane before connecting to any other signal or power pins.

## ANALOG SWITCHING

Bus switches are used in many analog switching applications, for example, video graphics. Bus switches can have lower on resistance, smaller on and off channel capacitance, and better frequency performance than their analog counterparts. The bus switch channel itself, consisting solely of an NMOS switch, limits the operating voltage (see Figure 4 for a typical plot), but in many cases, this does not present an issue.

## HIGH IMPEDANCE DURING POWER-UP/POWERDOWN

To ensure the high impedance state during power-up or powerdown, $\overline{\mathrm{BE}}$ must be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pull-up resistor. The minimum value of the resistor is determined by the current sinking capability of the driver.

## ADG3242

## OUTLINE DIMENSIONS



Figure 37. 8-Lead Small Outline Transistor Package [SOT-23]
(RJ-8)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADG3242BRJ-R2 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Small Outline Transistor [SOT-23] | RJ-8 | SCA |
| ADG3242BRJ-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Small Outline Transistor [SOT-23] | RJ-8 | SCA |
| ADG3242BRJ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Small Outline Transistor [SOT-23] | RJ-8 | SCA |
| ADG3242BRJZ-REEL7 $^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Small Outline Transistor [SOT-23] | RJ-8 | SOU |
| ${\text { ADG3242BCZ-SF3 }{ }^{1}}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Die | Chip |  |

[^1]NOTES

## ADG3242

NOTES


[^0]:    ${ }^{1}$ Temperature range is as follows: B version: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
    ${ }^{2}$ Typical values are at $25^{\circ} \mathrm{C}$, unless otherwise stated.
    ${ }^{3}$ Guaranteed by design, not subject to production test.
    ${ }^{4}$ The digital switch contributes no propagation delay other than the RC delay of the typical Ron of the switch and the load capacitance when driven by an ideal voltage source. Because the time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the digital switch when used in a system is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side.
    ${ }^{5}$ Propagation delay matching between channels is calculated from the on resistance matching and load capacitance of 50 pF .
    ${ }^{6}$ See Timing Measurement Information section.
    ${ }^{7}$ This current applies to the Control Pin $\overline{B E}$ only. The $A$ and $B$ ports contribute no significant ac or dc currents as they transition.

[^1]:    ${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part.

