

## IrDA<sup>®</sup> Compliant 4 Mb/s 5 V Infrared Transceiver

### **Technical Data**

### **Features**

- Fully Compliant to IrDA 1.1
   Physical Layer Specifications
   9.6 kb/s to 4 Mb/s operation
- Typical Link Distance > 1.5 m
- Compatible with ASK, HP-SIR, and TV Remote
- IEC825-Class 1 Eye Safe
- Low Power Operation
  - 4.75 V to 5.25 V
- Small Module Size
  - 4.0 x 12.2 x 5.1 mm (HxWxD)
- Complete Shutdown
  - TXD, RXD, PIN diode
- Low Shutdown Current
  - 10 nA typical
- Adjustable Optical Power Management
  - Adjustable LED drive-current to maintain link integrity
- Single Rx Data Output
  - Speed select by FIR Select pin
- Integrated EMI Shield
  - Excellent noise immunity
- Edge Detection Input
  - Prevents the LED from long turn-on time
- Interface to Various Super I/O and Controller Devices
- Designed to Accommodate Light Loss with Cosmetic Window
- Only 2 External Components are Required

### **Applications**

- Digital Imaging
  - Digital Still Cameras
  - Photo-Imaging Printers
- Data Communication
  - Notebook Computers
  - Desktop PCs
  - Win CE Handheld Products
  - Personal Digital Assistants (PDAs)
  - Printers
  - Fax Machines, Photocopiers
  - Screen Projectors
  - Auto PCs
  - Dongles
  - Set-Top Box

### • Telecommunication Products

- Cellular Phones
- Pagers

# • Small Industrial & Medical Instrumentation

- General Data Collection Devices
- Patient & Pharmaceutical Data Collection Devices
- IR LANs

### **Description**

The HSDL-3601 is a low-profile infrared transceiver module that provides interface between logic and IR signals for through-air, serial, half-duplex IR data link. The module is compliant to IrDA Data Physical Layer Specifications 1.1 and IEC825-Class 1 Eye Safe.

### HSDL-3601#007 HSDL-3601#008



### **Functional Block Diagram**



The HSDL-3601 contains a high-speed and high-efficiency 870 nm LED, a silicon PIN diode, and an integrated circuit. The IC contains an LED driver and a receiver providing a single output (RXD) for all data rates supported.

The HSDL-3601 can be completely shut down to achieve very low power consumption. In the shut down mode, the PIN diode will be inactive and thus producing very little photocurrent even under very bright ambient light. The HSDL-3601 also incorporated the capability

for adjustable optical power. With two programming pins; MODE 0 and MODE 1, the optical power output can be adjusted lower when the nominal desired link distance is one-third or two-third of the full IrDA link.

The HSDL-3601 comes in two package options; the front view option (HSDL-3601#007/#017), and the top view option (HSDL-3601#008/#018). All options come with integrated shield that helps to ensure low EMI emission and high immunity to EMI field, thus enhancing reliable performance.

# Application Support Information

The Application Engineering group in Agilent is available to assist you with the technical understanding associated with HSDL-3601 infrared transceiver module. You can contact them through your local sales representatives for additional details.

### **Ordering Information**

| Package Option | Package    | Part Number   | Standard Package<br>Increment |
|----------------|------------|---------------|-------------------------------|
|                | Front View | HSDL-3601#007 | 400                           |
|                | Front View | HSDL-3601#017 | 10                            |
|                | Top View   | HSDL-3601#008 | 400                           |
|                | Top View   | HSDL-3601#018 | 10                            |

### **Functional Block Diagram**



### I/O Pins Configuration Table

| Pin | Description            | Symbol  |
|-----|------------------------|---------|
| 1   | Supply Voltage         | Vcc     |
| 2   | Analog Ground          | AGND    |
| 3   | FIR Select             | FIR_SEL |
| 4   | Mode 0                 | MD0     |
| 5   | Mode 1                 | MD1     |
| 6   | No Connection          | NC      |
| 7   | Ground                 | GND     |
| 8   | Receiver Data Output   | RXD     |
| 9   | Transmitter Data Input | TXD     |
| 10  | LED Anode              | LEDA    |



### **Transceiver Control Truth Table**

| Mode 0 | Mode 1 | FIR_SEL | RX Function | TX Function         |
|--------|--------|---------|-------------|---------------------|
| 1      | 0      | X       | Shutdown    | Shutdown            |
| 0      | 0      | 0       | SIR         | Full Distance Power |
| 0      | 1      | 0       | SIR         | 2/3 Distance Power  |
| 1      | 1      | 0       | SIR         | 1/3 Distance Power  |
| 0      | 0      | 1       | MIR/FIR     | Full Distance Power |
| 0      | 1      | 1       | MIR/FIR     | 2/3 Distance Power  |
| 1      | 1      | 1       | MIR/FIR     | 1/3 Distance Power  |

X = Don't Care

### Transceiver I/O Truth Table

| Transceiver |         | Inputs |                     | Outputs   |                    |  |
|-------------|---------|--------|---------------------|-----------|--------------------|--|
| Mode        | FIR_SEL | TXD    | EI                  | LED       | RXD                |  |
| Active      | X       | 1      | X                   | On        | Not Valid          |  |
| Active      | 0       | 0      | High <sup>[1]</sup> | Off       | Low <sup>[3]</sup> |  |
| Active      | 1       | 0      | High <sup>[2]</sup> | Off       | Low <sup>[3]</sup> |  |
| Active      | X       | 0      | Low                 | Off       | High               |  |
| Shutdown    | X       | X[4]   | Low                 | Not Valid | Not Valid          |  |

X= Don't Care EI = In-Band Infrared Intensity at detector

### Notes:

- 1. In-Band EI  $\leq$  115.2 kb/s and FIR\_SEL = 0.
- 2. In-Band EI  $\geq 0.576$  Mb/s and FIR\_SEL = 1.
- 3. Logic Low is a pulsed response. The condition is maintained for duration dependent on the pattern and strength of the incident intensity.
- 4. To maintain low shutdown current, TXD needs to be driven high or low and not left floating.

### **Recommended Application Circuit Components**

| Component          | Recommended Value                                                              |
|--------------------|--------------------------------------------------------------------------------|
| R1                 | $6.2~\Omega \pm ~5\%,  0.5~Watt,  for  4.75 \leq ~Vcc \leq ~5.25~V  operation$ |
| CX1 <sup>[5]</sup> | $0.47~\mu\text{F}\pm~20\%$ , X7R Ceramic                                       |
| CX2 <sup>[6]</sup> | $6.8  \mu \text{F} \pm 20\%$ , Tantalum                                        |

### Notes:

- 5. CX1 must be placed within 0.7 cm of the HSDL-3601 to obtain optimum noise immunity.
- 6. In environments with noisy power supplies, supply rejection performance can be enhanced by including CX2, as shown in "HSDL-3601 Functional Block Diagram" in page 3.





ILED vs. LEDA.

Light Output Power (LOP) vs. ILED.

### **Marking Information**

The HSDL-3601#007/017 is marked "3601YYWW" on the shield where "YY" indicates the unit's manufacturing year, and "WW" refers to the work week in which the unit is tested.

The HSDL-3601#008/018 is marked a "black" dot on the shield.

**CAUTIONS**: The BiCMOS inherent to the design of this component increases the component's susceptibility to damage from electrostatic discharge (ESD). It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

### Absolute Maximum Ratings [7]

| Parameter                         | Symbol                | Minimum | Maximum | Unit | Conditions                               |
|-----------------------------------|-----------------------|---------|---------|------|------------------------------------------|
| Storage Temperature               | $T_{\mathrm{S}}$      | -40     | +100    | °C   |                                          |
| Operating Temperature             | $T_{A}$               | -20     | +70     | °C   |                                          |
| DC LED Current                    | I <sub>LED</sub> (DC) |         | 165     | mA   |                                          |
| Peak LED Current                  | I <sub>LED</sub> (PK) |         | 650     | mA   | ≤ 90 µs pulse width,<br>≤ 25% duty cycle |
|                                   |                       |         | 750     | mA   | ≤ 2 µs pulse width,<br>≤ 10% duty cycle  |
| LED Anode Voltage                 | $V_{ m LEDA}$         | -0.5    | 7       | V    |                                          |
| Supply Voltage                    | Vcc                   | 0       | 7       | V    |                                          |
| Transmitter Data<br>Input Current | I <sub>TXD</sub> (DC) | -12     | 12      | mA   |                                          |
| Receiver Data<br>Output Voltage   | Vo                    | -0.5    | Vcc+0.5 | V    | $ I_{O}(RXD)  = 20 \mu A$                |

### Note

### **Recommended Operating Conditions**

| Parameter                                                     | Symbol          | Min.    | Max.  | Unit | Conditions                                                                                         |
|---------------------------------------------------------------|-----------------|---------|-------|------|----------------------------------------------------------------------------------------------------|
| Operating Temperature                                         | $T_{A}$         | -20     | +70   | °C   |                                                                                                    |
| Supply Voltage                                                | Vcc             | 4.75    | 5.25  | V    |                                                                                                    |
| Logic High Input Voltage<br>for TXD, MD0, MD1,<br>and FIR_SEL | $ m V_{IH}$     | 2 Vcc/3 | Vcc   | V    |                                                                                                    |
| Logic Low Transmitter<br>Input Voltage                        | V <sub>IL</sub> | 0       | Vcc/3 | V    |                                                                                                    |
| LED (Logic High) Current<br>Pulse Amplitude                   | $I_{LEDA}$      | 400     | 650   | mA   |                                                                                                    |
| Receiver Signal Rate                                          |                 | 0.0024  | 4     | Mb/s |                                                                                                    |
| Ambient Light                                                 |                 |         |       |      | See IrDA Serial Infrared<br>Physical Layer Link<br>Specification, Appendix A<br>for ambient levels |

<sup>7.</sup> For implementations where case to ambient thermal resistance  $\leq~50^{\circ}\text{C/W}.$ 

### **Electrical & Optical Specifications**

Specifications hold over the Recommended Operating Conditions unless otherwise noted. Unspecified test conditions can be anywhere in their operating range. All typical values are at  $25^{\circ}$ C and 5 V unless otherwise noted.

| Para                                | Parameter                         |                                             | Min. | Typ. | Max. | Unit  | Conditions                                                                       |
|-------------------------------------|-----------------------------------|---------------------------------------------|------|------|------|-------|----------------------------------------------------------------------------------|
| Transceiver                         |                                   |                                             |      |      |      |       |                                                                                  |
| Supply<br>Current                   | Shutdown                          | $I_{CC1}$                                   |      | 10   | 200  | nA    | $V_{I}(TXD) \le V_{IL} \text{ or } V_{I}(TXD) \ge V_{IH}$                        |
|                                     | Idle                              | $I_{CC2}$                                   |      | 2.5  | 5    | mA    | $V_{I}(TXD) \leq V_{IL}, EI = 0$                                                 |
| Digital Input<br>Current            | Logic<br>Low/High                 | $I_{L/H}$                                   | -1   |      | 1    | μА    | $0 \le V_{I} \le V_{CC}$                                                         |
| Transmitter                         |                                   |                                             |      |      |      |       |                                                                                  |
| Transmitter<br>Radiant<br>Intensity | Logic High<br>Intensity           | IE <sub>H</sub>                             | 100  | 250  | 400  | mW/sr | $V_{IH} = 5 \text{ V}$ $I_{LEDA} = 400 \text{ mA}$ $\theta_{1/2} \le 15^{\circ}$ |
|                                     | Peak<br>Wavelength                | $\lambda_{ m P}$                            |      | 875  |      | nm    |                                                                                  |
|                                     | Spectral<br>Line Half<br>Width    | $\Delta\lambda_{1/2}$                       |      | 35   |      | nm    |                                                                                  |
|                                     | Viewing<br>Angle                  | $2\theta_{1/2}$                             | 30   |      | 60   | 0     |                                                                                  |
|                                     | Optical<br>Pulse Width            | tpw (IE)                                    | 1.5  | 1.6  | 1.8  | μs    | $tpw(TXD) = 1.6 \mu s at$<br>115.2 kb/s                                          |
|                                     |                                   |                                             | 148  | 217  | 260  | ns    | tpw(TXD) = 217 ns at<br>1.15 Mb/s                                                |
|                                     |                                   |                                             | 115  | 125  | 135  | ns    | tpw(TXD) = 125 ns at<br>4.0 Mb/s                                                 |
|                                     | Rise and Fall<br>Times            | t <sub>r</sub> (IE),<br>t <sub>f</sub> (IE) |      |      | 40   | ns    | tpw(TXD) = 125  ns at<br>4.0  Mb/s<br>$t_{r/f}(TXD) = 10 \text{ ns}$             |
|                                     | Maximum<br>Optical<br>Pulse Width | tpw (max)                                   |      | 20   | 50   | μs    | TXD pin stuck high                                                               |
| LED Anode<br>On State Volta         | age                               | V <sub>ON</sub> (LEDA)                      |      |      | 2.4  | V     | $I_{LEDA} = 400 \text{ mA},$<br>$V_{I}(TXD) \ge V_{IH}$                          |
| LED Anode<br>Off State Leak         | age Current                       | I <sub>LK</sub> (LEDA)                      |      | 1    | 100  | nA    | $V_{LEDA} = V_{CC} = 5.75 \text{ V},$<br>$V_{I}(TXD) \le V_{IL}$                 |

### **Electrical & Optical Specifications**

Specifications hold over the Recommended Operating Conditions unless otherwise noted. Unspecified test conditions can be anywhere in their operating range. All typical values are at  $25^{\circ}$ C and 5 V unless otherwise noted.

| Parameter                              |                          | Symbol                     | Min.      | Typ. | Max. | Unit               | Conditions                                                                                 |
|----------------------------------------|--------------------------|----------------------------|-----------|------|------|--------------------|--------------------------------------------------------------------------------------------|
| Receiver                               |                          |                            |           |      |      |                    |                                                                                            |
| Receiver<br>Data Output<br>Voltage     | Logic Low <sup>[9]</sup> | V <sub>OL</sub>            | 0         | -    | 0.4  | V                  | $I_{OL} = 1.0 \text{ mA},$ $EI \ge 3.6  \mu\text{W/cm}^2,$ $\theta_{1/2} \le 15^{\circ}$   |
|                                        | Logic High               | V <sub>OH</sub>            | Vcc - 0.2 | -    | Vcc  | V                  | $I_{OH} = -20 \mu A,$<br>$EI \le 0.3 \mu W/cm^2,$<br>$\theta_{1/2} \le 15^{\circ}$         |
|                                        | Viewing<br>Angle         | $2\theta_{1/2}$            | 30        |      |      | 0                  |                                                                                            |
| Logic High Re<br>Irradiance            | eceiver Input            | $\mathrm{EI}_{\mathrm{H}}$ | 0.0036    |      | 500  | mW/cm <sup>2</sup> | For in-band signals ≤ 115.2 kb/s <sup>[8]</sup>                                            |
|                                        |                          |                            | 0.0090    |      | 500  | mW/cm <sup>2</sup> | $0.576 \text{ Mb/s} \le \text{ in-band}$<br>signals $\le 4 \text{ Mb/s}^{[8]}$             |
| Logic Low Receiver Input<br>Irradiance |                          | $\mathrm{EI}_{\mathrm{L}}$ |           |      | 0.3  | μW/cm <sup>2</sup> | For in-band signals <sup>[8]</sup>                                                         |
| Receiver Peak<br>Wavelength            | Sensitivity              | $\lambda_{ m P}$           |           | 880  |      | nm                 |                                                                                            |
| Receiver SIR Pulse Width               |                          | tpw (SIR)                  | 1         |      | 4.0  | μs                 | $\theta_{1/2} \le 15^{\circ[10]},$ $C_{L} = 10 \text{ pF}$                                 |
| Receiver MIR                           | Pulse Width              | tpw (MIR)                  | 100       |      | 500  | ns                 | $\theta_{1/2} \le 15^{\circ[11]},$ $C_L = 10 \text{ pF}$                                   |
| Receiver FIR Pulse Width               |                          | tpw (FIR)                  | 85        |      | 165  | ns                 | $\theta_{1/2} \le 15^{\circ[12]},$ $C_L = 10 \text{ pF},$ $V_{CC} = 4.75 - 5.25 \text{ V}$ |
| Receiver ASK Pulse Width               |                          | tpw (ASK)                  |           | 1    |      | μs                 | 500 kHz/50% duty cycle carrier ASK <sup>[13]</sup>                                         |
| Receiver Latency Time for FIR          |                          | t <sub>L</sub> (FIR)       |           | 40   | 50   | μs                 |                                                                                            |
| Receiver Late                          | ncy Time for SIR         | t <sub>L</sub> (SIR)       |           | 20   | 50   | μs                 |                                                                                            |
| Receiver Rise                          | /Fall Times              | t <sub>r/f</sub> (RXD)     |           | 25   |      | ns                 |                                                                                            |
| Receiver Wak                           | e Up Time                | $t_{\mathrm{W}}$           |           |      | 100  | μs                 | [14]                                                                                       |

### Notes:

- 8. An in-band optical signal is a pulse/sequence where the peak wavelength,  $\lambda p$ , is defined as  $850 \le \lambda p \le 900$  nm, and the pulse characteristics are compliant with the IrDA Serial Infrared Physical Layer Link Specification.
- 9. Logic Low is a pulsed response. The condition is maintained for duration dependent on pattern and strength of the incident intensity.
- 10. For in-band signals  $\leq 115.2$  kb/s where  $3.6 \,\mu\text{W/cm}^2 \leq EI \leq 500 \,\text{mW/cm}^2$ .
- 11. For in-band signals at 1.15 Mb/s where  $9.0 \,\mu\text{W/cm}^2 \leq EI \leq 500 \,\text{mW/cm}^2$ .
- $12.\ \mbox{For in-band signals of}\ 125\ \mbox{ns}\ \mbox{pulse}\ \mbox{width},\ 4\ \mbox{Mb/s},\ 4\ \mbox{PPM}\ \mbox{at}\ \mbox{recommended}\ 400\ \mbox{mA}\ \mbox{drive}\ \mbox{current.}$
- 13. Pulse width specified is the pulse width of the second 500 kHz carrier pulse received in a data bit. The first 500 kHz carrier pulse may exceed 2  $\mu$ s in width, which will not affect correct demodulation of the data stream. An ASK or DASK system using the HSDL-3601 has been shown to correctly receive all data bits for 9  $\mu$ W/cm<sup>2</sup>  $\leq$  EI  $\leq$  500 mW/cm<sup>2</sup> incoming signal strength. ASK or DASK should use the FIR channel enabled.
- 14. Wake up time is the time between the transition from a shutdown state to an active state and the time when the receiver is active and ready to receive infrared signals.

### TXD "Stuck ON" Protection

# LED \_\_\_\_\_tpw (MAX.)\_\_\_\_\_\_

### **RXD Output Waveform**



### **LED Optical Waveform**



### **Receiver Wake Up Time Definition**

(when MD0  $\neq$  1 and MD1  $\neq$  0)



# HSDL-3601#007 and HSDL3601#017 Package Outline with Dimension and Recommended PC Board Pad Layout

# HSDL-3601#007/#017 (Front Option)

| PIN | FUNCTION        | PIN | FUNCTION |
|-----|-----------------|-----|----------|
| 1   | v <sub>cc</sub> | 6   | NC       |
| 2   | AGND            | 7   | GND      |
| 3   | FIR_SEL         | 8   | RXD      |
| 4   | MD0             | 9   | TXD      |
| 5   | MD1             | 10  | LEDA     |







ALL DIMENSIONS IN MILLIMETERS (mm).
DIMENSION TOLERANCE IS 0.20 mm
UNLESS OTHERWISE SPECIFIED.





# HSDL-3601#008 and HSDL3601#018 Package Outline with Dimension and Recommended PC Board Pad Layout

### HSDL-3601#008/#018 (Top Option)

| PIN                                                    | FUNCTION        | PIN | FUNCTION |  |  |
|--------------------------------------------------------|-----------------|-----|----------|--|--|
| 1                                                      | V <sub>CC</sub> | 6   | NC       |  |  |
| 2                                                      | AGND            | 7   | GND      |  |  |
| 3                                                      | FIR_SEL         | 8   | RXD      |  |  |
| 4                                                      | MD0             | 9   | TXD      |  |  |
| 5                                                      | 5 MD1 10 LEDA   |     |          |  |  |
| LEGEND:<br>MC – MOUNTING CENTER<br>OC – OPTICAL CENTER |                 |     |          |  |  |







ALL DIMENSIONS IN MILLIMETERS (mm).

DIMENSION TOLERANCE IS 0.20 mm UNLESS OTHERWISE SPECIFIED.





### Tape and Reel Dimensions (HSDL-3601#007, #017)

All dimensions in millimeters (mm)

Quantity = 400 pieces per reel (HSDL-3601#007) 10 pieces per tape (HSDL-3601#017)



SHAPE AND DIMENSIONS OF REELS



### Tape and Reel Dimensions (HSDL-3601#008, #018)

All dimensions in millimeters (mm)

Quantity = 400 pieces per reel (HSDL-3601#008) 10 pieces per tape (HSDL-3601#018)



SHAPE AND DIMENSIONS OF REELS



### **Moisture Proof Packaging**

All HSDL-3601 options are shipped in moisture proof package. Once opened, moisture absorption begins.



### **Baking Conditions**

If the parts are not stored in dry conditions, they must be baked before reflow to prevent damage to the parts.

| Package | Temperature | Time       |
|---------|-------------|------------|
| In Reel | 60°C        | ≥ 48 hours |
| In Bulk | 100°C       | ≥ 4 hours  |
|         | 125℃        | ≥ 2 hours  |

Baking should only be done once.

### **Reflow Profile**



| <b>Process Zone</b> | Symbol | $\Delta \mathbf{T}$                | Maximum ΔT/Δtime |
|---------------------|--------|------------------------------------|------------------|
| Heat Up             | P1, R1 | $25^{\circ}$ C to $125^{\circ}$ C  | 4°C/s            |
| Solder Paste Dry    | P2, R2 | 125°C to 170°C                     | 0.5°C/s          |
|                     | P3, R3 | 170°C to 230°C                     | 4°C/s            |
| Solder Reflow       |        | (245°C at 10 seconds max.)         |                  |
|                     | P3, R4 | $230^{\circ}$ C to $170^{\circ}$ C | -4°C/s           |
| Cool Down           | P4, R5 | 170°C to 25°C                      | -3°C/s           |

The reflow profile is a straight-line representation of a nominal temperature profile for a convective reflow solder process. The temperature profile is divided into four process zones, each with different  $\Delta T/\Delta time$  temperature change rates. The  $\Delta T/\Delta time$  rates are detailed in the above table. The temperatures are measured at the component to printed circuit board connections.

In **process zone P1**, the PC board and HSDL-3601 castellation I/O pins are heated to a temperature of 125°C to activate the flux in the solder paste. The temperature ramp up rate, R1, is limited to 4°C per second to allow for even heating of both the PC board and HSDL-3601 castellation I/O pins.

Process zone P2 should be of sufficient time duration (> 60 seconds) to dry the solder paste. The temperature is raised to a level just below the liquidus point of the solder, usually 170°C (338°F).

**Process zone P3** is the solder reflow zone. In zone P3, the temperature is quickly raised above the liquidus point of solder to 230°C (446°F) for optimum results. The dwell time above the liquidus point of solder should be between 15 and 90 seconds. It usually takes about 15 seconds to assure proper coalescing of the solder balls into liquid solder and the formation of good solder connections. Beyond a dwell time of 90 seconds, the intermetallic growth within the solder connections becomes excessive,

resulting in the formation of weak and unreliable connections. The temperature is then rapidly reduced to a point below the solidus temperature of the solder, usually 170°C (338°F), to allow the solder within the connections to freeze solid.

Process zone P4 is the cool down after solder freeze. The cool down rate, R5, from the liquidus point of the solder to 25°C (77°F) should not exceed -3°C per second maximum. This limitation is necessary to allow the PC board and HSDL-3601 castellation I/O pins to change dimensions evenly, putting minimal stresses on the HSDL-3601 transceiver.

### **Appendix A: Test Method**

# A1. Background Light and Electromagnetic Field

There are four ambient interference conditions in which the receiver is to operate correctly. The conditions are to be applied separately:

- 1. Electromagnetic field: 3 V/m maximum (please refer to IEC 801-3, severity level 3 for details).
- 2. Sunlight:

10 kilolux maximum at the optical port. This is simulated with an IR source having a peak wavelength within the range of 850 nm to 900 nm and a spectral width of less than 50 nm biased to provide 490  $\mu$ W/cm<sup>2</sup> (with no modulation) at the optical port. The light source faces the optical port.

This simulates sunlight within the IrDA spectral range. The effect of longer wavelength radiation is covered by the incandescent condition.

- 3. Incandescent Lighting: 1000 lux maximum. This is produced with general service, tungsten-filament, gas-filled, inside frosted lamps in the 60 Watt to 100 Watt range to generate 1000 lux over the horizontal surface on which the equipment under test rests. The light sources are above the test area. The source is expected to have a filament temperature in the 2700 to 3050 Kelvin range and a spectral peak in the 850 to 1050 nm range.
- 4. Fluorescent Lighting: 1000 lux maximum. This is simulated with an IR source having a peak wavelength within the range of 850 nm to 900 nm and a spectral width of less than 50 nm biased and modulated to provide an optical square wave

signal (0  $\mu$ W/cm<sup>2</sup> minimum and 0.3  $\mu$ W/cm<sup>2</sup> peak amplitude with 10% to 90% rise and fall times less than or equal to 100 ns) over the horizontal surface on which the equipment under test rests. The light sources are above the test area. The frequency of the optical signal is swept over the frequency range from 20 kHz to 200 kHz.

Due to the variety of fluorescent lamps and the range of IR emissions, this condition is not expected to cover all circumstances. It will provide a common floor for IrDA operation.

All IR transceivers operating under the recommended drive conditions are classified as CENELEC EN60825-1 Accessible Emission Limit (AEL) Class 1. This standard is in effect in Europe as of January 1, 1997. AEL Class 1 LED devices are considered eye safe. Please see Application Note 1094 for more information.

### Appendix B: HSDL-3601#007/#017 SMT Assembly Application Note

### 1.0 Solder Pad, Mask and Metal Solder Stencil Aperture



Figure 1.0. Stencil and PCBA.

### 1.1 Recommended Land Pattern for HSDL-3601#007/#017

| Dim.      | mm   | Inches |
|-----------|------|--------|
| a         | 2.40 | 0.095  |
| b         | 0.70 | 0.028  |
| c (pitch) | 1.10 | 0.043  |
| d         | 2.35 | 0.093  |
| e         | 2.80 | 0.110  |
| f         | 3.13 | 0.123  |
| g         | 4.31 | 0.170  |



Figure 2.0. Top View of Land Pattern.

# 1.2 Adjacent Land Keep-out and Solder Mask Areas

| Dim. | mm       | Inches     |
|------|----------|------------|
| h    | min. 0.2 | min. 0.008 |
| j    | 13.4     | 0.528      |
| k    | 4.7      | 0.185      |
| l    | 3.2      | 0.126      |

- Adjacent land keep-out is the maximum space occupied by the unit relative to the land pattern. There should be no other SMD components within this area.
- "h" is the minimum solder resist strip width required to avoid solder bridging adjacent pads.
- It is recommended that 2 fiducial cross be placed at mid-length of the pads for unit alignment.

Note: Wet/Liquid Photo-Imaginable solder resist/mask is recommended.

Figure 3.0. HSDL-3601#007/#017 PCBA – Adjacent Land Keep-out and Solder Mask.

# 2.0 Recommended Solder Paste/cream Volume for Castellation Joints

Based on calculation and experiment, the printed solder paste volume required per castellation pad is 0.30 cubic mm (based on either no-clean or aqueous solder cream types with typically 60 to 65% solid content by volume).

# 2.1 Recommended Metal Solder Stencil Aperture

It is recommended that only 0.152 mm (0.006 inches) or 0.127 mm (0.005 inches) thick stencil be used for solder paste

printing. This is to ensure adequate printed solder paste volume and no shorting. The following combination of metal stencil aperture and metal stencil thickness should be used:

| See Fig 4.0                                                                |                                                             |                |                   |  |
|----------------------------------------------------------------------------|-------------------------------------------------------------|----------------|-------------------|--|
| t, nominal stencil thickness l, length of aperture                         |                                                             |                |                   |  |
| mm                                                                         | mm inches mm inches                                         |                |                   |  |
| 0.152                                                                      | 0.006                                                       | $2.8 \pm 0.05$ | $0.110 \pm 0.002$ |  |
| 0.127                                                                      | 0.005                                                       | $3.4 \pm 0.05$ | $0.134 \pm 0.002$ |  |
| w, the                                                                     | w, the width of aperture is fixed at 0.70 mm (0.028 inches) |                |                   |  |
| Aperture opening for shield pad is 2.8 mm x 2.35 mm as per land dimensions |                                                             |                |                   |  |



Figure 4.0 Solder Paste Stencil Aperture.

### 3.0 Pick and Place Misalignment Tolerance and Product Self-Alignment after Solder Reflow

If the printed solder paste volume is adequate, **the unit will self-align** in the X-direction after solder reflow. Units should be properly reflowed in IR Hot Air convection oven using the recommended reflow profile. The direction of board travel does not matter.

### **Allowable Misalignment Tolerance**

| X – direction     | $\leq$ 0.2 mm (0.008 inches) |  |
|-------------------|------------------------------|--|
| Theta – direction | ± 2 degrees                  |  |

# 3.1 Tolerance for X-axis Alignment of Castellation

Misalignment of castellation to the land pad should not exceed 0.2 mm or approximately half the width of the castellation during placement of the unit. The castellations will completely self-align to the pads during solder reflow as seen in the pictures below.



Photo 1.0. Castellation misaligned to land pads in x-axis before reflow.



Photo 2.0. Castellation self-align to land pads after reflow.

# 3.2 Tolerance for Rotational (Theta) Misalignment

Units when mounted should not be rotated more than  $\pm~2$  degrees with reference to center X-Y as specified in Fig 2.0. Pictures 3.0 and 4.0 show units before and

after reflow. Units with a Theta misalignment of more than 2 degrees do not completely self align after reflow. Units with  $\pm$  2 degree rotational or Theta misalignment self-aligned completely after solder reflow.



Photo 3.0. Unit is rotated before reflow.



Photo 4.0. Unit self-aligns after reflow.

# 3.3 Y-axis Misalignment of Castellation

In the Y-direction, the unit does not self-align after solder reflow. It is recommended that the unit be placed in line with the fiducial mark (mid-length of land pad.) This will enable sufficient land length (minimum of  $^{1}/_{2}$  land length.) to form a good joint. See Fig 5.0.



Figure 5.0. Section of a Castellation in Y-axis.

### 3.4 Example of Good HSDL-3601#007/#017 Castellation Solder Joints



Photo 5.0. Good Solder Joint.

This joint is formed when the printed solder paste volume is adequate, i.e. 0.30 cubic mm and reflowed properly. It should be reflowed in IR Hot-air convection reflow oven. Direction of board travel does not matter.

### 4.0 Solder Volume Evaluation and Calculation

Geometry of an HSDL-3601#007/#017 solder fillet.



### Appendix C: HSDL-3601#008/#018 SMT Assembly Application Note

### 1.0 Solder Pad, Mask and Metal Solder Stencil Aperture



Figure 1.0. Stencil and PCBA.

### 1.1 Recommended Land Pattern for HSDL-3601#008/#018



Figure 2.0. Top View of Land Pattern.

# 1.2 Adjacent Land Keep-out and Solder Mask Areas

| Dim. | mm       | Inches     |
|------|----------|------------|
| h    | min. 0.2 | min. 0.008 |
| j    | 13.4     | 0.528      |
| k    | 5.8      | 0.228      |
| l    | 3.5      | 0.130      |

- Adjacent land keep-out is the maximum space occupied by the unit relative to the land pattern. There should be no other SMD components within this area.
- "h" is the minimum solder resist strip width required to avoid solder bridging adjacent pads.
- It is recommended that 2 fiducial cross be placed at mid-length of the pads for unit alignment.

Note: Wet/Liquid Photo-Imaginable solder resist/mask is recommended.



Figure 3.0. HSDL-3601#008/#018 PCBA - Adjacent Land Keep-out and Solder Mask.

# 2.0 Recommended Solder Paste/cream Volume for Castellation Joints Based on calculation and experiment, the printed solder paste volume required per castellation pad is 0.28 cubic mm (based on either no-clean or aqueous solder cream types with typically 60 to 65% solid content by volume).

# 2.1 Recommended Metal Solder Stencil Aperture

It is recommended that only 0.152 mm (0.006 inches) or 0.127 mm (0.005 inches) thick stencil be used for solder paste

printing. This is to ensure adequate printed solder paste volume and no shorting. The following combination of metal stencil aperture and metal stencil thickness should be used:

|                                                                           | See Fig 4.0                                                 |                |                   |  |
|---------------------------------------------------------------------------|-------------------------------------------------------------|----------------|-------------------|--|
| t, nominal stencil thickness l, length of aperture                        |                                                             |                |                   |  |
| mm                                                                        | inches mm inches                                            |                |                   |  |
| 0.152                                                                     | 0.006                                                       | $3.1 \pm 0.05$ | $0.122 \pm 0.002$ |  |
| 0.127                                                                     | 0.005                                                       | $3.7 \pm 0.05$ | $0.147 \pm 0.002$ |  |
| w, th                                                                     | w, the width of aperture is fixed at 0.60 mm (0.024 inches) |                |                   |  |
| Aperture opening for shield pad is 5.7 mm x 1.6 mm as per land dimensions |                                                             |                |                   |  |



Figure 4.0. Solder Paste Stencil Aperture.

### 3.0 Pick and Place Misalignment Tolerance and Product Self-Alignment after Solder Reflow

If the printed solder paste volume is adequate, **the unit will self-align** in X-direction after solder reflow. Units should be properly reflowed in IR Hot Air convection oven using the recommended reflow profile. The direction of board travel does not matter.

### **Allowable Misalignment Tolerance**

| <b>X – direction</b> $\leq 0.2 \text{ mm } (0.008 \text{ inches})$ |
|--------------------------------------------------------------------|
|--------------------------------------------------------------------|

# 3.1 Tolerance for X-axis Alignment of Castellation

Misalignment of castellation to the land pad should not exceed 0.2 mm or approximately half the width of the castellation during placement of the unit. The castellations will completely self-align to the pads during solder reflow as seen in the pictures below.



Photo 1.0. Castellation mis-aligned to land pads in X-axis before reflow.



Photo 2.0. Castellation self-aligned to land pads after reflow.

# 3.2 Tolerance for Rotational (Theta) Misalignment

Units when mounted should not be rotated more than  $\pm 1$  degrees with reference to center X-Y as specified in Fig. 2.0. Photos 3.0

and 4.0 show that unit cannot be self-aligned back due to the small wetting force. Units with a Theta misalignment of more than 1 degree do not completely self align after reflow.



Photo 3.0. Unit is rotated before reflow.



Photo 4.0. Unit not self-aligned after reflow.

# 3.3 Y-axis Misalignment of Castellation

In the Y-direction, the unit does not self align after solder reflow. It is recommended that the unit be placed in line with the fiducial mark. This will enable sufficient land length to form a good joint. See Fig. 5.0.



Figure 5.0. Section of a Castellation in Y-axis.

### 3.4 Example of Good Castellation Solder Joints







Photo 7.0. Good Solder Joint after Reflow.

This joint is formed when the printed solder paste volume is adequate, i.e. 0.30 cubic mm and reflowed properly. It should be

reflowed in IR Hot-air convection reflow oven. Direction of board travel does not matter.

### 4.0 Solder Volume Evaluation and Calculation

Geometry of an HSDL-3601#008/#018 solder fillet.



$$V_{solder} = (0.8 \times 0.6 \times 0.1) + (0.5 \times 0.6 \times 0.46 (0.6 + 1.15)/2) = 0.1662 \text{ mm}^3$$

$$V_{\text{paste}} = V_{\text{solder}}/0.6 = 0.277 \text{ mm}^3$$

# Appendix D: General Application Guide for the HSDL-3601 Infrared IrDA® Compliant 4 Mb/s Transceiver

**Description** The HSDL-3601 wide voltage operating range infrared transceiver is a low-cost and small form factor that is designed to address the mobile computing market such as notebooks, printers and LAN access as well as small embedded mobile products such as digital cameras, cellular phones, and PDAs. It is fully compliant to IrDA 1.1 specification up to 4 Mb/s, and supports HP-SIR, Sharp ASK, and TV Remote modes. The design of the HSDL-3601 also includes the following unique features:

- Low passive component count.
- Adjustable Optical Power Management (full, <sup>2</sup>/<sub>3</sub>, <sup>1</sup>/<sub>3</sub> power).
- Shutdown mode for low power consumption requirement.
- Single-receive output for all data rates.

Adjustable Optical Power **Management** The HSDL-3601 transmitter offers user-adjustable optical power levels. The use of two logic-level mode-select input pins, MODE 0 and MODE 1, offers shutdown mode as well as three transmit power levels as shown in the Table below. The power levels are setup to correspond nominally to maximum, two-third, and one-third of the transmission distance. This unique feature allows lower optical power to be transmitted at shorter link distances to reduce power consumption.

| MODE | MODE 1 | Transmitter                       |
|------|--------|-----------------------------------|
| 1    | 0      | Shutdown                          |
| 0    | 0      | Full Power                        |
| 0    | 1      | <sup>2</sup> / <sub>3</sub> Power |
| 1    | 1      | 1/3 Power                         |

There are 2 basic means to adjust the optical power of the HSDL-3601:

Dynamic: This implementation enables the transceiver pair to adjust their transmitter power according to the link distance. However, this requires the IrDA protocol stack (mainly the IrLAP layer) to be modified. Please contact Hewlett Packard Application group for further details.

**Static:** Pre-program the ROM BIOS of the system (e.g. notebook PC, digital camera, cell phones, or PDA) to allow the end user to select the desired optical power during the system setup stage.

### Selection of Resistor R1

Resistor R1 should be selected to provide the appropriate peak pulse LED current over different ranges of Vcc. The recommended R1 for the voltage range of 4.75~V to 5.25~V is  $6.2~\Omega$ . The HSDL-3601 typically provides 250~mW/sr of intensity at the recommended minimum peak pulse LED current of 400~mA.

Interface to Recommended I/O Chips The HSDL-3601's TXD data input is buffered to allow for CMOS drive levels. No peaking circuit or capacitor is required.

Data rate from 9.6 kb/s up to 4 Mb/s is available at the RXD pin. The FIR\_SEL pin selects the data rate that is receivable through RXD. Data rates up to 115.2 kb/s can be received if FIR\_SEL is set to logic low. Data rates up to 4 Mb/s can be received if FIR\_SEL is set to logic high. Software driver is necessary to program the FIR\_SEL to low or high at a given data rate.

4 Mb/s IR link distance of greater than 1.5 meters have been demonstrated using typical HSDL-3601 units with National Semiconductor's PC87108 Endec and Super I/Os, and the SMC Super I/O chips.

### (A) National Semiconductor Super I/O and Infrared Controller

For National Semiconductor Super I/O and Infrared Controller chips, IR link can be realized with the following connections:

- Connect IRTX of the National Super I/O or IR Controller to TXD (pin 9) of the HSDL-3601.
- Connect IRRX1 of the National Super I/O or IR Controller to RXD (pin 8) of the HSDL-3601.
- Connect IRSLO of the National Super I/O or IR Controller to FIR\_SEL (pin 3) of the HSDL-3601.

Please refer to the table below for the IR pin assignments for the National Super I/O and IR Controllers that support IrDA 1.1 up to 4 Mb/s:

|               | IRTX | IRRX1 | IRSL0 |
|---------------|------|-------|-------|
| PC97/87338VJG | 63   | 65    | 66    |
| PC87308VUL    | 81   | 80    | 79    |
| PC87108AVHG   | 39   | 38    | 37    |

Please refer to the National Semiconductor data sheets and application notes for updated information.

### **Functional Block Diagram**



### (B) HSDL-3601 Interoperability with National Semiconductor PC97338VJG SIO Evaluation Report Introduction

The objective of this report is to demonstrate the interoperability of the HSDL-3601 IR transceiver IR module as wireless communication ports at the speed of 2.4 kb/s - 4 Mb/s with NS's PC97338VJG Super I/O under typical operating conditions.

### **Test Procedures**

 Two PC97338VJG evaluation boards were connected to the ISA Bus of two PCs (Pentium 200 MHz) running Microsoft's DOS operating system. One system with an HSDL-3601 IR transceiver connected to the PC97338VJG evaluation

- board will act as the master device. Another system with an HSDL-3601 IR transceiver connected to the PC97338VJG will act as the slave device (i.e. Device Under Test).
- 2. The test software used in this interoperability test is provided by National Semiconductor. A file size of 1.7M byte from the master device, with the PC97338VJG performing the framing, encoding is transmitted to the slave device. The slave device, with the PC97338VJG performing the decoding, and CRC checksum, will receive the file. The file is then checked for error by comparing the received file with the original file using the DOS "fc" command.
- The link distance is measured by adjusting the distance between the master and slave for errorless data communications.

### HSDL-3601 Interoperability with NS PC97338 Report

(i) Test Conditions

Vcc = 4.75 - 5.25 V  $RLED = 6.2 \Omega$ Optical transmitter pulse width = 125 ns Mode set to full power

### (ii) Test Result

The interoperability test results show that HSDL-3601 IR transceiver can operate ≥ 1.5 meter link distance from 4.75 V to 5.25 V with NS's PC97338 at any IrDA 1.1 data rate without error.

### **Functional Block Diagram**



HSDL-3601 FUNCTIONAL BLOCK DIAGRAM

### (C) Standard Micro System Corporation (SMC) Super and Ultra I/O Controllers

For SMC Super and Ultra I/O Controller chips, IR link can be realized with the following connections:

- Connect IRTX of the SMC Super or Ultra I/O Controller to TXD (pin 9) of the HSDL-3601.
- Connect IRRX of the SMC Super or Ultra I/O Controller to RXD (pin 8) of the HSDL-3601.
- Connect IRMODE of the Super or Ultra I/O Controller to FIR\_SEL (pin 3) of the HSDL-3601.

Please refer to the table below for the IR pin assignments for the SMC Super or Ultra I/O Controllers that support IrDA 1.1 up to 4Mb/s:



Note that the buffer in the TXD line to IRRX and RXD line to IRTX is used only when interfacing the FDC37C669FR to HSDL-3601. This is not required with the other SMC Super and Ultra I/O Controllers. Please refer to the SMC datasheets and applications notes for updated information.

|               | IRTX | IRRX | IRMODE |
|---------------|------|------|--------|
| FDC37C669FR   | 89   | 88   | 23     |
| FDC37N769     | 87   | 86   | 21     |
| FDC37C957/8FR | 204  | 203  |        |
| CAM35C44      | 4    | 32   | 5      |

### HSDL-3601 Interoperability with SMC 669 Report

### (i) Test Conditions

Vcc = 4.75 - 5.25 V  $RLED = 6.2 \Omega$ Optical transmitter pulse width = 125 ns
Mode set to full power

### (ii) Test Result

The interoperability test results show that HSDL-3601 IR transceiver can operate ≥ 1.5 meter link distance from 4.75 V to 5.25 V with SMC 669 at any IrDA 1.1 data rate without error.



www.semiconductor.agilent.com Data subject to change. Copyright © 2000 Agilent Technologies Inc. Obsoletes 5968-7601E (9/99) 5980-0877E (7/00)