## 1. General description

The TJA1051 is a high-speed CAN transceiver that provides an interface between a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus. The transceiver is designed for high-speed (up to 1 Mbit/s) CAN applications in the automotive industry, providing differential transmit and receive capability to (a microcontroller with) a CAN protocol controller.

The TJA1051 is a up from the TJA1050 high-speed CAN transceiver. It offers improved ElectroMagnetic Compatibility (EMC) and ElectroStatic Discharge (ESD) performance, and also features:

- · Ideal passive behavior to the CAN bus when the supply voltage is off
- Direct interfacing to microcontrollers with 3 V to 5 V supply voltages on TJA1051T/3 and TJA1051TK/3.

These features make the TJA1051 an excellent choice for all types of HS-CAN networks, in nodes that do not require a standby mode with wake-up capability via the bus.

## 2. Features

#### 2.1 General

- Fully ISO 11898-2 compliant
- Suitable for 12 V and 24 V systems
- Low ElectroMagnetic Emission (EME) and high ElectroMagnetic Immunity (EMI)
- V<sub>IO</sub> input on TJA1051T/3 and TJA1051TK/3 allows for direct interfacing with 3 V to 5 V microcontrollers (available in SO8 and very small HVSON8 packages respectively)

#### 2.2 Low-power management

- Functional behavior predictable under all supply conditions
- Transceiver in an unpowered state disengages from the bus (zero load)

#### 2.3 Protection

- High ElectroStatic Discharge (ESD) handling capability on the bus pins
- Bus pins protected against transients in automotive environments
- Transmit Data (TXD) dominant time-out function
- Undervoltage detection on pins V<sub>CC</sub> and V<sub>IO</sub>
- Thermally protected



## 3. Ordering information

| Table 1.         Ordering information |         |                                                                                                       |          |  |  |  |
|---------------------------------------|---------|-------------------------------------------------------------------------------------------------------|----------|--|--|--|
| Type number                           | Package |                                                                                                       |          |  |  |  |
|                                       | Name    | Description                                                                                           | Version  |  |  |  |
| TJA1051T                              | SO8     | plastic small outline package; 8 leads; body width 3.9 mm                                             | SOT96-1  |  |  |  |
| TJA1051T/3[1]                         | SO8     | plastic small outline package; 8 leads; body width 3.9 mm                                             | SOT96-1  |  |  |  |
| TJA1051TK/3 <sup>[1]</sup>            | HVSON8  | plastic thermal enhanced very thin small outline package; no leads; 8 terminals; body 3 x 3 x 0.85 mm | SOT782-1 |  |  |  |

[1] TJA1051T/3 and TJA1051TK/3 with  $V_{IO}$  pin.

## 4. Block diagram



## 5. Pinning information

### 5.1 Pinning



### 5.2 Pin description

| Table 2.        | Pin o | description                                                                       |
|-----------------|-------|-----------------------------------------------------------------------------------|
| Symbol          | Pin   | Description                                                                       |
| TXD             | 1     | transmit data input                                                               |
| GND             | 2     | ground supply                                                                     |
| V <sub>CC</sub> | 3     | supply voltage                                                                    |
| RXD             | 4     | receive data output; reads out data from the bus lines                            |
| n.c.            | 5     | not connected; in TJA1051T version only                                           |
| V <sub>IO</sub> | 5     | supply voltage for I/O level adapter; in TJA1051T/3 and TJA1051TK/3 versions only |
| CANL            | 6     | LOW-level CAN bus line                                                            |
| CANH            | 7     | HIGH-level CAN bus line                                                           |
| S               | 8     | Silent mode control input                                                         |

## 6. Functional description

The TJA1051 is a high-speed CAN stand-alone transceiver with Silent mode. It combines the functionality of the TJA1050 transceiver with improved EMC and ESD handling capability. Improved slope control and high DC handling capability on the bus pins provides additional application flexibility.

The TJA1051 is available in two versions, distinguished only by the function of pin 5:

- The version with pin 5 open is 100 % backwards compatible with the TJA1050
- The version with a  $V_{\text{IO}}$  pin allows for direct interfacing to microcontrollers with supply voltages down to 3 V

#### 6.1 Operating modes

The TJA1051 supports two operating modes, Normal and Silent, which are selectable via pin S. See <u>Table 3</u> for a description of the operating modes under normal supply conditions.

| Table 3. | Operating modes |         |            |                       |
|----------|-----------------|---------|------------|-----------------------|
| Mode     | Inputs          |         | Outputs    |                       |
|          | Pin S           | Pin TXD | CAN driver | Pin RXD               |
| Normal   | LOW             | LOW     | dominant   | active <sup>[1]</sup> |
|          | LOW             | HIGH    | recessive  | active <sup>[1]</sup> |
| Silent   | HIGH            | X[2]    | recessive  | active <sup>[1]</sup> |

[1] LOW if the CAN bus is dominant, HIGH if the CAN bus is recessive.

[2] X = don't care

#### 6.1.1 Normal mode

A LOW level on pin S selects Normal mode. In this mode, the transceiver is able to transmit and receive data via the bus lines CANH and CANL (see Figure 1 for the block diagram). The differential receiver converts the analog data on the bus lines into digital data which is output to pin RXD. The slope of the output signals on the bus lines is controlled and optimized in a way that guarantees the lowest possible ElectroMagnetic Emission (EME).

#### 6.1.2 Silent mode

A HIGH level on pin S selects Silent mode. In Silent mode the transmitter is disabled, releasing the bus pins to recessive state. All other IC functions, including the receiver, continue to operate as in Normal mode. Silent mode can be used to prevent a faulty CAN controller from disrupting all network communications.

#### 6.2 Fail-safe features

#### 6.2.1 TXD dominant time-out function

A 'TXD dominant time-out' timer is started when pin TXD is set LOW. If the LOW state on pin TXD persists for longer than  $t_{to(dom)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application

failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when pin TXD is set HIGH. The TXD dominant time-out time also defines the minimum possible bit rate of 40 kbit/s.

#### 6.2.2 Internal biasing of TXD and S input pins

Pin TXD has an internal pull-up to  $V_{IO}$  and pin S has an internal pull-down to GND. This ensures a safe, defined state in case one or both of these pins are left floating.

#### 6.2.3 Undervoltage detection on pins V<sub>CC</sub> and V<sub>IO</sub>

Should V<sub>CC</sub> or V<sub>IO</sub> drop below their respective undervoltage detection levels (V<sub>uvd(VCC)</sub> and V<sub>uvd (VIO)</sub>; see <u>Table 6</u>), the transceiver will switch off and disengage from the bus (zero load) until V<sub>CC</sub> and V<sub>IO</sub> have recovered.

#### 6.2.4 Over-temperature protection

The output drivers are protected against over-temperature conditions. If the virtual junction temperature exceeds the shutdown junction temperature,  $T_{j(sd)}$ , the output drivers will be disabled until the virtual junction temperature falls below  $T_{j(sd)}$  and TXD becomes recessive again. Including the TXD condition ensures that output driver oscillations due to temperature drift are avoided.

### 6.3 V<sub>IO</sub> supply pin

Two versions of the TJA1051 are available, only differing in the function of a single pin. Pin 5 is either not connected or is a  $V_{IO}$  supply pin.

Pin V<sub>IO</sub> on the TJA1051T/3 and TJA1051TK/3 should be connected to the microcontroller supply voltage (see Figure 3). This will adjust the signal levels of pins TXD, RXD and S to the I/O levels of the microcontroller. For versions of the TJA1051 without a V<sub>IO</sub> pin, the V<sub>IO</sub> input is internally connected to V<sub>CC</sub>. This sets the signal levels of pins TXD, RXD and S to levels compatible with 5 V microcontrollers.

**TJA1051** 

## 7. Application design-in information



## 8. Limiting values

#### Table 4.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.

| Symbol                                           | Parameter                    | Conditions              |            | Min  | Max  | Unit |
|--------------------------------------------------|------------------------------|-------------------------|------------|------|------|------|
| V <sub>x</sub>                                   | voltage on pin x             | no time limit; DC value |            |      |      |      |
|                                                  |                              | on pins CANH and CANL   |            | -58  | +58  | V    |
|                                                  | on any other pin             |                         | -0.3       | +7   | V    |      |
| V <sub>trt</sub>                                 | transient voltage            | on pins CANH and CANL   | <u>[1]</u> | -150 | +100 | V    |
| V <sub>esd</sub> electrostatic discharge voltage | IEC 61000-4-2                | [2]                     |            |      |      |      |
|                                                  |                              | at pins CANH and CANL   | [3]        | -8   | +8   | kV   |
|                                                  | HBM                          | [4]                     |            |      |      |      |
|                                                  |                              | at pins CANH and CANL   |            | -8   | +8   | kV   |
|                                                  |                              | at any other pin        |            | -4   | +4   | kV   |
|                                                  |                              | MM                      | [5]        |      |      |      |
|                                                  | at any pin                   |                         | -300       | +300 | V    |      |
|                                                  | CDM                          | [6]                     |            |      |      |      |
|                                                  |                              | at corner pins          |            | -750 | +750 | V    |
|                                                  |                              | at any pin              |            | -500 | +500 | V    |
| T <sub>vj</sub>                                  | virtual junction temperature |                         | [7]        | -40  | +150 | °C   |
| T <sub>stg</sub>                                 | storage temperature          |                         |            | -55  | +150 | °C   |
| T <sub>amb</sub>                                 | ambient temperature          |                         |            | -40  | +125 | °C   |

[1] Verified by an external test house to ensure pins CANH and CANL can withstand ISO 7637 part 3 automotive transient test pulses 1, 2a, 3a and 3b.

[2] IEC 61000-4-2 (150 pF, 330 Ω).

### **NXP Semiconductors**

**TJA1051** 

- [3] ESD performance of pins CANH and CANL according to IEC 61000-4-2 (150 pF, 330  $\Omega$ ) has been be verified by an external test house. The result is equal to or better than ±8 kV (unaided).
- [4] Human Body Model (HBM): according to AEC-Q100-002 (100 pF, 1.5 k $\Omega$ ).
- [5] Machine Model (MM): according to AEC-Q100-003 (200 pF, 0.75  $\mu$ H, 10  $\Omega$ ).
- [6] Charged Device Model (CDM): according to AEC-Q100-011 (field Induced charge; 4 pF). The classification level is C5 (>1000 V).
- [7] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(vj-a)}$ , where  $R_{th(vj-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

### 9. Thermal characteristics

#### Table 5. Thermal characteristics

According to IEC 60747-1.

| Symbol                | Parameter                                           | Conditions                  | Value | Unit |
|-----------------------|-----------------------------------------------------|-----------------------------|-------|------|
| R <sub>th(vj-a)</sub> | thermal resistance from virtual junction to ambient | SO8 package; in free air    | 155   | K/W  |
|                       |                                                     | HVSON8 package; in free air | 55    | K/W  |

## **10. Static characteristics**

#### Table 6. Static characteristics

 $T_{vj} = -40 \circ C$  to  $+150 \circ C$ ;  $V_{CC} = 4.5 V$  to 5.5 V;  $V_{IO} = 2.8 V$  to 5.5  $V_{11}^{(1)}$ ;  $R_L = 60 \Omega$  unless specified otherwise; All voltages are defined with respect to ground; Positive currents flow into the  $IC_{21}^{(2)}$ .

| Symbol                | Parameter                                                | Conditions                                   | Min                | Тур | Мах                     | Unit         |
|-----------------------|----------------------------------------------------------|----------------------------------------------|--------------------|-----|-------------------------|--------------|
| Supply; pi            | in V <sub>CC</sub>                                       |                                              |                    |     |                         |              |
| V <sub>CC</sub>       | supply voltage                                           |                                              | 4.5                | -   | 5.5                     | V            |
| I <sub>CC</sub>       | supply current                                           | Silent mode                                  | 0.1                | 1   | 2.5                     | mA           |
|                       |                                                          | Normal mode                                  |                    |     |                         |              |
|                       |                                                          | recessive; V <sub>TXD</sub> =V <sub>IO</sub> | 2.5                | 5   | 10                      | mA           |
|                       |                                                          | dominant; $V_{TXD} = 0 V$                    | 20                 | 50  | 70                      | mA           |
| V <sub>uvd(VCC)</sub> | undervoltage detection<br>voltage on pin V <sub>CC</sub> |                                              | 3.5                | -   | 4.5                     | V            |
| I/O level a           | dapter supply; pin V <sub>IO</sub> [1]                   |                                              |                    |     |                         |              |
| V <sub>IO</sub>       | supply voltage on pin $V_{IO}$                           |                                              | 2.8                | -   | 5.5                     | V            |
| I <sub>IO</sub>       | supply current on pin V <sub>IO</sub>                    | Normal and Silent modes                      |                    |     |                         |              |
|                       |                                                          | recessive; $V_{TXD} = V_{IO}$                | 10                 | 80  | 250                     | μΑ           |
|                       |                                                          | dominant; $V_{TXD} = 0 V$                    | 50                 | 350 | 500                     | μΑ           |
| V <sub>uvd(VIO)</sub> | undervoltage detection<br>voltage on pin V <sub>IO</sub> |                                              | 1.3                | -   | 2.7                     | V            |
| Mode con              | trol input; pin S                                        |                                              |                    |     |                         |              |
| VIH                   | HIGH-level input voltage                                 |                                              | 0.7V <sub>IO</sub> | -   | V <sub>IO</sub> + 0.3   | V            |
| VIL                   | LOW-level input voltage                                  |                                              | -0.3               | -   | 0.3V <sub>IO</sub>      | V            |
| I <sub>IH</sub>       | HIGH-level input current                                 | $V_{S} = V_{IO}$                             | 1                  | 4   | 10                      | μΑ           |
| IIL                   | LOW-level input current                                  | $V_{S} = 0 V$                                | -1                 | 0   | +1                      | μΑ           |
| CAN trans             | smit data input; pin TXD                                 |                                              |                    |     |                         |              |
| V <sub>IH</sub>       | HIGH-level input voltage                                 |                                              | 0.7V <sub>IO</sub> | -   | V <sub>IO</sub> + 0.3   | V            |
| V <sub>IL</sub>       | LOW-level input voltage                                  |                                              | -0.3               | -   | 0.3V <sub>IO</sub>      | V            |
| TJA1051_1             |                                                          |                                              |                    | ©   | NXP B.V. 2009. All righ | its reserver |

#### Table 6. Static characteristics ...continued

 $T_{vj} = -40 \circ C$  to  $+150 \circ C$ ;  $V_{CC} = 4.5 \vee to 5.5 \vee; V_{IO} = 2.8 \vee to 5.5 \vee [1]$ ;  $R_L = 60 \Omega$  unless specified otherwise; All voltages are defined with respect to ground; Positive currents flow into the  $IC^{[2]}$ .

| Symbol                   | Parameter                                | Conditions                                                                            | Min          | Тур         | Max  | Unit |
|--------------------------|------------------------------------------|---------------------------------------------------------------------------------------|--------------|-------------|------|------|
| IIH                      | HIGH-level input current                 | $V_{TXD} = V_{IO}$                                                                    | -5           | 0           | +5   | μA   |
| I <sub>IL</sub>          | LOW-level input current                  | Normal mode; $V_{TXD} = 0 V$                                                          | -260         | -150        | -30  | μA   |
| Ci                       | input capacitance                        |                                                                                       | [3]          | 5           | 10   | pF   |
| CAN receiv               | ve data output; pin RXD                  |                                                                                       |              |             |      |      |
| I <sub>OH</sub>          | HIGH-level output current                | $V_{RXD} = V_{IO} - 0.4 \text{ V}; V_{IO} = V_{CC}$                                   | -8           | -3          | -1   | mA   |
| l <sub>OL</sub>          | LOW-level output current                 | $V_{RXD}$ = 0.4 V; bus dominant                                                       | 2            | 5           | 12   | mA   |
| Bus lines;               | pins CANH and CANL                       |                                                                                       |              |             |      |      |
| V <sub>O(dom)</sub>      | dominant output voltage                  | $V_{TXD} = 0 V; t < t_{to(dom)TXD}$                                                   |              |             |      |      |
|                          |                                          | pin CANH                                                                              | 2.75         | 3.5         | 4.5  | V    |
|                          |                                          | pin CANL                                                                              | 0.5          | 1.5         | 2.25 | V    |
| V <sub>dom(TX)</sub> sym | transmitter dominant voltage symmetry    | $V_{dom(TX)sym} = V_{CC} - V_{CANH} - V_{CANL}$                                       | -400         | 0           | +400 | mV   |
| V <sub>O(dif)bus</sub>   | bus differential output voltage          |                                                                                       | 1.5          | -           | 3    | V    |
|                          |                                          | $V_{TXD} = V_{IO}$ ; recessive; no load                                               | -50          | -           | +50  | mV   |
| V <sub>O(rec)</sub>      | recessive output voltage                 | Normal and Silent modes; $V_{TXD} = V_{IO}$ ; no load                                 | 2            | $0.5V_{CC}$ | 3    | V    |
| V <sub>th(RX)dif</sub>   | differential receiver threshold voltage  | Normal and Silent modes<br>$V_{cm(CAN)}^{[4]} = -30 V \text{ to } +30 V$              | 0.5          | 0.7         | 0.9  | V    |
| V <sub>hys(RX)dif</sub>  | differential receiver hysteresis voltage | Normal and Silent modes $V_{cm(CAN)} = -30 V$ to +30 V                                | 50           | 120         | 200  | mV   |
| I <sub>O(dom)</sub>      | dominant output current                  | $V_{TXD} = 0 \text{ V}; t < t_{to(dom)TXD}; V_{CC} = 5 \text{ V}$                     |              |             |      |      |
|                          |                                          | pin CANH; V <sub>CANH</sub> = 0 V                                                     | -100         | -70         | -40  | mA   |
|                          |                                          | pin CANL; $V_{CANL} = 5 V / 40 V$                                                     | 40           | 70          | 100  | mA   |
| I <sub>O(rec)</sub>      | recessive output current                 | Normal and Silent modes; $V_{TXD} = V_{IO}$<br>$V_{CANH} = V_{CANL} = -27$ V to +32 V | -5           | -           | +5   | mA   |
| IL                       | leakage current                          | $V_{CC} = V_{IO} = 0 V;$<br>$V_{CANH} = V_{CANL} = 5 V$                               | -5           | 0           | +5   | μΑ   |
| R <sub>i</sub>           | input resistance                         |                                                                                       | 9            | 15          | 28   | kΩ   |
| ΔR <sub>i</sub>          | input resistance deviation               | between $V_{\text{CANH}}$ and $V_{\text{CANL}}$                                       | -1           | 0           | +1   | %    |
| R <sub>i(dif)</sub>      | differential input resistance            |                                                                                       | 19           | 30          | 52   | kΩ   |
| C <sub>i(cm)</sub>       | common-mode input<br>capacitance         |                                                                                       | <u>[3]</u> _ | -           | 20   | pF   |
| C <sub>i(dif)</sub>      | differential input capacitance           |                                                                                       | [3]          | -           | 10   | pF   |
| Temperatu                | re protection                            |                                                                                       |              |             |      |      |
| T <sub>j(sd)</sub>       | shutdown junction<br>temperature         |                                                                                       | [3]          | 190         | -    | °C   |

[1] Only TJA1051T/3 and TJA1051TK/3 have a V<sub>IO</sub> pin. In transceivers without a V<sub>IO</sub> pin, the V<sub>IO</sub> input is internally connected to V<sub>CC</sub>.

[2] All parameters are guaranteed over the virtual junction temperature range by design. Products are 100 % tested at 125 °C ambient temperature (wafer level pretesting), and 100 % tested at 25 °C ambient temperature (final testing). Both pretesting and final testing use correlated test conditions to cover the specified temperature and power supply voltage range.

[3] Not tested in production.

[4]  $V_{cm(CAN)}$  is the common mode voltage of CANH and CANL.

## **11. Dynamic characteristics**

#### Table 7. Dynamic characteristics

 $T_{vj} = -40 \circ C$  to  $+150 \circ C$ ;  $V_{CC} = 4.5 V$  to 5.5 V;  $V_{IO} = 2.8 V$  to 5.5  $V_{(1)}^{(1)}$ ;  $R_L = 60 \Omega$  unless specified otherwise. All voltages are defined with respect to ground. Positive currents flow into the IC.<sup>[2]</sup>

| Symbol                      | Parameter                            | Conditions                                       | Min      | Тур | Max | Unit |
|-----------------------------|--------------------------------------|--------------------------------------------------|----------|-----|-----|------|
| Transceiver t               | iming; pins CANH, CANL, TXD and R    | XD; see <u>Figure 4</u> and <u>Figure</u>        | <u>5</u> |     |     |      |
| t <sub>d(TXD</sub> -busdom) | delay time from TXD to bus dominant  | Normal mode                                      | -        | 65  | -   | ns   |
| t <sub>d(TXD-busrec)</sub>  | delay time from TXD to bus recessive | Normal mode                                      | -        | 90  | -   | ns   |
| t <sub>d(busdom-RXD)</sub>  | delay time from bus dominant to RXD  | Normal and Silent modes                          | -        | 60  | -   | ns   |
| t <sub>d(busrec-RXD)</sub>  | delay time from bus recessive to RXD | Normal and Silent modes                          | -        | 65  | -   | ns   |
| t <sub>PD(TXD-RXD)</sub>    | propagation delay from TXD to RXD    | versions with pin 5 n.c.<br>Normal mode          | 40       | -   | 220 | ns   |
|                             |                                      | versions with V <sub>IO</sub> pin<br>Normal mode | 40       | -   | 250 | ns   |
| t <sub>to(dom)TXD</sub>     | TXD dominant time-out time           | V <sub>TXD</sub> = 0 V; Normal mode              | 0.3      | 1   | 12  | ms   |
|                             |                                      |                                                  |          |     |     |      |

[1] Only TJA1051T/3 and TJA1051TK/3 have a V<sub>IO</sub> pin. In transceivers without a V<sub>IO</sub> pin, the V<sub>IO</sub> input is internally connected to V<sub>CC</sub>.

[2] All parameters are guaranteed over the virtual junction temperature range by design. Products are 100 % tested at 125 °C ambient temperature (wafer level pretesting), and 100 % tested at 25 °C ambient temperature (final testing). Both pretesting and final testing use correlated test conditions to cover the specified temperature and power supply voltage range.





## 12. Test information

### 12.1 Quality information

This product has been qualified to the appropriate Automotive Electronics Council (AEC) standard Q100 or Q101 and is suitable for use in automotive applications.

**TJA1051** 

## 13. Package outline



### Fig 6. Package outline SOT96-1 (SO8)



#### HVSON8: plastic thermal enhanced very thin small outline package; no leads; 8 terminals; body 3 x 3 x 0.85 mm

Fig 7.

TJA1051\_1

Package outline SOT782-1 (HVSON8)

## 14. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 14.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 14.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 14.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 14.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 8</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 8 and 9

#### Table 8. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 9. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 8.

**TJA1051** 



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description".* 

## **15. Revision history**

| Table 10. Revisi | on history   |                    |               |            |
|------------------|--------------|--------------------|---------------|------------|
| Document ID      | Release date | Data sheet status  | Change notice | Supersedes |
| TJA1051_1        | 20090309     | Product data sheet | -             | -          |

## **16. Legal information**

### 16.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 16.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 17. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# TJA1051

## **18. Contents**

| 1                                                                                                                | General description 1                                                                                                                                                                                                                                                                                                               |
|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                                                                                                | Features 1                                                                                                                                                                                                                                                                                                                          |
| 2.1                                                                                                              | General 1                                                                                                                                                                                                                                                                                                                           |
| 2.2                                                                                                              | Low-power management 1                                                                                                                                                                                                                                                                                                              |
| 2.3                                                                                                              | Protection                                                                                                                                                                                                                                                                                                                          |
| 3                                                                                                                | Ordering information 2                                                                                                                                                                                                                                                                                                              |
| 4                                                                                                                | Block diagram 2                                                                                                                                                                                                                                                                                                                     |
| 5                                                                                                                | Pinning information 3                                                                                                                                                                                                                                                                                                               |
| 5.1                                                                                                              | Pinning                                                                                                                                                                                                                                                                                                                             |
| 5.2                                                                                                              | Pin description 3                                                                                                                                                                                                                                                                                                                   |
| 6                                                                                                                | Functional description 4                                                                                                                                                                                                                                                                                                            |
| 6.1                                                                                                              | Operating modes 4                                                                                                                                                                                                                                                                                                                   |
| 6.1.1                                                                                                            | Normal mode 4                                                                                                                                                                                                                                                                                                                       |
| 6.1.2                                                                                                            | Silent mode 4                                                                                                                                                                                                                                                                                                                       |
| 6.2                                                                                                              | Fail-safe features 4                                                                                                                                                                                                                                                                                                                |
| 6.2.1                                                                                                            | TXD dominant time-out function 4                                                                                                                                                                                                                                                                                                    |
| 6.2.2                                                                                                            | Internal biasing of TXD and S input pins 5                                                                                                                                                                                                                                                                                          |
| 6.2.3                                                                                                            | Undervoltage detection on pins $V_{CC}$ and $V_{IO}$ 5                                                                                                                                                                                                                                                                              |
| 6.2.4                                                                                                            | Over-temperature protection 5                                                                                                                                                                                                                                                                                                       |
| 6.3                                                                                                              | V <sub>IO</sub> supply pin                                                                                                                                                                                                                                                                                                          |
| 7                                                                                                                | Application design-in information                                                                                                                                                                                                                                                                                                   |
| •                                                                                                                | , pp. ea. e. e. g. in mer allen i i i i i e.                                                                                                                                                                                                                                                                                        |
| 8                                                                                                                | Limiting values                                                                                                                                                                                                                                                                                                                     |
| -                                                                                                                |                                                                                                                                                                                                                                                                                                                                     |
| 8                                                                                                                | Limiting values                                                                                                                                                                                                                                                                                                                     |
| 8<br>9                                                                                                           | Limiting values                                                                                                                                                                                                                                                                                                                     |
| 8<br>9<br>10                                                                                                     | Limiting values.6Thermal characteristics.7Static characteristics.7                                                                                                                                                                                                                                                                  |
| 8<br>9<br>10<br>11                                                                                               | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9                                                                                                                                                                                                                                         |
| 8<br>9<br>10<br>11<br>12                                                                                         | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9Test information.10                                                                                                                                                                                                                      |
| 8<br>9<br>10<br>11<br>12<br>12.1                                                                                 | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9Test information.10Quality information.10                                                                                                                                                                                                |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13                                                                           | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics9Test information.10Quality information10Package outline11Soldering of SMD packages13Introduction to soldering13                                                                                                                           |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13<br>14                                                                     | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9Test information.10Quality information.10Package outline11Soldering of SMD packages13                                                                                                                                                    |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13<br>14<br>14.1                                                             | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics9Test information10Quality information10Package outline11Soldering of SMD packages13Introduction to soldering13Wave and reflow soldering13Wave soldering13                                                                                 |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13<br>14<br>14.1<br>14.2                                                     | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics9Test information10Quality information10Package outline11Soldering of SMD packages13Introduction to soldering13Wave and reflow soldering13                                                                                                 |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13<br>14<br>14.1<br>14.2<br>14.3                                             | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9Test information.10Quality information10Package outline11Soldering of SMD packages13Introduction to soldering13Wave and reflow soldering13Wave soldering13Reflow soldering14Revision history16                                           |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13<br>14<br>14.1<br>14.2<br>14.3<br>14.4                                     | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9Test information.10Quality information.10Package outline.11Soldering of SMD packages.13Introduction to soldering.13Wave and reflow soldering.13Wave soldering.13Reflow soldering.14                                                      |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15                               | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9Test information.10Quality information10Package outline11Soldering of SMD packages13Introduction to soldering13Wave and reflow soldering13Wave soldering13Reflow soldering14Revision history16                                           |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15<br>16                         | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9Test information.10Quality information10Package outline11Soldering of SMD packages13Introduction to soldering.13Wave and reflow soldering.13Wave soldering.13Reflow soldering.14Revision history.16Legal information.17                  |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15<br>16<br>16.1                 | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9Test information.10Quality information10Package outline11Soldering of SMD packages13Introduction to soldering13Wave and reflow soldering13Wave soldering14Revision history.16Legal information17Data sheet status17                      |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15<br>16<br>16.1<br>16.2         | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9Test information.10Quality information10Package outline11Soldering of SMD packages13Introduction to soldering13Wave and reflow soldering13Reflow soldering14Revision history16Legal information17Data sheet status17Definitions17        |
| 8<br>9<br>10<br>11<br>12<br>12.1<br>13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15<br>16<br>16.1<br>16.2<br>16.3 | Limiting values.6Thermal characteristics.7Static characteristics.7Dynamic characteristics.9Test information.10Quality information.10Package outline11Soldering of SMD packages13Introduction to soldering.13Wave and reflow soldering.13Reflow soldering.14Revision history.16Legal information.17Data sheet status17Disclaimers.17 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 9 March 2009 Document identifier: TJA1051\_1

