## **TJA1048**

# Dual high-speed CAN transceiver with Standby mode Rev. 1 — 3 November 2010 Product of

Product data sheet

## 1. General description

The TJA1048 is a dual high-speed CAN transceiver that provides an interface between a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus. The transceiver is designed for high-speed (up to 1 Mbit/s) CAN applications in the automotive industry, providing the differential transmit and receive capability to (a microcontroller with) a CAN protocol controller.

The TJA1048 is a step up from the TJA1040, PCA82C250 and PCA82C251 high-speed CAN transceivers. It offers improved Electro Magnetic Compatibility (EMC) and ElectroStatic Discharge (ESD) performance, and also features:

- · Ideal passive behavior to the CAN bus when the supply voltage is off
- A very low-current Standby mode with bus wake-up capability on both channels
- TJA1048T can be interfaced directly to microcontrollers with supply voltages from 3 V to 5 V

These features make the TJA1048 an excellent choice for all types of HS-CAN networks containing more than one HS-CAN interface that require a low-power mode with wake-up capability via the CAN bus, especially for Body Control and Gateway units.

## Features and benefits

#### 2.1 General

- Two TJA1042 HS-CAN transceivers combined monolithically in a single package
- Fully ISO 11898-2 and ISO 11898-5 compliant
- Suitable for 12 V and 24 V systems
- Low ElectroMagnetic Emission (EME) and high ElectroMagnetic Immunity (EMI)
- V<sub>IO</sub> input allows for direct interfacing with 3 V to 5 V microcontrollers

#### 2.2 Low-power management

- Very low-current Standby mode with host and bus wake-up capability
- Functional behavior predictable under all supply conditions
- Transceiver disengages from the bus when not powered up (zero load)
- Wake-up receiver powered by V<sub>IO</sub>; allows shut down of V<sub>CC</sub>

#### 2.3 Protection

- High ESD handling capability on the bus pins
- Bus pins protected against transients in automotive environments



## **Dual high-speed CAN transceiver with Standby mode**

- Transmit Data (TXD) dominant time-out function
- Undervoltage detection on pins V<sub>CC</sub> and V<sub>IO</sub>
- Thermally protected

## 3. Ordering information

## Table 1. Ordering information

| Type number | Package |                                                                                                                         |           |  |  |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------------|-----------|--|--|
|             | Name    | Description                                                                                                             | Version   |  |  |
| TJA1048T    | SO14    | plastic small outline package; 14 leads; body width 3.9 mm                                                              | SOT108-1  |  |  |
| TJA1048TK   | HVSON14 | plastic, thermal enhanced very thin small outline package; no leads; 14 terminals; body 3 $\times$ 4.5 $\times$ 0.85 mm | SOT1086-2 |  |  |

## **Dual high-speed CAN transceiver with Standby mode**

## 4. Block diagram



TJA1048

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2010. All rights reserved.

## **Dual high-speed CAN transceiver with Standby mode**

## 5. Pinning information

## 5.1 Pinning



## 5.2 Pin description

Table 2. Pin description

| Table 2. | Pin a            | escription                                                       |
|----------|------------------|------------------------------------------------------------------|
| Symbol   | Pin              | Description                                                      |
| TXD1     | 1                | transmit data input 1                                            |
| GNDA     | 2 <sup>[1]</sup> | transceiver ground                                               |
| $V_{CC}$ | 3                | transceiver supply voltage                                       |
| RXD1     | 4                | receive data output 1; reads out data from bus line1             |
| GNDB     | 5 <u>[1]</u>     | transceiver ground                                               |
| TXD2     | 6                | transmit data input 2                                            |
| RXD2     | 7                | receive data output 2; reads out data from bus line 2            |
| STBN2    | 8                | standby control input 2 (HIGH = Normal mode, LOW = Standby mode) |
| CANL2    | 9                | LOW-level CAN bus line 2                                         |
| CANH2    | 10               | HIGH-level CAN bus line 2                                        |
| $V_{IO}$ | 11               | supply voltage for I/O level adapter                             |
| CANL1    | 12               | LOW-level CAN bus line 1                                         |
| CANH1    | 13               | HIGH-level CAN bus line 1                                        |
| STBN1    | 14               | standby control input 1 (HIGH = Normal mode, LOW = Standby mode) |
|          |                  |                                                                  |

<sup>[1]</sup> Pins 2 and 5 must be connected together externally in the application.

## **Dual high-speed CAN transceiver with Standby mode**

## 6. Functional description

The TJA1048 is a dual HS-CAN stand-alone transceiver with Standby mode and robust ESD handling capability. It combines the functionality of two TJA1040/TJA1042 transceivers with improved EMC and quiescent current performance. Improved slope control and high DC handling capability on the bus pins provide additional application flexibility.

## 6.1 Operating modes

The TJA1048 supports two operating modes per transceiver, Normal and Standby. The operating mode can be selected independently for each transceiver via pins STBN1 and STBN2 (see Table 3).

Table 3. Operating modes

| Mode    | Pin STBN1/STBN2 | Pin RXD1/RXD2            |                             |  |
|---------|-----------------|--------------------------|-----------------------------|--|
|         |                 | LOW                      | HIGH                        |  |
| Normal  | HIGH            | bus dominant             | bus recessive               |  |
| Standby | LOW             | wake-up request detected | no wake-up request detected |  |

#### 6.1.1 Normal mode

A HIGH level on pin STBN1/STBN2 selects Normal mode. In this mode, the transceiver can transmit and receive data via the bus lines CANH1/CANL1 and CANH2/CANL2 (see Figure 1 for the block diagram). The differential receiver converts the analog data on the bus lines into digital data which is output on pin RXD1/RXD2. The slope of the output signals on the bus lines is controlled and optimized in a way that guarantees the lowest possible EME.

#### 6.1.2 Standby mode

A LOW level on pin STBN1/STBN2 selects Standby mode. In Standby mode, the transceiver is not able to transmit or correctly receive data via the bus lines. The transmitter and Normal-mode receiver blocks are switched off to reduce supply current, and only a low-power differential receiver monitors the bus lines for activity.

In Standby mode, the bus lines are biased to ground to minimize the system supply current. The low-power receiver is supplied by  $V_{IO}$ , and is capable of detecting CAN bus activity even if  $V_{IO}$  is the only supply voltage available. When pin RXD1/RXD2 goes LOW to signal a wake-up request, a transition to Normal mode will not be triggered until STBN1/STBN2 is forced HIGH.

A dedicated wake-up sequence (specified in ISO11898-5) must be received to wake-up the TJA1048 from a low-power mode. This filtering is necessary to avoid spurious wake-up events due to a dominant clamped CAN bus or dominant phases caused by noise or spikes on the bus.

A valid wake-up pattern consists of:

A dominant phase of at least twake(busdom) followed by

A recessive phase of at least twake(busrec) followed by

A dominant phase of at least twake(busdom)

TJA1048

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2010. All rights reserved.

#### **Dual high-speed CAN transceiver with Standby mode**

The complete dominant-recessive-dominant pattern must be received within  $t_{to(wake)bus}$  to be recognized as a valid wake-up pattern (see <u>Figure 4</u>). Pin RXD1/RXD2 will remain recessive until the wake-up event has been triggered.

After a wake-up sequence has been detected, the TJA1048 will remain in Standby mode with the bus signals reflected on RXD1/RXD2. Note that dominant or recessive phases lasting less than t<sub>fltr(wake)bus</sub> will not be detected by the low-power differential receiver and will not be reflected on RXD1/RXD2 in Standby mode.

A wake-up event will not be registered if any of the following events occurs while a wake-up sequence is being transmitted:

The TJA1048 switches to Normal mode

The complete wake-up pattern was not received within tto(wake)bus

A  $V_{IO}$  undervoltage is detected ( $V_{IO} < V_{uvd(VIO)}$ ; see Section 6.2.3)

If any of these events occurs while a wake-up sequence is being received, the internal wake-up logic will be reset and the complete wake-up sequence will have to be re-transmitted to trigger a wake-up event.



#### 6.2 Fail-safe features

#### 6.2.1 TXD dominant time-out function

A 'TXD dominant time-out' timer is started when pin TXD1/TXD2 is set LOW. If the LOW state on this pin persists for longer than  $t_{to(dom)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when pin TXD1/TXD2 is set HIGH. The TXD dominant time-out time also defines the minimum possible bit rate of 40 kbit/s. The TJA1048 has two TXD dominant time-out timers that operate independently of each other.

TJA104

#### **Dual high-speed CAN transceiver with Standby mode**

#### 6.2.2 Internal biasing of TXD1, TXD2, STBN1 and STBN2 input pins

Pins TXD1 and TXD2 have internal pull-ups to  $V_{IO}$  and pins STBN1 and STBN2 have internal pull-downs to GNDA and GNDB. This ensures a safe, defined state if any of these pins is left floating. Pins GNDA and GNDB must be connected together in the application.

## 6.2.3 Undervoltage detection on pins V<sub>CC</sub> and V<sub>IO</sub>

Should  $V_{CC}$  drop below the  $V_{CC}$  undervoltage detection level,  $V_{uvd(VCC)}$ , both transceivers will switch to Standby mode. The logic state of pins STBN1 and STBN2 will be ignored until  $V_{CC}$  has recovered.

Should  $V_{IO}$  drop below the  $V_{IO}$  undervoltage detection level,  $V_{uvd(VIO)}$ , the transceivers will switch off and disengage from the bus (zero load) until  $V_{IO}$  has recovered.

#### 6.2.4 Overtemperature protection

The output drivers are protected against overtemperature conditions. If the virtual junction temperature exceeds the shutdown junction temperature,  $T_{j(sd)}$ , both output drivers will be disabled. When the virtual junction temperature drops below  $T_{j(sd)}$  again, the output drivers will recover independently once TXD1/TXD2 has been reset to HIGH. Including the TXD1/TXD2 condition prevents output driver oscillation due to small variations in temperature.

## 6.3 V<sub>IO</sub> supply pin

Pin  $V_{IO}$  should be connected to the microcontroller supply voltage (see Figure 5). This will adjust the signal levels of pins TXD1, TXD2, RXD1, RXD2, STBN1 and STBN2 to the I/O levels of the microcontroller. Pin  $V_{IO}$  also provides the internal supply voltage for the transceiver's low-power differential receiver. For applications running in low-power mode, this allows the bus lines to be monitored for activity even if there is no supply voltage on pin  $V_{CC}$ .

## Dual high-speed CAN transceiver with Standby mode

## 7. Application design-in information



#### **Dual high-speed CAN transceiver with Standby mode**

## 8. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.

| Symbol           | Parameter                       | Conditions                            |     | Min  | Max  | Unit |
|------------------|---------------------------------|---------------------------------------|-----|------|------|------|
| $V_x$            | voltage on pin x                | no time limit; DC value               |     |      |      |      |
|                  |                                 | on pins CANH1, CANL1, CANH2 and CANL2 |     | -58  | +58  | V    |
|                  |                                 | on any other pin                      |     | -0.3 | +7   | V    |
| $V_{trt}$        | transient voltage               | on pins CANH1, CANL1, CANH2 and CANL2 | [1] | -150 | +100 | V    |
| $V_{ESD}$        | electrostatic discharge voltage | IEC 61000-4-2                         | [2] |      |      |      |
|                  |                                 | on pins CANH1, CANL1, CANH2 and CANL2 | [3] | -6   | +6   | kV   |
|                  |                                 | НВМ                                   | [4] |      |      |      |
|                  |                                 | on pins CANH1, CANL1, CANH2 and CANL2 |     | -6   | +6   | kV   |
|                  |                                 | at any other pin                      |     | -4   | +4   | kV   |
|                  |                                 | MM                                    | [5] |      |      |      |
|                  |                                 | at any pin                            |     | -300 | +300 | V    |
|                  |                                 | CDM                                   | [6] |      |      |      |
|                  |                                 | at corner pins                        |     | -750 | +750 | V    |
|                  |                                 | at any pin                            |     | -500 | +500 | V    |
| $T_{vj}$         | virtual junction temperature    |                                       | [7] | -40  | +150 | °C   |
| T <sub>stg</sub> | storage temperature             |                                       |     | -55  | +150 | °C   |
| T <sub>amb</sub> | ambient temperature             |                                       |     | -40  | +125 | °C   |

<sup>[1]</sup> Verified by an external test house to ensure pins CANH1, CANL1, CANH2 and CANL2 can withstand ISO 7637 part 3 automotive transient test pulses 1, 2a, 3a and 3b.

## 9. Thermal characteristics

Table 5. Thermal characteristics

Values determined for free convection conditions on a JESD51-7 board.

| Symbol                                                            | Parameter | Conditions | Value | Unit |
|-------------------------------------------------------------------|-----------|------------|-------|------|
| $R_{\text{th(vj-a)}}$ thermal resistance from virtual junction to |           | SO14       | 65    | K/W  |
| ambient                                                           | ambient   | HVSON14    | 42    | K/W  |

TJA1048

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2010. All rights reserved.

<sup>[2]</sup> IEC 61000-4-2 (150 pF, 330  $\Omega$ ).

<sup>[3]</sup> ESD performance of pins CANH1, CANL1, CANH2 and CANL2 according to IEC 61000-4-2 (150 pF, 330  $\Omega$ ) has been be verified by an external test house.

<sup>[4]</sup> Human Body Model (HBM): according to AEC-Q100-002 (100 pF, 1.5 k $\Omega$ ).

<sup>[5]</sup> Machine Model (MM): according to AEC-Q100-003 (200 pF, 0.75  $\mu$ H, 10  $\Omega$ ).

<sup>[6]</sup> Charged Device Model (CDM): according to AEC-Q100-011 (field Induced charge; 4 pF).

<sup>[7]</sup> In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(vj-a)}$ , where  $R_{th(vj-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

## Dual high-speed CAN transceiver with Standby mode

## 10. Static characteristics

Table 6. Static characteristics

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.8 V to 5.5 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol              | Parameter                                             | Conditions                                                                 |     | Min                | Тур  | Max                    | Uni        |
|---------------------|-------------------------------------------------------|----------------------------------------------------------------------------|-----|--------------------|------|------------------------|------------|
| Supply; pir         | ı V <sub>CC</sub>                                     |                                                                            |     |                    |      |                        |            |
| V <sub>CC</sub>     | supply voltage                                        |                                                                            |     | 4.5                | -    | 5.5                    | V          |
| I <sub>CC</sub>     | supply current                                        | Standby mode                                                               | [1] | -                  | 0.5  | 2                      | μΑ         |
|                     |                                                       | Normal mode                                                                |     |                    |      |                        |            |
|                     |                                                       | both channels recessive                                                    |     | -                  | -    | 20                     | mΑ         |
|                     |                                                       | one channel dominant                                                       |     | -                  | -    | 80                     | mΑ         |
|                     |                                                       | both channels dominant                                                     |     | -                  | 90   | 140                    | mΑ         |
| $V_{uvd(VCC)}$      | undervoltage detection voltage on pin $V_{CC}$        |                                                                            |     | 3.5                | -    | 4.5                    | V          |
| I/O level ad        | lapter supply; pin V <sub>IO</sub>                    |                                                                            |     |                    |      |                        |            |
| V <sub>IO</sub>     | supply voltage on pin V <sub>IO</sub>                 |                                                                            |     | 2.8                | -    | 5.5                    | V          |
| I <sub>IO</sub>     | supply current on pin V <sub>IO</sub>                 | Standby mode                                                               | [1] | -                  | 16.5 | 26                     | μΑ         |
|                     |                                                       | Normal mode                                                                |     |                    |      |                        |            |
|                     |                                                       | both channels recessive                                                    |     | -                  | -    | 35                     | μΑ         |
|                     |                                                       | one channel dominant                                                       |     | -                  | -    | 300                    | μΑ         |
|                     |                                                       | both channels dominant                                                     |     | -                  | -    | 550                    | μΑ         |
| $V_{uvd(VIO)}$      | undervoltage detection voltage on pin V <sub>IO</sub> |                                                                            |     | 1.3                | 2.0  | 2.7                    | V          |
| Standby m           | ode control input; pins S1                            | BN1 and STBN2                                                              |     |                    |      |                        |            |
| V <sub>IH</sub>     | HIGH-level input voltage                              |                                                                            |     | $0.7V_{IO}$        | -    | $V_{10} + 0.3$         | V          |
| V <sub>IL</sub>     | LOW-level input voltage                               |                                                                            |     | -0.3               | -    | 0.3V <sub>IO</sub>     | V          |
| I <sub>IH</sub>     | HIGH-level input current                              | $V_{STBN}^{[2]} = V_{IO}$                                                  |     | 1                  | -    | 10                     | μΑ         |
| I <sub>IL</sub>     | LOW-level input current                               | V <sub>STBN</sub> = 0 V                                                    |     | -1                 | -    | +1                     | μΑ         |
| CAN transi          | mit data input; pins TXD1                             | and TXD2                                                                   |     |                    |      |                        |            |
| V <sub>IH</sub>     | HIGH-level input voltage                              |                                                                            |     | 0.7V <sub>IO</sub> | -    | $V_{10} + 0.3$         | V          |
| V <sub>IL</sub>     | LOW-level input voltage                               |                                                                            |     | -0.3               | -    | $0.3V_{IO}$            | V          |
| I <sub>IH</sub>     | HIGH-level input current                              | $V_{TXD}[3] = V_{IO}$                                                      |     | -5                 | -    | +5                     | μΑ         |
| I <sub>IL</sub>     | LOW-level input current                               | Normal mode; V <sub>TXD</sub> = 0 V                                        |     | -260               | -150 | -30                    | μΑ         |
| C <sub>i</sub>      | input capacitance                                     |                                                                            | [4] | -                  | 5    | 10                     | pF         |
| CAN receiv          | ve data output; pins RXD1                             | and RXD2                                                                   |     |                    |      |                        |            |
| I <sub>OH</sub>     | HIGH-level output current                             | $V_{RXD}^{[5]} = V_{IO} - 0.4 \text{ V}; V_{IO} = V_{CC}$                  |     | -8                 | -3   | -1                     | mΑ         |
| I <sub>OL</sub>     | LOW-level output current                              | V <sub>RXD</sub> = 0.4 V; bus dominant                                     |     | 2                  | 5    | 12                     | mΑ         |
| Bus lines;          | pins CANH1, CANL1, CAN                                | IH2 and CANL2                                                              |     |                    |      |                        |            |
| V <sub>O(dom)</sub> | dominant output voltage                               | $V_{TXD} = 0 \text{ V};  t < t_{to(dom)TXD}$                               |     |                    |      |                        |            |
|                     |                                                       | pin CANH1/CANH2                                                            |     | 2.75               | 3.5  | 4.5                    | V          |
|                     |                                                       | pin CANL1/CANL2                                                            |     | 0.5                | 1.5  | 2.25                   | V          |
| $V_{dom(TX)sym}$    | transmitter dominant voltage symmetry                 | $V_{dom(TX)sym} = V_{CC} - V_{CANH} = V_{CANL} $                           |     | -300               | -    | +300                   | m۷         |
| JA1048              |                                                       | All information provided in this document is subject to legal disclaimers. |     |                    | ©    | NXP B.V. 2010. All rig | jhts resei |
| Product data        | choot                                                 | Pay 1 2 Navamber 2010                                                      |     |                    |      |                        | 10 of      |

Product data sheet Rev. 1 — 3 November 2010 10 of 21

## **Dual high-speed CAN transceiver with Standby mode**

Table 6. Static characteristics ... continued

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.8 V to 5.5 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol              | Parameter                                | Conditions                                                                                                                                                           |     | Min        | Тур         | Max  | Unit |
|---------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|-------------|------|------|
| $V_{O(dif)bus}$     | bus differential output voltage          | $\begin{aligned} &V_{TXD} = 0 \text{ V; } t < t_{to(dom)TXD} \\ &V_{CC} = 4.75 \text{ V to } 5.25 \text{ V; } R_L = 45  \Omega \text{ to } 65  \Omega \end{aligned}$ |     | 1.5        | -           | 3    | V    |
|                     |                                          | $V_{TXD} = V_{IO}$ ; recessive; no load                                                                                                                              |     | -50        | -           | +50  | mV   |
| V <sub>O(rec)</sub> | recessive output voltage                 | Normal mode; V <sub>TXD</sub> = V <sub>IO</sub> ; no load                                                                                                            |     | 2          | $0.5V_{CC}$ | 3    | V    |
|                     |                                          | Standby mode; no load                                                                                                                                                |     | -0.1       | -           | +0.1 | V    |
| $V_{th(RX)dif}$     | differential receiver                    | Normal mode; $V_{cm(CAN)} = -30 \text{ V to } +30 \text{ V}$                                                                                                         | [8] | 0.5        | 0.7         | 0.9  | V    |
|                     | threshold voltage                        | Standby mode $V_{cm(CAN)} = -12 \text{ V to } +12 \text{ V}$                                                                                                         | [8] | 0.4        | 0.7         | 1.15 | V    |
| $V_{hys(RX)dif}$    | differential receiver hysteresis voltage | Normal mode; $V_{cm(CAN)} = -30 \text{ V to } +30 \text{ V}$                                                                                                         | [8] | 50         | 120         | 200  | mV   |
| $I_{O(dom)}$        | dominant output current                  | $V_{TXD} = 0 \text{ V};  t < t_{to(dom)TXD};  V_{CC} = 5 \text{ V}$                                                                                                  |     |            |             |      |      |
|                     |                                          | pin CANH1/CANH2; V <sub>CANH</sub> = 0 V                                                                                                                             |     | -100       | -70         | -40  | mΑ   |
|                     |                                          | pin CANL1/CANL2; V <sub>CANL</sub> = 5 V/40 V                                                                                                                        |     | 40         | 70          | 100  | mΑ   |
| I <sub>O(rec)</sub> | recessive output current                 | Normal mode; $V_{TXD} = V_{IO}$<br>$V_{CANH} = V_{CANL} = -40 \text{ V to } +40 \text{ V}$                                                                           |     | <b>–</b> 5 | -           | +5   | mA   |
| IL                  | leakage current                          | $V_{CC} = V_{IO} = 0 \text{ V}; V_{CANH} = V_{CANL} = 5 \text{ V}$                                                                                                   |     | -5         | -           | +5   | μΑ   |
| R <sub>i</sub>      | input resistance                         |                                                                                                                                                                      |     | 9          | 15          | 28   | kΩ   |
| $\Delta R_i$        | input resistance deviation               | between pin CANH1/CANH2 and pin CANL1/CANL2                                                                                                                          |     | <b>–1</b>  | -           | +1   | %    |
| $R_{i(dif)} \\$     | differential input resistance            |                                                                                                                                                                      |     | 19         | 30          | 52   | kΩ   |
| $C_{i(cm)}$         | common-mode input capacitance            |                                                                                                                                                                      | [4] | -          | -           | 20   | pF   |
| $C_{i(dif)}$        | differential input capacitance           |                                                                                                                                                                      | [4] | -          | -           | 10   | pF   |
| Temperatu           | re detection                             |                                                                                                                                                                      |     |            |             |      |      |
| $T_{j(sd)}$         | shutdown junction temperature            |                                                                                                                                                                      | [4] | -          | 190         | -    | °C   |

<sup>[1]</sup> Total supply current ( $I_{CC} + I_{IO}$ ) in Standby mode is typically 17  $\mu$ A, with a maximum value of 26  $\mu$ A.

<sup>[2]</sup> STBN refers to the input signal on pin STBN1 or pin STBN2.

<sup>[3]</sup> TXD refers to the input signal on pin TXD1 or pin TXD2.

<sup>[4]</sup> Not tested in production.

<sup>[5]</sup> RXD refers to the output signal on pin RXD1 or pin RXD2.

<sup>[6]</sup> CANH refers to the input/output signal on pin CANH1 or pin CANH2.

<sup>[7]</sup> CANL refers to the input/output signal on pin CANL1 or pin CANL2.

<sup>[8]</sup>  $V_{\text{cm}(\text{CAN})}$  is the common mode voltage of CANH1/CANL1 and CANH2/CANL2.

## **Dual high-speed CAN transceiver with Standby mode**

## 11. Dynamic characteristics

#### Table 7. Dynamic characteristics

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.8 V to 5.5 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                     | Parameter                            | Conditions                          | Min    | Тур                   | Max       | Unit  |
|----------------------------|--------------------------------------|-------------------------------------|--------|-----------------------|-----------|-------|
| Transceiver t              | timing; pins CANH1, CANH2, CANL1, CA | NL2, TXD1, TXD2, RXD1 and RX        | D2; se | e <mark>Figure</mark> | 6 and Fig | ure 7 |
| t <sub>d(TXD-busdom)</sub> | delay time from TXD to bus dominant  | Normal mode                         | -      | 65                    | -         | ns    |
| t <sub>d(TXD-busrec)</sub> | delay time from TXD to bus recessive | Normal mode                         | -      | 90                    | -         | ns    |
| t <sub>d(busdom-RXD)</sub> | delay time from bus dominant to RXD  | Normal mode                         | -      | 60                    | -         | ns    |
| t <sub>d(busrec-RXD)</sub> | delay time from bus recessive to RXD | Normal mode                         | -      | 65                    | -         | ns    |
| t <sub>PD(TXD-RXD)</sub>   | propagation delay from TXD to RXD    | Normal mode                         | 60     | -                     | 250       | ns    |
| $t_{to(dom)TXD}$           | TXD dominant time-out time           | V <sub>TXD</sub> = 0 V; Normal mode | 0.5    | 2                     | 5         | ms    |
| t <sub>d(stb-norm)</sub>   | standby to normal mode delay time    |                                     | 7      | 25                    | 47        | μS    |
| t <sub>wake(busdom)</sub>  | bus dominant wake-up time            | Standby mode                        | 0.5    | -                     | 5         | μS    |
| twake(busrec)              | bus recessive wake-up time           | Standby mode                        | 0.5    | -                     | 5         | μS    |
| t <sub>to(wake)bus</sub>   | bus wake-up time-out time            |                                     | 0.5    | 2                     | 5         | ms    |
| t <sub>fltr(wake)bus</sub> | bus wake-up filter time              | Standby mode                        | 0.5    | 1.5                   | 5         | μS    |



JA1048

#### **Dual high-speed CAN transceiver with Standby mode**



## 12. Test information

## 12.1 Quality information

This product has been qualified to the appropriate Automotive Electronics Council (AEC) standard Q100 or Q101 and is suitable for use in automotive applications.

## **Dual high-speed CAN transceiver with Standby mode**

## 13. Package outline

SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1



#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                 |
|----------|------------|--------|-------|----------|------------|---------------------------------|
| VERSION  | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |
| SOT108-1 | 076E06     | MS-012 |       |          |            | <del>99-12-27</del><br>03-02-19 |

Fig 8. Package outline SOT108 (SO14)

JA1048 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.

#### **Dual high-speed CAN transceiver with Standby mode**



Fig 9. Package outline SOT1086 (HVSON14)

TJA1048 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.

Product data sheet Rev. 1 — 3 November 2010 15 of 21

#### **Dual high-speed CAN transceiver with Standby mode**

## 14. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description".

## 14.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## 14.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- · Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- · Lead-free soldering versus SnPb soldering

## 14.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

TJA1048

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2010. All rights reserved

#### **Dual high-speed CAN transceiver with Standby mode**

## 14.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 10</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 8 and 9

Table 8. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm³)                    |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

Table 9. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) Volume (mm³) |             |        |  |
|------------------------|----------------------------------------------|-------------|--------|--|
|                        |                                              |             |        |  |
|                        | < 350                                        | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                                          | 260         | 260    |  |
| 1.6 to 2.5             | 260                                          | 250         | 245    |  |
| > 2.5                  | 250                                          | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 10.

Downloaded from Elcodis.com electronic components distributor

## **Dual high-speed CAN transceiver with Standby mode**



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

## 15. Revision history

Table 10. Revision history

| Document ID | Release date | Data sheet status  | Change notice | Supersedes |
|-------------|--------------|--------------------|---------------|------------|
| TJA1048 v.1 | 20101103     | Product data sheet | -             | -          |

#### **Dual high-speed CAN transceiver with Standby mode**

## 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This NXP
Semiconductors product has been qualified for use in automotive
applications. The product is not designed, authorized or warranted to be

suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

A1048

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2010. All rights reserved.

## **Dual high-speed CAN transceiver with Standby mode**

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

## 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 17. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

**Dual high-speed CAN transceiver with Standby mode** 

## 18. Contents

| 1              | General description                                                                              | . 1 |
|----------------|--------------------------------------------------------------------------------------------------|-----|
| 2              | Features and benefits                                                                            | . 1 |
| 2.1            | General                                                                                          |     |
| 2.2            | Low-power management                                                                             |     |
| 2.3            | Protection                                                                                       | . 1 |
| 3              | Ordering information                                                                             | . 2 |
| 4              | Block diagram                                                                                    | . 3 |
| 5              | Pinning information                                                                              | . 4 |
| 5.1            | Pinning                                                                                          | . 4 |
| 5.2            | Pin description                                                                                  | . 4 |
| 6              | Functional description                                                                           | . 5 |
| 6.1            | Operating modes                                                                                  | . 5 |
| 6.1.1          | Normal mode                                                                                      | . 5 |
| 6.1.2          | Standby mode                                                                                     |     |
| 6.2            | Fail-safe features                                                                               |     |
| 6.2.1          | TXD dominant time-out function                                                                   | . 6 |
| 6.2.2          | Internal biasing of TXD1, TXD2, STBN1 and                                                        | _   |
|                | STBN2 input pins                                                                                 |     |
| 6.2.3<br>6.2.4 | Undervoltage detection on pins V <sub>CC</sub> and V <sub>IO</sub> .  Overtemperature protection |     |
| 6.3            | V <sub>IO</sub> supply pin                                                                       |     |
| 7.5            | Application design-in information                                                                |     |
| 8              | Limiting values                                                                                  |     |
| -              | _                                                                                                |     |
| 9              | Thermal characteristics                                                                          |     |
| 10             | Static characteristics                                                                           |     |
| 11             | Dynamic characteristics                                                                          | 12  |
| 12             | Test information                                                                                 | 13  |
| 12.1           | Quality information                                                                              | 13  |
| 13             | Package outline                                                                                  | 14  |
| 14             | Soldering of SMD packages                                                                        | 16  |
| 14.1           | Introduction to soldering                                                                        | 16  |
| 14.2           | Wave and reflow soldering                                                                        | 16  |
| 14.3           | Wave soldering                                                                                   | 16  |
| 14.4           | Reflow soldering                                                                                 | 17  |
| 15             | Revision history                                                                                 | 18  |
| 16             | Legal information                                                                                | 19  |
| 16.1           | Data sheet status                                                                                | 19  |
| 16.2           | Definitions                                                                                      | 19  |
| 16.3           | Disclaimers                                                                                      | 19  |
| 16.4           | Trademarks                                                                                       | 20  |
| 17             | Contact information                                                                              | 20  |
| 18             | Contents                                                                                         | 21  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2010.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 3 November 2010 Document identifier: TJA1048