FIN12A µSerDes™ Low Voltage 12-Bit Bi-Directional Serializer/Deserializer with Multiple Frequency Ranges April 2005 Revised May 2005 ## FIN12A ## µ**SerDes**™ # Low Voltage 12-Bit Bi-Directional Serializer/Deserializer with Multiple Frequency Ranges (Preliminary) ### **General Description** The FIN12A is a 12-bit serializer capable of running a parallel frequency range between 5MHz and 56MHz. The frequency range is selected by the S1 and S2 control signals. The bi-directional data flow is controlled through use of a direction (DIRI) control pin. The devices can be configured to operate in a unidirectional mode only by hardwiring the DIRI pin. An internal PLL generates the required bit clock frequency for transfer across the serial link. Options exist for dual or single PLL operation dependent upon system operational parameters. The device has been designed for low power operation and utilizes Fairchild Low Power LVDS interface. The device also supports an ultra low power Power-Down mode for conserving power in battery operated applications. #### **Features** - Low power consumption - Low power LVDS differential interface - LVCMOS parallel I/O interface - 2 mA source/sink current - Over-voltage tolerant control signals - I/O power supply range between 1.65V and 3.6V - Analog Power Supply range of 2.775V ± 5% - Multi-Mode operation allows for a single device to operate as Serializer or Deserializer - Internal PLL with no external components - Standby Power-Down mode support - Small footprint 32-terminal MLP packaging - Built in differential termination - Supports external CKREF frequencies between 5MHz and 56MHz - Serialized data rate up to 784Mb/s #### **Ordering Code:** | Order Number | Package Number | Package Description | |----------------------------|----------------|---------------------------------------------------------------------------------------| | FIN12AGFX<br>(Preliminary) | | Pb-Free 42-Ball Ultra Small Scale Ball Grid Array (USS-BGA), JEDEC MO-195, 3.5mm Wide | | FIN12AMLX | MLP032A | Pb-Free 32-Terminal Molded Leadless Package (MLP), Quad, JEDEC MO-220, 5mm Square | Pb-Free package per JEDEC J-STD-020B. $\mu SerDes^{\intercal_{M}}$ is a trademark of Fairchild Semiconductor Corporation © 2005 Fairchild Semiconductor Corporation DS500889 ## **Preliminary** ## **Pin Description** | Pin Name | I/O Type | Number of Pins | Description of Signals | |----------------------------|----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DP[1:12] | I/O | 12 | LVCMOS Parallel I/O. Direction controlled by DIRI terminal. | | CKREF | IN | 1 | LVCMOS Clock Input and PLL Reference | | STROBE | IN | 1 | LVCMOS Strobe Signal for Latching Data into the Serializer | | CKP | OUT | 1 | LVCMOS Word Clock Output | | DSO+ / DSI-<br>DSO- / DSI+ | DIFF-I/O | 2 | LpLVDS Differential Serial I/O Data Signals (Note 1) DSO: Refers to output signal pair DSI: Refers to input signal pair DSO(I)+: Positive signal of DSO(I) pair DSO(I)-: Negative signal of DSO(I) pair | | CKSI+, SKSI- | DIFF-IN | 2 | LpLVDS Differential Deserializer Input Bit Clock CKSI: Refers to signal pair CKSI+: Positive signal of CKSI pair CKSI-: Negative signal of CKSI pair | | CKSO+, CKSO- | DIFF-OUT | 2 | LpLVDS Differential Serializer Output Bit Clock CKSO: Refers to signal pair CKSO+: Positive signal of CKSO pair CKSO-: Negative signal of CKSO pair | | S1 | IN | 1 | LVCMOS Mode Selection terminals used to define | | S2 | IN | 1 | frequency range for the RefClock, CKREF | | DIRI | IN | 1 | LVCMOS Control Input Used to control direction of Data Flow: DIRI = "1" Serializer, DIRI = "0" Deserializer | | DIRO | OUT | 1 | LVCMOS Control Output<br>Inversion of DIRI | | $V_{DDP}$ | Supply | 1 | Power Supply for Parallel I/O and Translation Circuitry | | V <sub>DDS</sub> | Supply | 1 | Power Supply for Core and Serial I/O | | $V_{DDA}$ | Supply | 1 | Power Supply for Analog PPL Circuitry | | GND | Supply | 0 | Use Bottom Ground Plane for Ground Signals | Note 1: The DSO/DSI serial port terminals have been arranged such that when one device is rotated 180 degrees with respect to the other device the serial connections will properly align without the need for any traces or cable signals to cross. Other layout orientations may require that traces or cables cross. ### **Control Logic Circuitry** The FIN12A has the ability to be used as a 12-bit Serializer or a 12-bit Deserializer. Terminals S1 and S2 must be set to accommodate the clock reference input frequency range of the serializer. The table below shows the terminal programming of these options based on the S1 and S2 control terminals. The DIRI terminal controls whether the device is the serializer or a deserializer. When DIRI is asserted LOW, the device is configured as a deserializer. When the DIRI terminal is asserted HIGH, the device will be configured as a serializer. Changing the state on the DIRI signal will reverse the direction of the I/O signals and generate the opposite state signal on DIRO. For unidirectional operation the DIRI terminal should be hardwired to the HIGH or LOW state and the $\overline{\text{DIRO}}$ terminal should be left floating. For bi-directional operation the DIRI of the master device will be driven by the system and the DIRO signal of the master will be used to drive the DIRI of the slave device. #### **Turn-Around Functionality** The device passes and inverts the DIRI signal through the device asynchronously to the $\overline{\text{DIRO}}$ signal. Care must be taken by the system designer to insure that no contention occurs between the deserializer outputs and the other devices on this port. Optimally the peripheral device driving the serializer should be put into a HIGH Impedance state prior to the DIRI signal being asserted. When a device with dedicated data outputs turns from a deserializer to a serializer the dedicated outputs will remain at the last logical value asserted. This value will only change if the device is once again turned around into a deserializer and the values are overwritten. **TABLE 1. Control Logic Circuitry** | Mode<br>Number | S2 | S1 | DIRI | Description | |----------------|----|----|------|--------------------------------------------| | 0 | 0 | 0 | Х | Power-Down Mode | | 1 | 0 | 1 | 1 | 12-Bit Serializer,<br>20MHz to 56MHz CKREF | | | 0 | 1 | 0 | 12-Bit Deserializer | | 2 | 1 | 0 | 1 | 12-Bit Serializer,<br>5MHz to 15MHz CKREF | | | 1 | 0 | 0 | 12-Bit Deserializer | | 3 | 1 | 1 | 1 | 12-Bit Serializer,<br>10MHz to 30MHz CKREF | | | 1 | 1 | 0 | 12-Bit Deserializer | #### **Power-Down Mode** Mode 0 is used for powering down and resetting the device. When both of the mode signals are driven to a LOW state the PLL and references will be disabled, differential input buffers will be shut off, differential output buffers will be placed into a HIGH Impedance state, LVCMOS outputs will be placed into a HIGH Impedance state, and LVCMOS inputs will be driven to a valid level internally. Additionally all internal circuitry will be reset. The loss of CKREF state is also enabled to insure that the PLL will only power-up if there is a valid CKREF signal. In a typical application mode signals of the device will not change other than between the desired frequency range and the power-down mode. This allows for system level power-down functionality to be implemented via a single wire for a SerDes pair. The S1 and S2 selection signals that have their operating mode driven to a "logic 0" should be hardwired to GND. The S1 and S2 signals that have their operating mode driven to a "logic 1" should be connected to a system level power-down signal. ### **Serializer Operation Mode** The serializer configurations are described in the following sections. The basic serialization circuitry works essentially identical in these modes but the actual data and clock streams will differ dependent on if CKREF is the same as the STROBE signal or not. When it is stated that CKREF = STROBE this means that the CKREF and STROBE signals have an identical frequency of operation but may or may not be phase aligned. When it is stated that CKREF does not equal STROBE then each signal is distinct and CKREF must be running at a frequency high enough to avoid any loss of data condition. CKREF must never be a lower frequency than STROBE. Serializer Operation: (Figure 1) Modes 1, 2, or 3 DIRI equals 1 CKREF equals STROBE The PLL must receive a stable CKREF signal in order to achieve lock prior to any valid data being sent. The CKREF signal can be used as the data STROBE signal provided that data can be ignored during the PLL lock phase. Once the PLL is stable and locked the device can begin to capture and serialize data. Data will be captured on the ris- ing edge of the STROBE signal and then serialized. The serialized data stream is synchronized and sent source synchronously with a bit clock with an embedded word boundary. When operating in this mode the internal deserializer circuitry is disabled including the DS input buffer. The CKSI serial inputs remain active to allow the pass through of the CKSI signal to the CKP output. For more on this mode please see the section on Passing a Word Clock. If this mode is not needed then the CKSI inputs can either be driven to valid levels or left to float. For lowest power operation let the CKSI inputs float. Serializer Operation: (Figure 2) DIRI equals 1 CKREF does not equal STOBE If the same signal is not used for CKREF and STROBE, then the CKREF signal must be run at a higher frequency than the STROBE rate in order to serialize the data correctly. The actual serial transfer rate will remain at 14 times the CKREF frequency. A data value of zero will be sent when no valid data is present in the serial bit stream. The operation of the serializer will otherwise remain the same. The exact frequency that the reference clock needs to run at will be dependent upon the stability of the CKREF and STROBE signal. If the source of the CKREF signal implements spread spectrum technology then the minimum frequency of this spread spectrum clock should be used in calculating the ratio of STROBE frequency to the CKREF frequency. Similarly if the STROBE signal has significant cycle-to-cycle variation then the maximum cycle-to-cycle time needs to be factored into the selection of the CKREF frequency. Serializer Operation: (Figure 3) DIRI equals 1 No CKREF A third method of serialization can be done by providing a free running bit clock on the CKSI signal. This mode is enabled by grounding the CKREF signal and driving the DIRI signal HIGH. At power-up the device is configured to accept a serialization clock from CKSI. If a CKREF is received then this device will enable the CKREF serialization mode. The device will remain in this mode even if CKREF is stopped. To re-enable this mode the device must be powered down and then powered back up with "logic 0" on CKREF. 5 ## **Deserializer Operation Mode** The operation of the deserializer is only dependent upon the data received on the DSI data signal pair and the CKSI clock signal pair. The following two sections describe the operation of the deserializer under two distinct serializer source conditions. References to the CKREF and STROBE signals refer to the signals associated with the serializer device used in generating the serial data and clock signals that are inputs to the deserializer. When operating in this mode the internal serializer circuitry is disabled including the parallel data input buffers. If there is a CKREF signal provided then the CKSO serial clock will continue to transmit bit clocks. #### **Deserializer Operation:** #### DIRI equals 0 #### (Serializer Source: CKREF equals STROBE) When the DIRI signal is asserted LOW the device will be configured as a deserializer. Data will be captured on the serial port and deserialized through use of the bit clock sent with the data. The word boundary is defined in the actual clock and data signal. Parallel data will be generated at the time the word boundary is detected. The falling edge of CKP will occur coincident with the data transition. The rising edge of CKP will be generated approximately 7 bit times later. When no embedded word boundary occurs then no pulse on CKP will be generated and CKP will remain HIGH. #### Deserializer Operation: ## PwrDwn equals 1 #### DIRI equals 0 #### (Serializer Source: CKREF does not equal STROBE) The logical operation of the deserializer remains the same regardless of if the CKREF is equal in frequency to the STROBE or at a higher frequency than the STROBE. The actual serial data stream presented to the deserializer will however be different because it will have non-valid data bits sent between words. The duty cycle of CKP will vary based on the ratio of the frequency of the CKREF signal to the STROBE signal. The frequency of the CKP signal will be equal to the STROBE frequency. The falling edge of CKP will coincident with data transition. The LOW time of the CKP signal will be equal to $\frac{1}{2}$ (7 bit times) of the CKREF period. The CKP HIGH time will be equal to STROBE period -1/2 of the CKREF period. Figure 5 is representative of a waveform that could be seen when CKREF is not equal to STROBE. If CKREF was significantly faster than additional non-valid data bits would occur between data words. FIGURE 4. Deserializer Timing Diagram (Serializer Source: CKREF equals STROBE) FIGURE 5. Deserializer Timing Diagram (Serializer Source: CKREF does not equal STROBE) ## **Embedded Word Clock Operation** The FIN12A sends and receives serial data source synchronously with a bit clock. The bit clock has been modified to create a word boundary at the end of each data word. The word boundary has been implemented by skipping a low clock pulse. This appears in the serial clock stream as 3 consecutive bit times where signal CKSO remains HIGH. In order to implement this sort of scheme two extra data bits are required. During the word boundary phase the data will toggle either HIGH-then-LOW or LOW-then-HIGH dependent upon the last bit of the actual data word. Table 2 provides some examples showing the actual data word and the data word with the word boundary bits added. Note that a 12-bit word will be extended to 14 bits during serial transmission. Bit 13 and Bit 14 are defined with-respect-to Bit 12. Bit 13 will always be the inversion of Bit 12 and Bit 14 will always be the same as Bit 12. This insures that a "0" $\rightarrow$ "1" and a "1" $\rightarrow$ "0" transition will always occur during the embedded word phase where CKSO is HIGH. The serializer generates the word boundary data bits and the boundary clock condition and embeds them into the serial data stream. The deserializer looks for the end of the word boundary condition to capture and transfer the data to the parallel port. The deserializer only uses the embedded word boundary information to find and capture the data. These boundary bits are then stripped prior to the word being sent out of the parallel port. **TABLE 2. Word Boundary Data Bits** | | 12 Bit Data Words | 12 Bit Dat | a Word with Word Boundary | | | |------|-------------------|------------|---------------------------|--|--------| | Hex | Binary F | | Binary Hex | | Binary | | FFFh | 1111 1111 1111b | 2FFFh | 10 1111 1111 1111b | | | | 555h | 0101 01010 0101b | 1555h | 01 0101 0101 0101b | | | | xxxh | 0xxx xxxx xxxxb | 1xxxh | 01 0xxx xxxx xxxxb | | | | xxxh | 1xxx xxxx xxxxb | 2xxxh | 10 1xxx xxxx xxxxb | | | #### LVCMOS Data I/O The LVCMOS input buffers have a nominal threshold value equal to $\frac{1}{2}$ of $V_{DDP}$ . The input buffers are only operational when the device is operating as a serializer. When the device is operating as a deserializer the inputs are gated off to conserve power. The LVCMOS 3-STATE output buffers are rated for a source/sink current of 2 mAs at 1.8V. The outputs are active when the DIRI signal is asserted LOW. When the DIRI signal is asserted LOW. When the DIRI signal is asserted HIGH the bi-directional LVCMOS I/Os will be in HIGH-Z state. Under purely capacitive load conditions the output will swing between GND and VDDP. The LVCMOS I/O buffers incorporate bushold functionality to allow for pins to maintain state when they are not driven. The bushold circuitry only consumes power during signal transitions. #### **Differential I/O Circuitry** The differential I/O circuitry is a low power variant of LVDS. The differential outputs operate in the same fashion as LVDS by sourcing and sinking a balanced current through the output pair. Like LVDS an input source termination resistor is required to develop a voltage at the differential input pair. The FIN12A device incorporates an internal termination resistor on the CKSI receiver and a gated internal termination resistor on the DS input receiver. The gated termination resistor insures proper termination regardless of direction of data flow. FIGURE 7. Bi-directional Differential I/O Circuitry ## **PLL Circuitry** The CKREF input signal is used to provide a reference to the PLL. The PLL will generate internal timing signals capable of transferring data at 14 times the incoming CKREF signal. The output of the PLL is a Bit Clock that is used to serialize the data. The bit clock is also sent source synchronously with the serial data stream. There are two ways to disable the PLL. The PLL can be disabled by entering the Mode 0 state. (S1 = S2 = 0). The PLL will disable immediately upon detecting a LOW on both the S1 and S2 signals. When any of the other modes are entered by asserting either S1 or S2 HIGH and by providing a CKREF signal the PLL will power-up and goes through a lock sequence. You must wait specified number of clock cycles prior to capturing valid data into the parallel port. An alternate way of powering down the PLL is by stopping the CKREF signal either HIGH or LOW. Internal circuitry detects the lack of transitions and shuts the PLL and serial I/O down. Internal references will not however be disabled allowing for the PLL to power-up and re-lock in a lesser number of clock cycles than when exiting Mode 0. When a transition is seen on the CKREF signal the PLL will once again be reactivated. ## **Passing a Word Clock** For some applications it is desirable to pass a word clock through the deserializer to the serializer and output it as a reference clock for another device. (See Figure 11) This can be done under the following conditions: - 1. The application mode is unidirectional only. - The master word clock is generated on the same side of the cable as the deserializer. To implement pass through functionality on the deserializer: - 1. DIRI = LOW - 2. CKREF = LOW - 3. Word clock should be connected to the STROBE. - 4. This will pass the STROBE signal out the CKSO port. To implement pass through functionality on the serializer: - Connect CKSO of the deserializer to CKSI of the serializer - 2. CKSI passes the signal to CKP - 3. CKP must be connected to CKREF If the word clock being passed through the serializer stops then the serializer must be placed in the reset mode (MODE 0) and restarted before the CKSI signal will again pass through to CKP. If CKREF of the deserializer is running then a high speed bit clock will be passed across the flip instead of STROBE. This bit clock will be used as the clock source by the serializer provided that no CKREF signal exists on the serializer. ## **Application Mode Diagrams** Modes 1, 2, 3: Unidirectional Data Transfer FIGURE 8. Simplified Block Diagram for Unidirectional Serializer and Deserializer Figure 8 shows the basic operation diagram when a pair of SerDes is configured in an unidirectional operation mode. Master Operation: The device will... (Please refer to Figure 8) - During power-up the device will be configured as a serializer based on the value of the DIRI signal. - Accept CKREF\_M word clock and generate a bit clock with embedded word boundary. This bit clock will be sent to the slave device through the CKSO port. - Receive parallel data on the rising edge of STROBE\_M. - Generate and transmit serialized data on the DS signals which is source synchronous with CKSO. - 5. Generate an embedded word clock for each strobe sig- Slave Operation: The device will... - Be configured as a deserializer at power-up based on the value of the DIRI signal. - 2. Accept an embedded word boundary bit clock on CKSI. - 3. Descrialize the DS Data stream using the CKSI input - Write parallel data onto the DP\_S port and generate the CKP\_S. CKP\_S will only be generated when a valid data word occurs. FIGURE 9. Unidirectional Serializer and Deserializer ## **Application Mode Diagrams** (Continued) FIGURE 10. Multiple Units, Unidirectional Signals in Each Direction FIGURE 11. 8-Bit Camera Interface (10MHz to 30MHz Parallel Operation) Figure 10 shows an 8-bit LCD Interface with VSYNC/ HSYNC capability. This interface is a very straightforward in implementing the $\mu SerDes$ devices. Note that two additional data bits are still available for implementing additional data bits or control signals. Figure 11 shows an application for a camera interface for a flip phone using the FIN12A. For this application the refer- ence clock is generated on the baseband side of the flip and passed across the SerDes pair differentially. This signal is then reconverted to a single ended signal for use as a reference clock by the imager. For some applications it may be possible to connect the REFCK directly to the CKREF signal of the FIN12A serializer. ## Absolute Maximum Ratings(Note 2) $\begin{array}{lll} \mbox{Supply Voltage (V_{DD})} & -0.5 \mbox{V to } +4.6 \mbox{V} \\ \mbox{ALL Input/Output Voltage} & -0.5 \mbox{V to } +4.6 \mbox{V} \\ \mbox{LVDS Output Short Circuit Duration} & \mbox{Continuous} \end{array}$ $\label{eq:StorageTemperatureRange} Storage \ Temperature \ Range \ (T_{STG}) \\ Maximum \ Junction \ Temperature \ (T_{J}) \\ +150 ^{\circ}C$ Lead Temperature $(T_L)$ (Soldering, 4 seconds) +260°C **ESD** Rating Human Body Model, 1.5K $\Omega$ , 100pF >2kV Machine Model, 0 $\Omega$ , 200pF >200V # Recommended Operating Conditions $$\begin{split} & \text{Supply Voltage (V}_{DDA}, \, V_{DDS}) & 2.775 \text{V} \pm 5.0\% \text{V} \\ & \text{Supply Voltage (V}_{DDP}) & 1.65 \text{V to } 3.6 \text{V} \\ & \text{Operating Temperature (T}_{A}) \, \text{(Note 2)} & -10^{\circ}\text{C to} + 70^{\circ}\text{C} \\ & \text{Supply Noise Voltage (V}_{DDA-PP}) & 100 \, \text{mV}_{P-P} \end{split}$$ Note 2: Absolute maximum ratings are DC values beyond which the device may be damaged or have its useful life impaired. The datasheet specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside datasheet specifications. ## **DC Electrical Characteristics** Over supply voltage and operating temperature ranges, unless otherwise specified. | Symbol | Parameter | Test Conditions | | Min | Typ<br>(Note 3) | Max | Unit | |-------------------|---------------------------------------|---------------------------------------------------|--------------------------|-------------------------|-----------------|-------------------------|------| | LVCMOS I/O | 5 | | | <u>I</u> | | l l | | | V <sub>IH</sub> | Input High Voltage | | | 0.65 x V <sub>DDP</sub> | | $V_{DDP}$ | | | V <sub>IL</sub> | Input Low Voltage | | | GND | | 0.35 x V <sub>DDP</sub> | V | | V <sub>OH</sub> | Output High Voltage | | $V_{DDP}=3.3\pm0.3$ | | | | | | | | $I_{OH} = -2.0 \text{ mA}$ | $V_{DDP}=2.5\pm0.2$ | 0.75 x V <sub>DDP</sub> | | | V | | | | | $V_{DDP}=1.8\pm0.15$ | | | | | | V <sub>OL</sub> | Output Low Voltage | | $V_{DDP}=3.3\pm0.3$ | | | | | | | | $I_{OL} = 2.0 \text{ mA}$ | $V_{DDP}=2.5\pm0.2$ | | | $0.25 \times V_{DDP}$ | V | | | | | $V_{DDP} = 1.8 \pm 0.15$ | | | | | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = 0V to 3.6V | | -5.0 | | 5.0 | μА | | I <sub>OFF</sub> | Input/Output Power-Off | $V_{DDP} = 0V$ , | | | | ±5.0 | μА | | | Leakage Current | ALL LVCMOS Inputs/ Output | uts 0V to 3.6V | | | ±5.0 | μΑ | | DIFFERENT | TIAL I/O | | | | | | | | $V_{OD}$ | Output Differential Voltage | $R_L = 100 \ \Omega$ , See Figure 12 | | 150 | 225 | 350 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change from | $R_1 = 100 \Omega$ , See Figure 12 | | | | 15.0 | mV | | | Differential LOW-to-HIGH | | | | | 10.0 | • | | V <sub>OS</sub> | Offset Voltage | $R_L = 100 \Omega$ , See Figure 12 | $V_{DD}=2.775\pm5\%$ | | 925 | | mV | | $\Delta V_{OS}$ | Offset Magnitude Change from | | | | | 15.0 | mV | | | Differential LOW-to-HIGH | | | | | | • | | Ios | Short Circuit Output Current | V <sub>OUT</sub> = 0V | Driver Enabled | | -2.5 | -5.0 | mA | | (Note 4) | | | Driver Disabled | | | ±5.0 | μΑ | | loz | Disabled Output Leakage Current | $DP = 0V \text{ to } V_{DDP}, DIRI = V_{DDP}$ | DDP | | ±1.0 | ±10.0 | μΑ | | $V_{TH}$ | Differential Input Threshold HIGH | See Figure 13 and Table 2 | | 100 | | | mV | | $V_{TL}$ | Differential Input Threshold LOW | See Figure 13 and Table 2 | | | | -100 | mV | | $V_{ICM}$ | Input Common Mode Range | $V_{DD}=2.775\pm5\%$ | | 300 | 925 | 1550 | mV | | R <sub>TRM0</sub> | CKSI Internal Receiver | $V_{ID} = 225 \text{ mV}, V_{IC} = 925 \text{ m}$ | /, DIRI = 0 | 80.0 | 100 | 120 | | | | Termination Resistor | CKSI+ - CKSI- = V <sub>ID</sub> | | 00.0 | | .20 | Ω | | | DS I/O Termination Resistor | $V_{ID} = 225 \text{ mV}, V_{IC} = 925 \text{ m}$ | /, DIRI = 0 | 80.0 | 100 | 120 | | | | | $ DS^+ - DSI^- = V_{ID}$ | | 55.0 | .50 | .20 | | | I <sub>IN</sub> | Input Current | $V_{IN} = V_{DD} + 0.3V$ or $0V$ | | | | ±20.0 | μА | | | | $V_{DD} = 0V \text{ or } V_{DD}$ | | | | | | Note 3: Typical Values are given for $V_{DD} = 2.5V$ and $T_A = 25^{\circ}C$ . Positive current values refer tot the current flowing into device and negative values means current flowing out of pins. Voltage are referenced to Ground unless otherwise specified (except $\Delta V_{OD}$ and $V_{OD}$ ). Note 4: The definition of short-circuit includes all the possible situations. For example, the short of differential pairs to Ground, the short of differential pairs (No Grounding) and either line of differential pairs tied to Ground. ## **Power Supply Currents** | Symbol | Parameter | Test Condi | tions | | Min | Тур | Max | Units | |----------------------|----------------------------------------------|--------------------------------------|-------------------------|--------|-----|-----|-----|-------| | I <sub>DDA1</sub> | V <sub>DDA</sub> Serializer Static | All DP and Control Inputs | at 0V or V | DD | | TBD | TBD | mA | | | Supply Current | NOCKREF, S2 = 0, S1 = 1 | I, DIR = 1 | | | טפו | IBD | IIIA | | I <sub>DDA2</sub> | V <sub>DDA</sub> Deserializer Static | All DP and Control Inputs | at 0V or V <sub>E</sub> | DD | | TBD | TBD | mA | | | Supply Current | NOCKREF, S2 = 0, S1 = 1 | I, DIR = 0 | | | טפו | IBD | IIIA | | I <sub>DDS1</sub> | V <sub>DDS</sub> Serializer Static | All DP and Control Inputs | at 0V or V | DD | | TBD | TBD | mA | | | Supply Current | NOCKREF, S2 = 0, S1 = 1 | I, DIR = 1 | | | 100 | 100 | IIIA | | I <sub>DDS2</sub> | V <sub>DDS</sub> Deserializer Static | All DP and Control Inputs | at 0V or V | DD | | TBD | TBD | mA | | | Supply Current | NOCKREF, S2 = 0, S1 = 1 | I, DIR = 0 | | | טפו | IBD | IIIA | | I <sub>DDS</sub> | V <sub>DDA</sub> Static | All DP and Control Inputs | at 0V or V | DD | | TBD | TBD | mA | | | Supply Current | S1 = S2 = 0 | | | | 100 | 100 | ША | | I <sub>DD_PD</sub> | V <sub>DD</sub> Power-Down Supply Current | S1 = S2 = 0, | | | | | 5.0 | uA | | | $I_{DD\_PD} = I_{DDA} + I_{DDS} + I_{DDP}$ | All Inputs at GND or V <sub>DD</sub> | | | | | 3.0 | uA | | I <sub>DD_SER1</sub> | 14:1 Dynamic Serializer | | S2 = H | 5 MHz | | TBD | TBD | | | | Power Supply Current | CKREF = STROBE | S1 = L | 15 MHz | | TBD | TBD | | | | (Note 3) | DIRI = H | S2 = H | 10 MHz | | TBD | TBD | mA | | | $I_{DD\_SER1} = I_{DDA} + I_{DDS} + I_{DDP}$ | See Figure 14 | S1 = H | 30 MHz | | TBD | TBD | ША | | | | | S2 = L | 30 MHz | | TBD | TBD | | | | | | S1 = H | 56 MHz | | TBD | TBD | | | I <sub>DD_DES1</sub> | 14:1 Dynamic Deserializer | | S2 = H | 5 MHz | | TBD | TBD | | | | Power Supply Current | CKREF = STROBE | S1 = L | 15 MHz | | TBD | TBD | | | | (Note 5) | DIRI = L | S2 = H | 10 MHz | | TBD | TBD | mA | | | $I_{DD\_DES1} = I_{DDA} + I_{DDS} + I_{DDP}$ | See Figure 14 | S1 = H | 30 MHz | | TBD | TBD | ША | | | | | S2 = L | 30 MHz | | TBD | TBD | | | | | | S1 = H | 56 MHz | | TBD | TBD | | | I <sub>DD_SER2</sub> | 14:1 Dynamic Serializer | NOCKREF | | 5 MHz | | TBD | TBD | | | | Power Supply Current | STROBE→ Active | | 15 MHz | | TBD | TBD | | | | (Note 5) | CKSI = 8X STROBE | | 10 MHz | | TBD | TBD | mA | | | $I_{DD\_SER2} = I_{DDA} + I_{DDS} + I_{DDP}$ | DIRI = H | | 30 MHz | | TBD | TBD | | | | | See Figure 14 | | 56 MHz | | TBD | TBD | | Note 5: The worst case test pattern produces a maximum toggling of internal digital circuits, LpLVDS I/O and LVCMOS I/O with the PLL operating at the reference frequency unless otherwise specified. Maximum power is measured at the maximum V<sub>DD</sub> values. Minimum values are measured at the minimum V<sub>DD</sub> values. Typical values are measured at V<sub>DD</sub> = 2.5V. ## **AC Specification: Serializer Timing Characteristics** Over supply voltage and operating temperature ranges, unless otherwise specified. | Symbol | Parameter | Test Conditions | | Min | Тур | Max | Units | |-------------------|------------------------------|-----------------|-----------------|----------------------|-----|------|-------| | t <sub>TCP</sub> | CKREF Clock Period | See Figure 18 | S2 = 1 S1 = 0 | 66.0 | | 166 | | | | (5 MHz - 56MHz) | CKREF = STROBE | S2 = 1 $S1 = 1$ | 33.0 | Т | 100 | ns | | | | | S2 = 0 S1 = 1 | 17.8 | | 33.0 | | | f <sub>REF</sub> | CKREF Frequency Relative | CKREF | S2 = 1 S1 = 0 | | | 15.0 | | | | to Strobe Frequency | Does Not Equal | S2 = 1 $S1 = 1$ | 1.1 *f <sub>ST</sub> | | 30.0 | MHz | | | | STROBE | S2 = 0 S1 = 1 | | | 56.0 | | | t <sub>TCH</sub> | CKREF Clock High Time | | • | TBD | 0.5 | TBD | Т | | t <sub>TCL</sub> | CKREF Clock Low Time | | | TBD | 0.5 | TBD | Т | | t <sub>CLKT</sub> | LVCMOS Input Transition Time | Figure 18 | | | | TBD | ns | | t <sub>TCH</sub> | STROBE Pulse Width HIGH | Figure 18 | | 5.0 | | | ns | | t <sub>TCL</sub> | STROBE Pulse Width LOW | Figure 18 | | 5.0 | | | ns | | f <sub>MAX</sub> | Maximum | | S2 = 0 S1 = 1 | 70.0 | | 210 | | | | Serial Data Rate | REFCK x 14 | S2 = 1 S1 = 0 | 140 | | 420 | Mb/s | | | | | S2 = 1 S1 = 1 | 420 | | 784 | | ## **Serializer AC Electrical Characteristics** **Serializer Timing Characteristics** | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |----------------------|--------------------------------------------|-----------------------------|-----|-----|-----|-------| | t <sub>TLH</sub> | Differential Output Rise Time (20% to 80%) | See Figure 15 | | 0.6 | 0.9 | ns | | t <sub>THL</sub> | Differential Output Fall Time (80% to 20%) | - See Figure 15 | | 0.6 | 0.9 | ns | | tstc | DP[n] Setup to STROBE | DIRI = 1 | 2.5 | | | ns | | t <sub>HTC</sub> | DP[n] Hold to STROBE | See Figure 17 (f= 10 MHz) | 0 | | | ns | | t <sub>TCCD</sub> | Transmitter Clock Input to | See Figure 21, DIRI = 1, | TBD | TBD | TBD | ns | | | Clock Output Delay | CKREF = STROBE | 100 | 100 | 100 | 113 | | t <sub>SK(P-P)</sub> | CKSO Position Relative to DS | See Figure 24, (Note 6) | TBD | TBD | TBD | | | | | CKREF Serialization Mode | 100 | 100 | 100 | ps | | | | See Figure 24, (Note 6) | TBD | TBD | TBD | ρs | | | | No CKREF Serialization Mode | 100 | טפו | עפו | | Note 6: Skew is measured from either the rising or falling edge of the bit clock (CKSO) relative to the rising or falling edge of the data bit (DSO). CKSO and DSO have been designed to be edge aligned. ## **PLL Specifications** | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |---------------------|-----------------------------------------------|-------------------------|-----|-----|------|--------| | t <sub>JCC</sub> | CKSO Clock Out Jitter (Cycle-to-Cycle) | (Note 7) | | TBD | | ns | | t <sub>TPLLS0</sub> | Serializer Phase Lock Loop Stabilization Time | See Figure 20 | | | 1000 | Cycles | | t <sub>TPLLD0</sub> | PLL Disable Time Loss of Clock | See Figure 25, (Note 8) | 3.0 | | 10.0 | us | | t <sub>TPLLD1</sub> | PLL Power-Down Time | See Figure 26 | | | 20.0 | ns | Note 7: This jitter specification is based on the assumption that PLL has a Ref Clock with cycle-to-cycle input jitter less than 2ns. Note 8: The power-down time is a function of the CKREF frequency prior to CKREF being stopped HIGH or LOW and the state of the S1/S2 mode pins. The specific number of clock cycles required for the PLL to be disabled will vary dependent upon the operating mode of the device. #### **Deservalizer AC Electrical Characteristics** | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |-------------------|--------------------------------------------|--------------------------------------------------------------------|------|-----|------|-------| | t <sub>S_DS</sub> | Serial Port Setup Time DS to CKSI | See Figure 23, (Note 9) | 500 | | | ps | | t <sub>H_DS</sub> | Serial Port Hold Time DS to CKSI | See Figure 23, (Note 9) | -500 | | | ps | | t <sub>RCOP</sub> | Deserializer Clock Output (CKP OUT) Period | See Figure 19 | 17.8 | T | 200 | ns | | t <sub>RCOL</sub> | CKP OUT Low Time | See Figure 19 (Rising Edge Strobe) | 7a-3 | | 7a+3 | ns | | t <sub>RCOH</sub> | CKP OUT High Time | Serializer Source STROBE = CKREF<br>Where a = (1/f)/14 (Note 10) | 7a-3 | | 7a+3 | ns | | t <sub>PDV</sub> | Data Valid to CKP HIGH | See Figure 19 (Rising Edge Strobe)<br>Where a = (1/f)/14 (Note 10) | 7a-3 | 7a | 7a+3 | ns | | t <sub>ROLH</sub> | Output Rise Time (20% to 80%) | C <sub>L</sub> = 8pF | | 3.5 | 7.0 | ns | | t <sub>ROHL</sub> | Output Fall Time (80% to 20%) | See Figure 16 | | 3.5 | 7.0 | ns | Note 9: Signals are transmitted from the serializer source synchronously. Note that in some cases data is transmitted when the clock remains at a high state. Skew should only be measured when data and clock are transitioning at the same time. Total measured input skew would be a combination of output skew from the serializer, load variations and ISI and jitter effects. Note 10: Rising edge of CKP will appear approximately 7-bit times after the falling edge of the CKP output. Data will appear coincident with this falling edge. Variation with respect to the CKP signal is due to internal propagation delays of the device. Note that if CKREF is not equal to STROBE for the serializer the CKP signal will not maintain a 50% Duty Cycle. The low time of CKP will remain in 7 bit times. # Control Logic Timing Controls | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |------------------------|----------------------------|---------------------------------------------|-----|-----|------|-------| | t <sub>PHL_DIR</sub> , | Propagation Delay | DIRI LOW-to-HIGH or HIGH-to-LOW | TBD | TBD | 10.0 | ns | | t <sub>PLH_DIR</sub> | DIRI-to-DIRO | DIKI LOW-to-HIGH OF HIGH-to-LOW | IBD | טפו | 10.0 | 115 | | t <sub>PLZ</sub> , | Propagation Delay | DIRI LOW-to-HIGH | | | 7.0 | ns | | $t_{PHZ}$ | DIRI-to-DP | DIKI LOW-to-High | | | 7.0 | 115 | | t <sub>PZL</sub> , | Propagation Delay | DIRI HIGH-to-LOW | | | 10.0 | ns | | t <sub>PZH</sub> | DIRI-to-DP | DIKI HIGH-to-LOW | | | 10.0 | 115 | | t <sub>PLZ</sub> , | Deserializer Disable Time: | DIRI = 0, S1(2) = 0 and S2(1) = LOW-to-HIGH | | | 7.0 | ns | | $t_{PHZ}$ | S0 or S1 to DP | Figure 27 | | | 7.0 | 115 | | t <sub>PZL</sub> , | Deserializer Enable Time: | DIRI = 0, S1(2) = 0 and S2(1) = LOW-to-HIGH | | | 10.0 | ns | | t <sub>PZH</sub> | S0 or S1 to DP | Figure 27 | | | 10.0 | 115 | | t <sub>PLZ</sub> , | Serializer Disable Time: | DIRI = 1, S1(2) and S2(1) = High-to-LOW | | | 7.0 | ns | | $t_{PHZ}$ | S0 or S1 to CKSO, DS | Figure 26 | | | 7.0 | 115 | | t <sub>PZL</sub> , | Serializer Enable Time: | DIRI = 1, S1(2) and S2(1) = LOW-to-HIGH | | | 10.0 | ns | | $t_{PZH}$ | S0 or S1 to CKSO, DS | Figure 26 | | | 10.0 | 118 | ## Capacitance | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |----------------------|-----------------------------------------|--------------------------------|-----|-----|-----|-------| | C <sub>IN</sub> | Capacitance of Input Only Signals, | DIRI = "1", S1 = 0, | | TBD | | pF | | | CKREF, STROBE, S1, S2, DIRI | $V_{DD} = 2.5V$ | | 100 | | ρι | | C <sub>IO</sub> | Capacitance of Parallel Port Pins | DIRI = "1", S1 = 0, | | TBD | | | | | DP[1:12] | $V_{DD} = 2.5V$ | | 160 | | pF | | C <sub>IO-DIFF</sub> | Capacitance of Differential I/O Signals | DIRI = "0", PwnDwn = 0; | | TBD | | pF | | | | S1 = 0, V <sub>DD</sub> = 2.5V | | IBD | | рг | ## **Preliminary** ## **AC Loading and Waveforms** Note A: For All input pulses, $t_R$ or $t_F \ll 1$ ns FIGURE 13. Differential Receiver Voltage Definitions FIGURE 12. Differential LpLVDS Output DC Test Circuit FIGURE 14. "Worst Case" Serializer Test Pattern $$V_{DIFF} = (DS+) - (DS-)$$ FIGURE 15. LpLVDS Output Load and Transition Times FIGURE 16. LVCMOS Output Load and Transition Times # AC Loading and Waveforms (Continued) Setup Time STROBE DP[1:12] Data Hold Time STROBE CKREF DP[1:12] Data Setup: Mode0 = "0" or "1"m MODE1 = "1", SER/\overline{DES} = "1" FIGURE 17. Serial Setup and Hold Time FIGURE 18. LVCMOS Clock Parameters Data Valid CKP DP[1:12] t<sub>TPLS0</sub> V<sub>DD</sub>/V<sub>DDA</sub> S1 or S2 CKP CKREF CKS0 Note: CKREF Signal is free running. Setup: DIRI = "0", CKSI and DS are Valid Signals FIGURE 20. Serializer PLL Lock Time FIGURE 19. Deserializer Data Valid Window Time and Clock Output Parameters **STROBE** CKSI-V<sub>DD/2</sub> CKSI+ CKS0-CKS0+ CKP V<sub>DD/2</sub> FIGURE 22. Deserializer Clock Propagation Delay FIGURE 21. Serializer Clock Propagation Delay ## **Tape and Reel Specification** TAPE FORMAT for USS-BGA #### **BGA Embossed Tape Dimension** #### Dimensions are in millimeters | Package | A <sub>0</sub> | B <sub>0</sub> | D | D <sub>1</sub> | Е | F | K <sub>0</sub> | P <sub>1</sub> | P <sub>0</sub> | P <sub>2</sub> | T | T <sub>C</sub> | W | w <sub>c</sub> | |-----------|----------------|----------------|-------|----------------|------|------|----------------|----------------|----------------|----------------|-----|----------------|------|----------------| | | ±0.10 | ±0.10 | ±0.05 | min | ±0.1 | ±0.1 | ±0.1 | TYP | TYP | ±0/05 | TYP | ±0.005 | ±0.3 | TYP | | 3.5 x 4.5 | TBD | TBD | 1.55 | 1.5 | 1.75 | 5.5 | 1.1 | 8.0 | 4.0 | 2.0 | 0.3 | 0.07 | 12.0 | 9.3 | Note: A0, B0, and K0 dimensions are determined with respect to the EIA/JEDEC RS-481 rotational and lateral movement requirements (see sketches A, B, and C). ## Dimensions are in millimeters | Tape Width | Dia A | Dim B | Dia C Dia D | | Dim N | Dim W1 | Dim W2 | Dim W3 | | |------------|-------|-------|-------------|------|-------|---------|--------|-------------|--| | | max | min | +0.5/-0.2 | min | min | +2.0/-0 | max | (LSL - USL) | | | 8 | 330 | 1.5 | 13.0 | 20.2 | 178 | 8.4 | 14.4 | 7.9 ~ 10.4 | | | 12 | 330 | 1.5 | 13.0 | 20.2 | 178 | 12.4 | 18.4 | 11.9 ~ 15.4 | | | 16 | 330 | 1.5 | 13.0 | 20.2 | 178 | 16.4 | 22.4 | 15.9 ~ 19.4 | | 000000 000000 LAND PATTERN RECOMMENDATION ## Physical Dimensions inches (millimeters) unless otherwise noted #### NOTES: - A. CONFORMS TO JEDEC REGISTRATION MO-195, - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 - D. STATISTICAL TOLERANCING FOR REFERENCE REFER TO MAX DIMENSION FOR QA INSPECTION - E. LAND PATTERN RECOMENDATION PER IPC-7351 TABLE14-15 LAND PATTERN NAME PER TABLE 3-15: BGA50P+6X7-42 #### BGA42ArevA Pb-Free 42-Ball Ultra Small Scale Ball Grid Array (USS-BGA), JEDEC MO-195, 3.5mm Wide Package Number BGA042A Pb-Free 32-Terminal Molded Leadless Package (MLP), Quad, JEDEC MO-220, 5mm Square Package Number MLP032A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. MLP032ArevA A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.