# M66281FP 5120 × 8-Bit × 2 Line Memory REJ03F0254-0200 Rev.2.00 Sep 14, 2007 #### **Description** The M66281FP is high speed line memory that uses high performance silicon gate CMOS process technology and adopts the FIFO (First In First Out) structure consisting of $5120 \text{ words} \times 8 \text{ bits} \times 2$ . Since memory is available to simultaneously output 1 line delay and 2 line delay data, the M66281FP is optimal for the compensation of data of multiple lines. #### **Features** Memory configuration: 5120 words × 8 bits × 2 (dynamic memory) High speed cycle: 25 ns (Min) High speed access: 18 ns (Max) Output hold: 3 ns (Min) Reading and writing operations can be completely carried out independently and asynchronously Variable length delay bit • Input/output: TTL direct connection allowable Output: 3 states Q00 to Q07: 1 line delay Q10 to Q17: 2 line delay ## **Application** Digital copying machine, laser beam printer, high speed facsimile, etc. ### **Block Diagram** ## **Pin Arrangement** ## **Absolute Maximum Ratings** (Ta = 0 to 70°C, unless otherwise noted) | Item | Symbol | Ratings | Unit | Conditions | |---------------------|-----------------|--------------------------|------|----------------------------| | Supply voltage | V <sub>CC</sub> | -0.3 to +4.6 | V | Value based on the GND pin | | Input voltage | VI | $-0.3$ to $V_{CC}$ + 0.3 | V | | | Output voltage | Vo | $-0.3$ to $V_{CC}$ + 0.3 | V | | | Power dissipation | Pd | 540 | mW | * | | Storage temperature | Tstg | -55 to 150 | °C | | Note: \* Ta = 0 to 63°C. Ta > 63°C are derated at -9 mW / °C ## **Recommended Operating Conditions** | Item | Symbol | Min | Тур | Max | Unit | |-----------------------|--------|-----|------|-----|------| | Supply voltage | Vcc | 2.7 | 3.15 | 3.6 | V | | Supply voltage | GND | _ | 0 | _ | V | | Operating temperature | Topr | 0 | _ | 70 | °C | ## **Electrical Characteristics** (Ta = 0 to 70°C, $V_{CC}$ = 2.7 to 3.6 V, GND = 0 V, unless otherwise noted) | Item | Symbol | Min | Тур | Max | Unit | Te | est Conditions | |-----------------------------------------|------------------|-----------------------|-----|------|------|-----------------------------------------------------------------|--------------------------------------------------| | High-level input voltage | V <sub>IH</sub> | 2.0 | | _ | V | | | | Low-level input voltage | V <sub>IL</sub> | _ | _ | 8.0 | V | | | | High-level output voltage | V <sub>OH</sub> | V <sub>CC</sub> - 0.4 | _ | _ | V | $I_{OH} = -4 \text{ m}$ | A | | Low-level output voltage | V <sub>OL</sub> | _ | _ | 0.4 | V | $I_{OL} = 4 \text{ mA}$ | | | High-level input current | Ін | _ | _ | 1.0 | μΑ | V <sub>I</sub> = V <sub>CC</sub> | WEB, WRESB, WCK,<br>REB, RRESB, RCK,<br>D0 to D7 | | Low-level input current | I <sub>IL</sub> | _ | | -1.0 | μА | V <sub>I</sub> = GND | WEB, WRESB, WCK,<br>REB, RRESB, RCK,<br>D0 to D7 | | Off-state high-level output current | I <sub>OZH</sub> | _ | _ | 5.0 | μА | $V_O = V_{CC}$ | | | Off-state low-level output current | I <sub>OZL</sub> | _ | | -5.0 | μА | V <sub>O</sub> = GND | | | Average supply current during operation | Icc | _ | _ | 150 | mA | $V_I = V_{CC}$ , GND, Output open $t_{WCK}$ , $t_{RCK} = 25$ ns | | | Input capacitance | Cı | _ | _ | 10 | pF | f = 1 MHz | | | Off-time output capacitance | Co | _ | | 15 | pF | f = 1 MHz | | #### **Function** When write enable input WEB is set to "L", the contents of data inputs D0 to D7 are written into memory only for 1 line delay data in synchronization with a rising edge of write clock input WCK to perform writing operation. When this is the case, the write address counter of memory only for 1 line delay data is incremented simultaneously. When WEB is set to "H", the writing operation is inhibited and the write address counter of memory only for 1 line delay data stops. When write reset input WRESB is set to "L", the write address counter of memory only for 1 line delay data is initialized. When read enable input REB is set to "L", the contents of memory only for 1 line delay data are output to data outputs Q00 to Q07 and the contents of memory only for 2 line delay data are output to Q10 to Q17 in synchronization with a rising edge of read clock input RCK to perform reading operation. When this is the case, the read address counters of memory only for 1 line delay data and memory only for 2 line delay data are incremented simultaneously. In addition, data of Q00 to Q07 is written into memory only for 2 line delay data in synchronization with a rising edge of RCK. When this is the case, the write address counter of memory only for 2 line delay data is then incremented. When REB is set to "H", operation for reading data from memory only for 1 line delay and from memory only for 2 line delay data is inhibited and the read address counter of each memory stops. Outputs Q00 to Q07 and Q10 to Q17 are placed in a high impedance state. In addition, the write address counter of memory only for 2 line delay data then stops. When read reset input RRESB is set to "L", the read address counters of memory only for 1 line delay data as well as the write address counter and read address counter of memory only for 2 line delay data are then initialized. ## **Switching Characteristics** (Ta = 0 to 70°C, $V_{CC}$ = 2.7 to 3.6 V, GND = 0 V, unless otherwise noted) | Item | Symbol | Min | Тур | Max | Unit | |---------------------|-------------------|-----|-----|-----|------| | Access time | t <sub>AC</sub> | | _ | 18 | ns | | Output hold time | t <sub>OH</sub> | 3 | _ | | ns | | Output enable time | t <sub>OEN</sub> | 3 | _ | 18 | ns | | Output disable time | t <sub>ODIS</sub> | 3 | _ | 18 | ns | ## **Timing Requirements** (Ta = 0 to 70°C, $V_{CC}$ = 2.7 to 3.6 V, GND = 0 V, unless otherwise noted) | Item | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|--------------------|-----|-----|-----|------| | Write clock (WCK) cycle | t <sub>WCK</sub> | 25 | _ | _ | ns | | Write clock (WCK) "H" pulse width | twckh | 11 | _ | _ | ns | | Write clock (WCK) "L" pulse width | twckl | 11 | _ | | ns | | Read clock (RCK) cycle | t <sub>RCK</sub> | 25 | _ | _ | ns | | Read clock (RCK) "H" pulse width | t <sub>RCKH</sub> | 11 | _ | _ | ns | | Read clock (RCK) "L" pulse width | t <sub>RCKL</sub> | 11 | _ | _ | ns | | Input data setup time for WCK | t <sub>DS</sub> | 7 | _ | _ | ns | | Input data hold time for WCK | t <sub>DH</sub> | 3 | _ | | ns | | Reset setup time for WCK/RCK | t <sub>RESS</sub> | 7 | _ | | ns | | Reset hold time for WCK/RCK | t <sub>RESH</sub> | 3 | _ | | ns | | Reset non-selection setup time for WCK/RCK | t <sub>NRESS</sub> | 7 | _ | | ns | | Reset non-selection hold time for WCK/RCK | t <sub>NRESH</sub> | 3 | _ | | ns | | WEB setup time for WCK | t <sub>WES</sub> | 7 | _ | _ | ns | | WEB hold time for WCK | t <sub>WEH</sub> | 3 | _ | _ | ns | | WEB non-selection setup time for WCK | t <sub>NWES</sub> | 7 | _ | _ | ns | | WEB non-selection hold time for WCK | t <sub>NWEH</sub> | 3 | _ | | ns | | REB setup time for RCK | t <sub>RES</sub> | 7 | _ | | ns | | REB hold time for RCK | t <sub>REH</sub> | 3 | _ | _ | ns | | REB non-selection setup time for RCK | t <sub>NRES</sub> | 7 | _ | _ | ns | | REB non-selection hold time for RCK | t <sub>NREH</sub> | 3 | | _ | ns | | Input pulse up/down time | tr, tf | | | 20 | ns | | Data hold time* | t <sub>H</sub> | | | 20 | ms | Notes: Perform reset operation after turning on power supply. <sup>\*</sup> For 1 line access, the following conditions must be satisfied: WEB high-level period ≤ 20 ms − 5120 • t<sub>WCK</sub> − WRESB low-level period REB high-level period ≤ 20 ms − 5120 • t<sub>RCK</sub> − RRESB low-level period ## **Switching Characteristics Measurement Circuit** Input pulse level: 0 to 3 V Input pulse up/down time: 3 ns Judging voltage Input: 1.3 V Output: 1.3 V (However, $t_{ODIS\,(LZ)}$ is judged with 10% of the output amplitude, while $t_{ODIS\,(HZ)}$ is judged with 90% of the output amplitude) Load capacitance $C_L$ includes the floating capacity of connected lines and input capacitance of probe. | Item | SW1 | SW2 | |-----------------------|-------|-------| | todis (LZ) | Close | Open | | todis (HZ) | Open | Close | | toen (ZL) | Close | Open | | t <sub>OEN (ZH)</sub> | Open | Close | ### todis and toen Measurement Condition ## **Operation Timing** ## **Write Cycle** ### **Write Reset Cycle** ### **Matters that Needs Attention when WCK Stops** Input data of n cycle is read at the rising edge after WCK of n cycle and writing operation starts in the WCK low-level period of n+1 cycle. The writing operation is complete at the falling edge after n+1 cycle. To stop reading write data at n cycle, enter WCK before the rising edge after n+1 cycle. When the cycle next to n cycle is a disable cycle, WCK for a cycle requires to be entered after the disable cycle as well. ## **Read Cycle** ### **Read Reset Cycle** ## Notes on Reading of Written Data in Read Disable When writing operation is performed at n cycle and n+1 cycle on the writing side in the read disable period after n-1 cycle on the reading side, output at n cycle and n+1 cycle after read enable is invalid. For output at n+2 cycle and after, however, data written in the read disable period is to be output. ## Variable Length Delay Bit ### 1 Line (5120 Bits) Delay Input data can be written at the rising edge of WCK after write cycle and output data is read at the rising edge of RCK before read cycle to easily make 1 line delay. #### n-bit Delay Bit (Reset at cycles according to the delay length) ### n-bit Delay 2 (Slides input timings of WRESB and RRESB at cycles according to the delay length) ### n-bit Delay 3 (Slides address by disabling REB in the period according to the delay length) #### Reading Shortest n-cycle Write Data "n" (Reading side n-2 cycle ends after the end of writing side n+1 cycle) When the reading side n-2 cycle ends before the end of the writing side n+1 cycle, output Qn of n cycle is made invalid. In the following diagram, end of reading side n-2 cycle and end of writing side n+1 cycle overlap each other. This example can read n cycle data in the shortest time. When this is the case, reading operation at n-1 cycle is invalid. #### Reading Longest n-cycle Write Data "n": 1 Line Delay (When writing side n-cycle <2> starts, reading side n cycle <1> then starts) Output Qn of n cycle <1>\* can be read until the start of reading side n cycle <1> and the start of writing side n cycle <2>\* overlap each other. Note: <0>\*, <1>\* and <2>\* indicate value of lines. ## **Application Example** ### Sub Scan Resolution Compensation Circuit with Laplacian Filter ## **Package Dimensions** #### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Penesas customers may select the appropriate Renesas products for their use. Renesas neither makes in the selection of the provided for reference purposes only so that Penesas customers may select the appropriate Renesas products for their use. Renesas neither makes are all the secondary of the products of the secondary of completeness of the information in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document nor grants any license to any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of ways and application circuit examples. It can be applicable export control laws and included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information however, is subject to change without any prior notice. Before purchase or such as a function of the products of the comment of the such as a subject of the products of the comment of the such as a function of the such as a subject of the products of the products of the subject of the products of the subject of the products #### **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071 **Renesas Technology Taiwan Co., Ltd.**10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510