### MC33690

# Standalone Tag Reader Circuit

### **STARC**

The Standalone Tag Reader Circuit (STARC) is an integrated circuit dedicated to the automotive immobilizer applications. It combines on the same chip all the circuitry to interface with a transponder: antenna drivers and demodulator.

A low dropout voltage regulator and a physical interface fully compatible with the ISO 9141 norm are also available.

The Standalone Tag Reader Circuit is fabricated with the SMARTMOS<sup>TM</sup>3.5 technology. This process is a double layer metal, 1.4µm, 45V technology, combining CMOS and bipolar devices.

#### Contactless 125kHz tag reader module :

- Self synchronous sample & hold demodulator
- Amplitude or phase modulation detection
- High sensitivity
- Fast "read after write" demodulator settling time
- Low resistance and high current antenna drivers :  $2\Omega$  @ 150mA (typ.)
- Bidirectionnal data transmission
- Multi tag, multi scheme operation.

#### Low dropout voltage regulator :

- Wide input supply voltage range : from 5.5V up to 40V
- Output current capability up to 150mA DC with an external power transistor
- 5V output voltage with a ± 5% accuracy
- Low voltage reset function
- Low current consumption in standby mode : 300µA (typ.).

#### ISO 9141 transmitter and receiver module :

- Input voltage thresholds ratiometric to the supply voltage
- Current limitation
- Ouput slew rate control
- No external protection device required.

### STANDALONE TAG READER CIRCUIT





#### ORDERING INFORMATION

| Device    | Operating<br>Junction<br>Temperature<br>Range | Package |
|-----------|-----------------------------------------------|---------|
| MC33690DW | T <sub>J</sub> = -40°C to<br>125°C            | SOIC 20 |

This document contains information on a new product under development. Motorola reserves the right to change or discontinue this product without notice.

**REV 4.8** 





#### **BLOCK DIAGRAM**

Figure 1 : Standalone Tag Reader Circuit

Optional: external N channel MOS required for sourced current > 50mA. A recommended reference is MMFT 3055VL from Motorola.



#### **MAXIMUM RATINGS**

| Rating                                                                  | Symbol           | Value                                        | Unit |
|-------------------------------------------------------------------------|------------------|----------------------------------------------|------|
| Supply voltage                                                          | V <sub>SUP</sub> | V <sub>SS</sub> -0.3 to +40                  | V    |
| Supply voltage without using the voltage regulator $(V_{SUP} = V_{DD})$ | V <sub>DD</sub>  | V <sub>SS</sub> -0.3 to +7                   | V    |
| Voltage on SOURCE                                                       |                  | V <sub>SS</sub> -0.3 to +40                  | V    |
| Current into/from GATE                                                  |                  | 0                                            | mA   |
| Voltage on GATE                                                         |                  | V <sub>SS</sub> -0.3                         | V    |
| Voltage on pins :<br>MODE1/2, CEXT, DOUT, LVR, XTAL1/2, Rx, Tx          |                  | V <sub>SS</sub> -0.3 to V <sub>DD</sub> +0.3 | V    |
| Voltage on RD                                                           |                  | ±10                                          | V    |
| Voltage on K and AM                                                     |                  | V <sub>SS</sub> -3 to 40                     | V    |
| Current on TD1 & TD2<br>(Drivers on & off)                              |                  | ±300                                         | mA   |
| Voltage on AGND                                                         |                  | V <sub>SS</sub> ±0.3                         | V    |
| ESD voltage capability (HBM, see note 1)                                |                  | ±2000                                        | V    |
| ESD voltage capability (MM, see note 1)                                 |                  | ±200                                         | V    |
| Solder heat resistance test (10s)                                       |                  | 260                                          | °C   |
| Junction temperature                                                    | T <sub>J</sub>   | 170                                          | °C   |
| Storage temperature                                                     | T <sub>s</sub>   | -65 to +150                                  | °C   |

Note 1:

Human Body model, AEC-Q100-002 Rev. C. Machine Model, AEC-Q100-003 Rev. E.

#### THERMAL CHARACTERISTIC

| Characteristic                                  | Symbol          | Value | Unit |
|-------------------------------------------------|-----------------|-------|------|
| Junction to ambiant thermal resistance (SOIC20) | R <sub>th</sub> | 80    | °C/W |

#### PIN FUNCTION DESCRIPTION

| Pin | Function | Description                                    |
|-----|----------|------------------------------------------------|
| 1   | VSUP     | Power supply                                   |
| 2   | SOURCE   | External N channel transistor source           |
| 3   | GATE     | External N channel transistor gate             |
| 4   | TD1      | Antenna driver 1 output                        |
| 5   | VSS      | Power and digital ground                       |
| 6   | VDD      | Voltage regulator output                       |
| 7   | TD2      | Antenna driver 2 output                        |
| 8   | MODE1    | Mode selection input 1                         |
| 9   | MODE2    | Mode selection input 2                         |
| 10  | RD       | Demodulator input                              |
| 11  | AGND     | Demodulator ground                             |
| 12  | CEXT     | Comparator reference input                     |
| 13  | DOUT     | Demodulator output (5V)                        |
| 14  | LVR      | Low Voltage Reset input/output                 |
| 15  | XTAL2    | Oscillator output                              |
| 16  | XTAL1    | Oscillator input                               |
| 17  | AM       | Amplitude modulation input                     |
| 18  | К        | ISO 9141 transmitter output and receiver input |
| 19  | Rx       | ISO 9141 receiver monitor output               |
| 20  | Tx       | ISO 9141 transmitter input                     |

#### DESCRIPTION

#### TAG READER MODULE

The Tag Reader module is dedicated for automotive or industrial applications where information has to be transmitted contactless. The tag reader module is a write/read (challenge/response) controller for applications which demand high security level.

The tag reader module is connected to a serial tuned LC circuit which generates a magnetic field power supplying the tag.

The use of a synchronous sample & hold technique allows communication with all avalaible tags using admittance switching producing absorption of the RF field.

Load amplitude or phase shift modulation can be detected at high bit rates up to 8kHz.

125kHz is the typical operational carrier frequency of the tag reader module with a 8MHz clock.

Figure 2 : Tag Reader block diagram



#### Read function

When answering to the base station, a transponder generates an absorption modulation of the magnetic field. It results in an amplitude/phase modulation of the current across the antenna. This information is picked up at the antenna tap point between the coil and the capacitor. An external resistive ladder down scales this voltage to a level compatible with the demodulator input voltage range (see parameter V<sub>INRD</sub> page 16).

The demodulator (see figure 2) consists of :

- an input stage (emitter follower),
- a sample & hold circuit,
- a voltage follower,
- a low offset voltage comparator.

The sampling time is automatically set to take into account a phase shift due to the tolerances of the antenna components (L and C) and of the oscillator. The allowed phase shift measured at the input RD ranges from -45° to +45°. Assuming that the phase reference is the falling edge of the driving signal TD1, this leads to a sampling time phase ranging from -78.75° to 90° with discrete steps of 11.25°. After reset condition, the sampling time phase is +11.25°.

The antenna phase shift evaluation is only done:

- after each wake-up command (see pages 10 to 12),
  - or after reset (see page 7).

This is necessary to obtain the best demodulator performances.

In order to ensure a fast demodulator settling time after wake up, reset or a write sequence, the external capacitor  $C_{\text{EXT}}$  is preloaded at its working voltage.

This preset occurs 256µs after switching the antenna drivers on and its duration is 128µs. After wake up or reset, the preset has the same duration but begins 518µs after clock settling. After power on reset VSUP must meet the

After power on reset, VSUP must meet the minimum specified value, enabling the nominal operation of VDD, before the start of the preset. Otherwise the preset must be done by the user through a standby/wake-up sequence.

#### Write function

Whatever the selected configuration (see page 9), the write function is achieved by switching on/off the output drivers TD1/2.

Once the drivers have been set in high impedance, the load current flows alternatively

Figure 3: Current flow when the buffers are switched off



#### **VOLTAGE REGULATOR**

The low dropout voltage regulator provides a regulated 5V supply for the internal circuitry. It can also supply external peripherals or sensors. The input supply voltage ranges from 5.5V to over 40V.

This voltage regulator uses a series combination of high voltage LDMOS and low voltage PMOS transistors to provide regulation. An external low ESR capacitor is required for the regulator stability.

The maximum average current is limited by the power dissipation capability of the SO 20 package.

This limitation can be overcome by connecting an external N channel MOS in parallel with the

internal LDMOS. The threshold voltage of this transistor must be lower than the one of the internal LDMOS (1.95V typ.) in order to prevent the current from flowing into the LDMOS. Its breakdown voltage must be higher than the maximum supply voltage.

A low voltage reset function monitors the VDD output. An internal  $10\mu A$  pull-up current source allows, when an external capacitor is connected between LVR and GND, to generate delays at power up (5ms typ. with  $C_{Reset} \!\!=\!\! 22nF)$ .

The LVR pin is also the input generating the internal reset signal. Applying a logic low level on this pin resets the circuit:

- all the internal flip flops are reset,
- the drivers TD1/2 are switched on.

Figure 4: Voltage regulator block diagram



#### **ISO 9141 PHYSICAL INTERFACE**

This interface module is fully compatible with the ISO 9141 norm describing the diagnosis line. It includes one transmitter (pin K) and 2 receivers (pins K and AM).

The input stages consist of high voltage CMOS triggers. The thresholds are ratiometric to VSUP. A ground referenced current source (2.5µA typ.) pulls down the input when unconnected.

When a negative voltage is applied on the K or AM lines, the input current is internally limited by a  $2k\Omega$  resistor (typ.) in series with a diode.

A current limitation allows the transmitter to drive

any capacitive load and protects against short circuit to the battery voltage. An overtemperature protection shuts the driver down when the junction temperature exceeds 150°C (typ). Once shut down by the overtemperature protection, the driver can be switched on again :

- if the junction temperature has decreased below the threshold,
- and by applying an off/on command, coming either from the demodulator in configurations A and B or directly applied on the input Tx in configuration C (see pin K status in table 1 page 9).

The electromagnetic emission is reduced thanks to the voltage slew rate control (5V/us typ.).

Figure 5: ISO 9141interface



#### **COMMUNICATION MODES DESCRIPTION**

The STARC offers 3 different communication modes. Therefore it can be used as a standalone circuit connected to an Electronic Control Unit

(ECU) through a bus line or it can be directly connected to a microcontroller in case of a single board architecture.

Table 1. Communication modes description

| Co         | nfiguration       |      | Configuration pins |                                                                                                          | Pin status<br>& function description                                                                                                       |
|------------|-------------------|------|--------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Туре       | Bus type          | Name | Mode1              | Mode2                                                                                                    | a function description                                                                                                                     |
| Standalone | 1 wire<br>(VBAT)  | А    | 0                  | 0                                                                                                        | K output/input: - demodulator output, - amplitude modulation input - shutdown/wake-up AM must be connected to VSUP DOUT forces a low level |
| Standarone | 2 wires<br>(VBAT) | В    | 0                  | 1                                                                                                        | K output: - demodulator output AM input: - amplitude modulation input, - shutdown/wake-up DOUT forces a low level                          |
| Direct     | 2 wires           |      | х                  | DOUT output: - demodulator output AM input: - amplitude modulation input MODE2 input: - shutdown/wake-up |                                                                                                                                            |
| to a MCU   | (VDD)             | С    | 1                  | 1                                                                                                        | K output/input (standalone ISO 9141 interface): - driven by Tx and monitored by Rx                                                         |
|            |                   |      |                    | 0                                                                                                        | K input (standalone ISO 9141 interface) : - monitored by Rx -Tx disabled                                                                   |

#### STANDALONE CONFIGURATION WITH ONE WIRE BUS

When a low level is applied on pins MODE1 and MODE2, the circuit is in **configuration A** (standalone single wire bus configuration, see figure 13 page 18).

After power on, the circuit is set into **read mode**. The demodulator output is directly routed to the ISO 9141 interface output K.

The circuit can be set into **write mode** at anytime by violation of all possible patterns on the single wire bus during more than 1ms. Then the K line achieves the amplitude modulation by switching on/off both antenna drivers.

After 1ms of inactivity at the end of the challenge phase (bus in idle recessive one state), the circuit is set back into read mode. The circuit can be put into **standby mode** by forcing the K line at zero during more than 2 ms after entering the write mode. Once the K line is released, the circuit sends an acknowledge pulse before entering into standby mode.

In standby mode, the oscillator and most of the internal biasing currents are switched off. Therefore, the functions (tag reader, ISO 9141 driver) are inactive except the voltage regulator and the ISO 9141 receiver on pin K. The driver output TD1 forces a low level and TD2 a high level. A rising edge on K wakes up the circuit. After completion of the wake-up sequence, the circuit is automatically set in read mode.

In configuration A, DOUT and Rx outputs always force a low level, Tx is disabled.

Figure 6: Mode access description in one wire bus configuration



Figure 7 : Configuration A state diagram



#### Timing definitions for a 8MHz crystal:

- T<sub>ref</sub> is crystal oscillator period (125 ns typ.)
- $-T_0=8064.T_{ref}=1.008ms$  typ.
- $-T_0'=7932.T_{ref}=0.992ms$  typ.
- $-T_1=16256.T_{ref}=2.032ms$  typ.
- $-T_1'=16128.T_{ref}=2.016ms$  typ.
- $-T_2=4096.T_{ref}$ , = 512µs typ.

 $T_0$  is the minimum time required to guarantee that the device toggles from read to write (or from write to read). But indeed, the STARC may toggle from read to write (or from write to read) between  $T_0$  and  $T_0$ .

 $T_1$  is the minimum time required to guarantee that the device toggles from write to standby. But indeed, the STARC may toggle in standby between  $T_1$  and  $T_1$ .

#### STANDALONE CONFIGURATION WITH TWO WIRES BUS

When a low level is applied on MODE1 and a high level on MODE2, the circuit is in **configuration B** (standalone 2 wires bus configuration, see figure 14 page 19).

The K pin is set as an output sending the demodulated data.

The AM pin is set as a VSUP referenced input pin receiving the amplitude modulation and the shutdown/wake-up commands. Forcing high and low levels on AM achieves the amplitude modulation by switching on/off both antenna drivers. Meanwhile, this amplitude modulation can be monitored on the K output. This allows antenna short and open circuit diagnosis.

The circuit can be put into standby mode by

forcing the AM line at zero during more than 2 ms. The circuit sends an acknowledge pulse before entering into standby mode

In standby mode, the oscillator and most of the internal biasing currents are switched off. Therefore, the functions (tag reader, ISO 9141 driver) are inactive except the voltage regulator and the ISO 9141 receiver on pin AM. The driver output TD1 forces a low level and TD2 a high level. A rising edge on AM wakes up the circuit. After completion of the wake-up sequence, the circuit is automatically set in read mode.

In configuration B, DOUT and Rx outputs always force a low level, Tx is disabled.

Figure 8: Modes access description in two wires bus configuration



Figure 9: Configuration B state diagram



#### DIRECT CONNECTION TO A MICROCONTROLLER CONFIGURATION

When a high level is applied on MODE1, the circuit is in **configuration C** (direct connection to a microcontroller configuration, see figure 15 page 19).

The demodulated data are sent through DOUT. The AM pin is set as a VDD referenced input pin receiving the AM command. Forcing high and low levels on AM achieves the amplitude modulation by switching on/off both antenna drivers. Meanwhile, this amplitude modulation can be monitored on DOUT. This allows antenna short and open circuit diagnosis.

The circuit can be put into **standby mode** by applying a low level on the MODE2 pin.

In standby mode, the oscillator and most of the internal biasing currents are switched off. Therefore, the functions (tag reader, ISO 9141 interface) are inactive except the voltage

regulator. The driver outputs TD1 and TD2 are frozen in their state (high or low level) before entering into standby mode. DOUT forces a low level.

The ISO 9141 interface K is standalone and can be directly controlled by the input pin Tx and monitored by the output Rx.

Applying a logic high level on Tx switches the output driver K on (dominant zero state when an external pull-up resistor is connected between K and VBAT). Applying a logic low level turns the driver off (one recessive state).

Rx monitors the voltage at the K pin. When the voltage is below the low threshold voltage, Rx forces a logic low level. When the voltage is above the high threshold voltage, Rx forces a logic high level.

In standby mode, Tx is disabled and Rx output monitors the voltage at the K pin.



Figure 10 : Configuration C state diagram

#### **ELECTRICAL CHARACTERISTICS**

Typical values reflect average measurements at V<sub>SUP</sub>=12V and T<sub>J</sub>=25°C.

#### **SUPPLY CURRENT**

 $6V \le V_{SUP} \le 16V$ ,  $V_{SS} = 0V$ ,  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted

|     | Parameter              | Symbol            | Test Conditions<br>& Comments | Min | Тур | Max | Unit | Туре |  |
|-----|------------------------|-------------------|-------------------------------|-----|-----|-----|------|------|--|
| Pi  | Pin VSUP               |                   |                               |     |     |     |      |      |  |
| 9.1 | Standby mode current   | I <sub>SUP1</sub> |                               | -   | 300 | 500 | μΑ   |      |  |
| 9.2 | Operating mode current | I <sub>SUP2</sub> | See note <sup>1</sup>         | -   | 1.5 | 2.5 | mA   |      |  |

<sup>1.</sup> Circuit in configuration C, no current sunk from VDD, drivers TD1/2 switched off, Tx forced to low.

#### **VOLTAGE REGULATOR**

 $6V \le V_{SUP} \le 16V$ ,  $V_{SS} = 0V$ ,  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted

|      | Parameter                                               | Symbol                | Test Conditions<br>& Comments                                        | Min  | Тур | Max  | Unit | Туре |
|------|---------------------------------------------------------|-----------------------|----------------------------------------------------------------------|------|-----|------|------|------|
| Pi   | ns VSUP & VDD                                           |                       |                                                                      |      |     |      |      |      |
| 1.1  | Output Voltage $(5.5V \le V_{SUP} \le 40V)$             | V <sub>VDD1</sub>     | Without external MOS transistor<br>I <sub>OUT</sub> ≤ 50mA           | 4.75 | 5.0 | 5.25 | V    |      |
| 1.3  | Total Output Current                                    | I <sub>VDD1</sub>     |                                                                      | -    | -   | 50   | mA   |      |
| 1.5  | Load Regulation                                         | V <sub>LoadReg1</sub> | Without external MOS transistor<br>1 to 50mA I <sub>OUT</sub> change | -    | 20  | 60   | mV   |      |
| 1.9  | Output Voltage $(5.5V \le V_{SUP} \le 40V)$             | $V_{VDD2}$            | With external MOS transistor,                                        | 4.7  | 5.0 | 5.3  | V    |      |
| 1.11 | Total Output Current                                    | I <sub>VDD2</sub>     | see notes <sup>1</sup> and <sup>2</sup><br>I <sub>OUT</sub> ≤ 150mA  | -    | 1   | 150  | mA   |      |
| 1.6  | Load Regulation                                         | V <sub>LoadReg2</sub> | With external MOS transistor<br>1 to 150mA I <sub>OUT</sub> change   | -    | 65  | 150  | mV   |      |
| 1.4  | Line Regulation (6V $\leq$ V <sub>SUP</sub> $\leq$ 16V) | V <sub>LineReg</sub>  | I <sub>OUT</sub> = 1mA                                               | -15  | -1  | -    | mV   |      |

<sup>1.</sup> The stability is ensured with a decoupling capacitor between VDD and VSS :  $C_{OUT} \ge 10 \mu F$  with ESR  $\le 3\Omega$ .

<sup>2.</sup> The current capability can be increased up to 150mA by using an external N channel MOS transistor (see figure 1 page 2). The main characteristics for choosing this component are: VT < 1.8V and BVDSS > 40V.

#### **LOW VOLTAGE RESET**

 $6V \leq V_{SUP} \leq 16V,~V_{SS} = 0V,~T_J = -40^{\circ}C$  to +125°C, unless otherwise noted

|      | Parameter                            | Symbol             | Test Conditions<br>& Comments       | Min                      | Тур  | Max                      | Unit | Туре |
|------|--------------------------------------|--------------------|-------------------------------------|--------------------------|------|--------------------------|------|------|
| Pi   | n LVR                                |                    |                                     |                          |      |                          |      |      |
| 1.6  | Low Voltage Reset Low Threshold      | V <sub>LVRON</sub> | See note <sup>1</sup> and figure 11 | 4.1                      | 4.35 | 4.6                      | V    |      |
| 1.7  | Low Voltage Reset Hysteresis         | $V_{LVRH}$         |                                     | 50                       | 100  | 150                      | mV   |      |
| 1.12 | Pull-up Current                      | I <sub>LVRUP</sub> | V <sub>LVR</sub> = 2.5V             | 5                        | 10   | 15                       | μА   |      |
| 1.13 | Output Resistance in reset condition | R <sub>LVR</sub>   | V <sub>LVR</sub> = 2.5V             | 200                      | 370  | 500                      | Ω    |      |
| 1.14 | Input Low Voltage                    | V <sub>ILLVR</sub> |                                     | 0                        | -    | 0.3 x<br>V <sub>DD</sub> | V    |      |
| 1.15 | Input High Voltage                   | V <sub>IHLVR</sub> |                                     | 0.7 x<br>V <sub>DD</sub> | -    | V <sub>DD</sub>          | V    |      |

<sup>1.</sup> As the voltage regulator and the low voltage reset are using the same internal voltage reference, it is ensured that the low voltage reset will only occur when the voltage regulator is out of regulation.

Figure 11: Low voltage reset waveform



#### **OSCILLATOR**

 $6V \le V_{SUP} \le 16V$ ,  $V_{SS} = 0V$ ,  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted

|     | Characteristic                                       | Symbol             | Test Condition<br>& Comments | Min | Тур | Max      | Unit | Туре |  |  |
|-----|------------------------------------------------------|--------------------|------------------------------|-----|-----|----------|------|------|--|--|
| Pi  | Pins XTAL1, XTAL2                                    |                    |                              |     |     |          |      |      |  |  |
| 8.0 | Input Capacitance                                    | C <sub>XTAL1</sub> | V <sub>XTAL1</sub> = 2.5V    | -   | 5   | -        | pF   |      |  |  |
| 8.1 | Voltage gain V <sub>XTAL2</sub> / V <sub>XTAL1</sub> | A <sub>OSC</sub>   | V <sub>XTAL1</sub> = 2.5V    | -   | 25  | -        | -    |      |  |  |
| 8.3 | Clock input level                                    | V <sub>XTAL1</sub> | See note <sup>1</sup>        | 1.5 | -   | $V_{DD}$ | Vpp  |      |  |  |

<sup>1.</sup> This level ensures the circuit operation with a 8MHz clock. It is applied through a capacitive coupling. A 1MΩ resistor connected between XTAL1 and XTAL2 biases the oscillator input.

#### **TAG READER**

 $6V \leq V_{SUP} \leq 16V,~V_{SS} = 0V,~T_J = -40^{\circ}C$  to +125°C, unless otherwise noted

|      | Parameter                                                                          | Symbol                     | Test Conditions<br>& Comments                                                           | Min | Тур | Max | Unit | Туре |
|------|------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------|------|
| DI   | EMODULATOR (pin RD)                                                                |                            |                                                                                         |     | •   |     |      |      |
| 2.0  | Input Voltage Range                                                                | V <sub>INRD</sub>          |                                                                                         | 3   | 4   | 5   | V    |      |
| 2.2  | Input Modulation Frequency                                                         | F <sub>MOD</sub>           |                                                                                         | 0.5 | 4   | 8   | kHz  |      |
| 2.3  | Demodulator Sensitivity                                                            | V <sub>SENSE1</sub>        | $6.5V \le V_{SUP} \le 16V$<br>See figure 12 and note <sup>1</sup>                       | -   | 5   | 15  | mV   |      |
| 2.31 | Demodulator Sensitivity                                                            | V <sub>SENSE2</sub>        | $6V \le V_{SUP} < 6.5V$<br>See figure 12 and note 1                                     | -   | 7   | 30  | mV   |      |
| 2.4  | Demodulation Delay                                                                 | t <sub>Demod</sub>         | See figure 12<br>Configuration C<br>see note <sup>2</sup> for configurations A<br>and B | -   | 7.5 | 10  | μs   |      |
| 2.5  | After Write Pulse Settling Time                                                    | t <sub>Settling1</sub>     |                                                                                         | -   | 394 | 400 | μs   |      |
| 2.6  | Recovery Time after wake-up or reset from clock stable to demodulator valid output | t <sub>Settling2</sub>     | See note <sup>3</sup>                                                                   | -   | 646 | 700 | μs   |      |
| DI   | RIVERS (pins TD1, TD2)                                                             |                            |                                                                                         |     |     |     |      |      |
| 3.5  | Output Carrier Frequency to Crystal Frequency Ratio                                | R <sub>FTD/</sub><br>FXTAL |                                                                                         | -   | 64  | -   | -    |      |
| 3.0  | Turn on/off Delay                                                                  | t <sub>on/off</sub>        |                                                                                         | -   | -   | 250 | ns   |      |
| 3.1  | Driver1/2 Low Side Out. Resistance                                                 | R <sub>TDL</sub>           | I <sub>LOAD</sub> = 150mA DC                                                            | -   | 2.4 | 4   | Ω    |      |
| 3.2  | Driver1/2 High Side Out. Resistance                                                | R <sub>TDH</sub>           | I <sub>LOAD</sub> = -150mA DC                                                           | -   | 2.1 | 4   | Ω    |      |

<sup>1.</sup> The sensitivity is measured in the following application conditions: I<sub>ANTENNA</sub> = 50mA peak, V<sub>RD</sub> = 4V peak, C<sub>EXT</sub> = 10nF, square wave modulation F<sub>MOD</sub>=F<sub>TD1</sub>/32.

- 2. Not including the delay due to the slew rate of the K output.
- 3. Clock stable condition implies  $V_{XTAL1}$  meets the specification (see page 15).

Figure 12 : Demodulator parameters definition



#### **ISO 9141 INTERFACE**

 $6V \leq V_{SUP} \leq 16V, \, V_{SS} = 0V, \, T_J = -40^{\circ}C$  to +125°C, unless otherwise noted

|      | Parameter                                    | Symbol               | Test Conditions & Comments                       | Min                        | Тур  | Max                       | Unit | Туре |
|------|----------------------------------------------|----------------------|--------------------------------------------------|----------------------------|------|---------------------------|------|------|
| R    | eceiver (pins K & AM)                        | <u> </u>             |                                                  |                            |      |                           |      |      |
| 4.0  | Input Low Voltage                            | V <sub>IL</sub>      |                                                  | -3                         | -    | 0.3 x<br>V <sub>SUP</sub> | V    |      |
| 4.1  | Input High Voltage                           | V <sub>IH</sub>      |                                                  | 0.65 x<br>V <sub>SUP</sub> | -    | 40                        | ٧    |      |
| 4.2  | Input Hysteresis Voltage                     | V <sub>HY1</sub>     |                                                  | 0.4                        | 0.65 | 1.3                       | V    |      |
| 4.3  | Biasing Current                              | I <sub>B</sub>       | $0V \le V_{IN} \le 16V$                          | 1                          | 3    | 5                         | μΑ   |      |
| 4.31 | Input Current                                | I <sub>BM</sub>      | -3 ≤ V <sub>IN</sub> < 0                         | -2                         | -1   | -                         | mA   |      |
| 4.4  | K to Rx delay                                | tdkrx                |                                                  |                            | 2    | 10                        | μs   |      |
| Dı   | river (pin K)                                |                      |                                                  |                            |      | _                         |      |      |
| 5.0  | Output Falling Edge Slew Rate                | SR <sub>F</sub>      |                                                  | 3.5                        | 5    | 6.5                       | V/µs |      |
| 5.1  | Output Rising Edge Slew Rate                 | SR <sub>R</sub>      | $R_{Pull-up} = 510\Omega,$ see note <sup>1</sup> | 3.5                        | 5    | 6.5                       | V/µs |      |
| 5.2  | Rise Fall Slew Rates Symmetry                | SR <sub>SYME</sub> - | see note '                                       | -1                         | 0    | 1                         | V/µs |      |
| 5.3  | Output Low Voltage                           | V <sub>OLK</sub>     | I <sub>LOAD</sub> = 25mA                         | -                          | 1.1  | 1.4                       | V    |      |
| 5.4  | Input Current<br>(driver switched on or off) | I <sub>IK</sub>      | -3V ≤ V <sub>IN</sub> ≤ 0V                       | -2                         | -    | 0                         | mA   |      |
| 5.5  | Current Limitation Threshold                 | IL                   | $0V \le V_{IN} \le 40V$                          | 35                         | 50   | 65                        | mA   |      |
| 5.6  | Thermal Shutdown Threshold                   | TH <sub>SDWN</sub>   |                                                  | 130                        | 150  | 170                       | °C   |      |

<sup>1.</sup> Calculated from 20% to 80% of the output swing.

#### **DIGITAL I/O**

 $6V \leq V_{SUP} \leq 16V, \, V_{SS} = 0V, \, T_J = -40^{\circ}C$  to +125°C, unless otherwise noted

|     | Characteristic                    | Symbol           | Test Condition<br>& Comments                   | Min                      | Тур | Max                      | Unit | Туре |  |  |
|-----|-----------------------------------|------------------|------------------------------------------------|--------------------------|-----|--------------------------|------|------|--|--|
| IN  | INPUT (pins MODE1, MODE2, AM, TX) |                  |                                                |                          |     |                          |      |      |  |  |
| 6.0 | Input Low Voltage                 | V <sub>ILD</sub> |                                                | 0                        | 1   | 0.3 x<br>V <sub>DD</sub> | V    |      |  |  |
| 6.1 | Input High Voltage                | V <sub>IHD</sub> |                                                | 0.7 x<br>V <sub>DD</sub> | -   | $V_{DD}$                 | V    |      |  |  |
| 6.2 | Input Hysteresis Voltage          | V <sub>HD</sub>  |                                                | .24                      | .7  | 1                        | V    |      |  |  |
| 0   | UTPUT (pins DOUT,RX)              |                  |                                                |                          |     |                          | •    |      |  |  |
| 7.0 | Output Low Voltage                | V <sub>OL</sub>  | I <sub>LOAD</sub> = 500uA                      | 0                        | 0.5 | 0.2 x<br>V <sub>DD</sub> | V    |      |  |  |
| 7.1 | Output High Voltage               | V <sub>OH</sub>  | I <sub>LOAD</sub> = -500uA                     | 0.8 x<br>V <sub>DD</sub> | 4.6 | V <sub>DD</sub>          | V    |      |  |  |
| 7.2 | Fall/Rise Time                    | t <sub>F/R</sub> | C <sub>LOAD</sub> =10pF, see note <sup>1</sup> | -                        | -   | 150                      | ns   |      |  |  |

<sup>1.</sup> Calculated from 10% to 90% of the output swing.

#### **APPLICATION SCHEMES**

Figure 13: Standalone configuration with one wire bus



If no external MOS transistor is necessary to increase the voltage regulator current capability, the pins GATE and SOURCE must be left unconnected.

In this configuration, the outputs Rx and DOUT force a low level.

C<sub>1</sub> is not required for the STARC functionality and only acts as a reservoir of energy.

To preserve the demodulator sensitivity,  $C_{\text{EXT}}$  and  $R_2$  should be connected to AGND, and VSS connected to AGND using a low resistance path.

VBAT ▷ **VSUP** NC **GATE** NC SOURCE NC **LVR** 8.2pF 100nF VSS XTAL1 **VSS** 8MHz XTAL2 TD1 **STARC** MODE1 RD MODE2 TD2 **VBAT** NC 510Ω **DOUT CEXT** 10nF AGND Κ ΑM Tx NC

Figure 14: Standalone configuration with two wires bus

If no external MOS transistor is necessary to increase the voltage regulator current capability, the pins GATE and SOURCE must be left unconnected.

C<sub>1</sub> is not required for the STARC functionality and only acts as a reservoir of energy.

To preserve the demodulator sensitivity,  $C_{\text{EXT}}$  and  $R_2$  should be connected to AGND, and VSS connected to AGND using a low resistance path.

VBAT ⊳ **VSUP** NC **GATE** NC To microcontroller SOURCE power supply pin To microcontroller port/reset pin **LVR** 8.2pF 100nF VSS XTAL1 VSS 8MHz XTAL2  $\frac{1M\Omega}{1}$ TD1 VDD **STARC** RD MODE1 MODE2 TD2 To microcontroller port **DOUT CEXT** 10nF **AGND** AM  $510\Omega$ To microcontroller Κ Tx port

Figure 15: Direct connection to a microcontroller

If no external MOS transistor is necessary to increase the voltage regulator current capability, the pins GATE and SOURCE must be left unconnected.

C<sub>1</sub> is not required for the STARC functionality and only acts as a reservoir of energy.

Rx

To preserve the demodulator sensitivity,  $C_{\text{EXT}}$  and  $R_2$  should be connected to AGND, and VSS connected to AGND using a low resistance path.

### **Notes**

### **Notes**

### **Notes**

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2002

#### HOW TO REACH US:

USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution: P.O. Box 5405, Denver, Colorado 80217. 1-303-675-2140 or 1-800-441-2447

JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan. 81-3-3440-3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T., Hong Kong. 852-26668334

TECHNICAL INFORMATION CENTER: 1-800-521-6274

HOME PAGE: http://motorola.com/semiconductors/

