### Freescale Semiconductor

Data Sheet: Technical Data

## Document Number: MPC8569EEC

Rev. 0, 06/2011

## **MPC8569E**



# MPC8569E PowerQUICC III Integrated Processor Hardware Specifications

- High-performance, 32-bit e500 core, scaling up to 1.33 GHz, that implements the Power Architecture® technology
  - 2799 MIPS at 1.33 GHz (estimated Dhrystone 2.1)
  - 36-bit physical addressing
  - Double-precision embedded floating point APU using 64-bit operands
  - Embedded vector and scalar single-precision floating-point APUs using 32- or 64-bit operands
  - Memory management unit (MMU)
- Integrated L1/L2 cache
  - L1 cache—32-Kbyte data and 32-Kbyte instruction
  - L2 cache—512-Kbyte (8-way set associative)
- Two DDR2/DDR3 SDRAM memory controllers with full ECC support
  - One 64-bit or two 32-bit data bus configuration
  - Up to 400 MHz clock (800 MHz data rate)
  - Supporting up to 16 Gbytes of main memory
  - Using ECC, detects and corrects all single-bit errors and detects all double-bit errors and all errors within a nibble
  - Invoke a level of system power management by asserting MCKE SDRAM signal on-the-fly to put the memory into a low-power sleep mode
  - Both hardware and software options to support battery-backed main memory
  - Initialization bypass feature that allow system designers to prevent re-initialization of main memory during system power on following abnormal shutdown
- Integrated security engine (SEC) optimized to process all the algorithms associated with IPsec, IKE, SSL/TLS, iSCSI, SRTP, IEEE Std 802.11i<sup>TM</sup>, IEEE Std 802.16<sup>TM</sup> (WiMAX), IEEE 802.1ae<sup>TM</sup> (MACSec), 3GPP, A5/3 for GSM and EDGE, and GEA3 for GPRS.
  - XOR engine for parity checking in RAID storage applications
  - Four crypto-channels, each supporting multi-command descriptor chains

- Cryptographic execution units for PKEU, DEU, AESU, AFEU, MDEU, KEU, CRCU, RNG and SEU- SNOW
- QUICC Engine technology
  - Four 32-bit RISC cores
  - Supports Ethernet, ATM, POS, and T1/E1 along with associated interworking
    - Four Gigabit Ethernet interfaces (up to two with SGMII)
    - Up to eight 10/100-Mbps Ethernet interfaces
    - Up to 16 T1/E1 TDM links ( $512 \times 64$  channels)
    - Multi-PHY UTOPIA/POS-PHY L2 interface (16-bit)
  - IEEE Std 1588<sup>TM</sup> v2 support
  - SPI and Ethernet PHY management interface
  - One full-/low-speed USB interface supporting USB 2.0
  - General-purpose I/O signals
- High-speed interfaces (multiplexed) supporting:
  - Two 1× Serial RapidIO interfaces (with message unit) or one 4x interface
  - − ×4/×2/×1 PCI Express interface
  - Two SGMII interfaces
- On-chip network switch fabric
- 133 MHz, 16-bit, 3.3 V I/O, enhanced local bus (eLBC) with memory controller
- Enhanced secured digital host controller (eSDHC) used for SD/MMC card interface
- Integrated four-channel DMA controller
- Dual I<sup>2</sup>C and dual universal asynchronous receiver/transmitter (DUART) support
- Programmable interrupt controller (PIC)
- IEEE Std 1149.1TM JTAG test access port
- 1.0-V and 1.1-V core voltages with 3.3-V, 2.5-V, 1.8-V, 1.5-V and 1.0-V I/O
- 783-pin FC-PBGA package, 29 mm × 29 mm



© 2008-2011 Freescale Semiconductor, Inc.

# **Table of Contents**

| 1 | Pin A | ssignments and Reset States4                    |   | 2.16 Enhanced Secure Digital Host Controller (eSDHC) . | 107                |
|---|-------|-------------------------------------------------|---|--------------------------------------------------------|--------------------|
|   | 1.1   | Ball Layout Diagrams                            |   | 2.17 Timers                                            | 109                |
|   | 1.2   | Pinout List                                     |   | 2.18 Programmable Interrupt Controller (PIC)           | 110                |
| 2 | Elect | rical Characteristics                           |   | 2.19 SPI Interface                                     | 111                |
|   | 2.1   | Overall DC Electrical Characteristics           |   | 2.20 TDM/SI                                            | 113                |
|   | 2.2   | Power Characteristics                           |   | 2.21 USB Interface                                     | 115                |
|   | 2.3   | Input Clocks                                    |   | 2.22 UTOPIA/POS Interface                              | 116                |
|   | 2.4   | DDR2 and DDR3 SDRAM Controller                  | 3 | Thermal                                                | 118                |
|   | 2.5   | DUART                                           |   | 3.1 Thermal Characteristics                            | 118                |
|   | 2.6   | Ethernet Interface                              |   | 3.2 Recommended Thermal Model                          | 118                |
|   | 2.7   | Ethernet Management Interface                   |   | 3.3 Thermal Management Information                     | 119                |
|   | 2.8   | HDLC, BISYNC, Transparent, and Synchronous UART | 4 | Package Description                                    | 120                |
|   |       | Interfaces                                      |   | 4.1 Package Parameters for the MPC8569E                | 120                |
|   | 2.9   | High-Speed SerDes Interfaces (HSSI)             |   | 4.2 Mechanical Dimensions of the FC-PBGA with Full Lic | <mark>d12</mark> 2 |
|   | 2.10  | PCI Express                                     | 5 | Ordering Information                                   | 123                |
|   | 2.11  | Serial RapidIO (SRIO)                           |   | 5.1 Part Numbers Fully Addressed by This Document      | 123                |
|   | 2.12  | l <sup>2</sup> C94                              |   | 5.2 Part Marking                                       | 124                |
|   | 2.13  | GPIO97                                          |   | 5.3 Part Numbering                                     | 124                |
|   | 2.14  | JTAG Controller98                               | 6 | Product Documentation                                  | 124                |
|   | 2.15  | Enhanced Local Bus Controller                   | 7 | Document Revision History                              | 125                |
|   |       |                                                 |   |                                                        |                    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **NOTE**

The MPC8569E is also available without a security engine in a configuration known as the MPC8569. All specifications other than those relating to security apply to the MPC8569 exactly as described in this document.

The following figure shows the major functional units within the MPC8569E.



Figure 1. MPC8569E Block Diagram

# 1 Pin Assignments and Reset States

## 1.1 Ball Layout Diagrams

The following figure shows the top view of the MPC8569E 783-pin BGA ball map diagram.



Figure 2. MPC8569E Top View Ballmap

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

5

The following figure provides detailed view A of the MPC8569E 783-pin BGA ball map diagram.



Figure 3. MPC8569E Detail A Ball Map

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Freescale Semiconductor

Downloaded from Elcodis.com electronic components distributor

#### **Ball Layout Diagrams**

The following figure provides detailed view B of the MPC8569E 783-pin BGA ball map diagram.



Figure 4. MPC8569E Detail B Ball Map

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The following figure provides detailed view C of the MPC8569E 783-pin BGA ball map diagram.



Figure 5. MPC8569E Detail C Ball Map

#### **Ball Layout Diagrams**

The following figure provides detailed view D of the MPC8569E 783-pin BGA ball map diagram.



Figure 6. MPC8569E Detail D Ball Map

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

## 1.2 Pinout List

The following table provides the pinout listing for the MPC8569E 783 FC-PBGA package.

Table 1. MPC8569E Pinout Listing

| Signal <sup>1</sup> | Package Pin Number       | Pin Type | Power Supply     | Note |
|---------------------|--------------------------|----------|------------------|------|
|                     | Clocks                   | 1        | 1                |      |
| RTC                 | M25                      | I        | $OV_DD$          | _    |
| SYSCLK              | P25                      | I        | $OV_{DD}$        | _    |
|                     | DDR SDRAM Memory Interfa | ce       | ,                |      |
| D1_MA0              | E18                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA1              | A18                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA2              | H19                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA3              | G20                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA4              | B18                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA5              | H18                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA6              | C18                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA7              | J21                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA8              | E19                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA9              | G19                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA10             | J18                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA11             | A19                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA12             | J22                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA13             | A15                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA14             | D20                      | 0        | GV <sub>DD</sub> | _    |
| D1_MA15             | C15                      | 0        | GV <sub>DD</sub> | _    |
| D1_MBA0             | K17                      | 0        | GV <sub>DD</sub> | _    |
| D1_MBA1             | F18                      | 0        | GV <sub>DD</sub> | _    |
| D1_MBA2             | E20                      | 0        | GV <sub>DD</sub> | _    |
| D1_MCAS             | J17                      | 0        | GV <sub>DD</sub> | _    |
| D1_MCK0             | E24                      | 0        | GV <sub>DD</sub> | _    |
| D1_MCK0             | E23                      | 0        | GV <sub>DD</sub> | _    |
| D1_MCK1             | J24                      | 0        | GV <sub>DD</sub> | _    |
| D1_MCK1             | J23                      | 0        | GV <sub>DD</sub> | _    |
| D1_MCK2             | C20                      | 0        | GV <sub>DD</sub> | _    |
| D1_MCK2             | C19                      | 0        | GV <sub>DD</sub> | _    |
| D1_MCKE0            | G21                      | 0        | GV <sub>DD</sub> | _    |
| D1_MCKE1            | J20                      | 0        | GV <sub>DD</sub> | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply     | Note |
|---------------------|--------------------|----------|------------------|------|
| D1_MCKE2            | C17                | 0        | GV <sub>DD</sub> | _    |
| D1_MCKE3            | A16                | 0        | GV <sub>DD</sub> | _    |
| D1_MCS0             | D17                | 0        | GV <sub>DD</sub> | _    |
| D1_MCS1             | K16                | 0        | GV <sub>DD</sub> | _    |
| D1_MCS2             | K20                | 0        | GV <sub>DD</sub> | _    |
| D1_MCS3             | G16                | 0        | GV <sub>DD</sub> | _    |
| D1_MDIC0            | A20                | I/O      | GV <sub>DD</sub> | 27   |
| D1_MDIC1            | A17                | I/O      | GV <sub>DD</sub> | 27   |
| D1_MDM0             | A27                | I/O      | GV <sub>DD</sub> |      |
| D1_MDM1             | E27                | I/O      | GV <sub>DD</sub> |      |
| D1_MDM2             | J27                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDM3             | A23                | I/O      | GV <sub>DD</sub> |      |
| D1_MDM8             | E22                | I/O      | GV <sub>DD</sub> |      |
| D1_MDQ0             | C28                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ1             | C27                | I/O      | GV <sub>DD</sub> |      |
| D1_MDQ2             | C25                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ3             | B25                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ4             | B28                | I/O      | GV <sub>DD</sub> |      |
| D1_MDQ5             | A28                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ6             | A26                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ7             | A25                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ8             | G28                | I/O      | GV <sub>DD</sub> |      |
| D1_MDQ9             | G27                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ10            | G25                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ11            | F25                | I/O      | GV <sub>DD</sub> |      |
| D1_MDQ12            | F28                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ13            | E28                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ14            | E26                | I/O      | GV <sub>DD</sub> |      |
| D1_MDQ15            | E25                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ16            | L27                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ17            | L26                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ18            | K23                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ19            | K25                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ20            | K28                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ21            | J28                | I/O      | GV <sub>DD</sub> | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply     | Note |
|---------------------|--------------------|----------|------------------|------|
| D1_MDQ22            | J26                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ23            | J25                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ24            | C24                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ25            | C22                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ26            | C21                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ27            | B21                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ28            | B24                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ29            | A24                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ30            | A22                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQ31            | A21                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQS0            | D26                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQS0            | C26                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQS1            | H26                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQS1            | G26                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQS2            | K24                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQS2            | L25                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQS3            | D23                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQS3            | C23                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQS8            | H23                | I/O      | GV <sub>DD</sub> | _    |
| D1_MDQS8            | G23                | I/O      | GV <sub>DD</sub> | _    |
| D1_MECC0            | G24                | I/O      | GV <sub>DD</sub> | _    |
| D1_MECC1            | H22                | I/O      | GV <sub>DD</sub> | _    |
| D1_MECC2            | G22                | I/O      | GV <sub>DD</sub> | _    |
| D1_MECC3            | F21                | I/O      | GV <sub>DD</sub> | _    |
| D1_MECC4            | F24                | I/O      | GV <sub>DD</sub> | _    |
| D1_MECC5            | D22                | I/O      | GV <sub>DD</sub> | _    |
| D1_MECC6            | E21                | I/O      | GV <sub>DD</sub> | _    |
| D1_MECC7            | D21                | I/O      | GV <sub>DD</sub> | _    |
| D1_MODT0            | C16                | 0        | GV <sub>DD</sub> | _    |
| D1_MODT1            | J16                | 0        | GV <sub>DD</sub> | _    |
| D1_MODT2            | G17                | 0        | GV <sub>DD</sub> | _    |
| D1_MODT3            | E16                | 0        | GV <sub>DD</sub> | _    |
| D1_MAPAR_OUT        | E15                | 0        | GV <sub>DD</sub> | _    |
| D1_MAPAR_ERR        | F15                | I        | GV <sub>DD</sub> | _    |
| D1_MRAS             | G18                | 0        | GV <sub>DD</sub> | _    |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply     | Note |
|---------------------|--------------------|----------|------------------|------|
| D1_MWE              | E17                | 0        | GV <sub>DD</sub> | _    |
| D2_MA0              | E4                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA1              | A4                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA2              | J7                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA3              | G6                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA4              | B4                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA5              | H4                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA6              | G3                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA7              | J8                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA8              | E5                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA9              | G5                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA10             | J6                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA11             | A5                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA12             | J9                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA13             | D3                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA14             | D6                 | 0        | GV <sub>DD</sub> | _    |
| D2_MA15             | B1                 | 0        | GV <sub>DD</sub> | _    |
| D2_MBA0             | J5                 | 0        | GV <sub>DD</sub> | _    |
| D2_MBA1             | F4                 | 0        | GV <sub>DD</sub> | _    |
| D2_MBA2             | E6                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCAS             | J4                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCK0             | E10                | 0        | GV <sub>DD</sub> | _    |
| D2_MCK0             | E9                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCK1             | J11                | 0        | GV <sub>DD</sub> | _    |
| D2_MCK1             | J10                | 0        | GV <sub>DD</sub> | _    |
| D2_MCK2             | C6                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCK2             | C5                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCKE0            | G7                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCKE1            | K8                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCKE2            | C2                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCKE3            | A2                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCS0             | E3                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCS1             | A6                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCS2             | H7                 | 0        | GV <sub>DD</sub> | _    |
| D2_MCS3             | G2                 | 0        | GV <sub>DD</sub> | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply     | Note |
|---------------------|--------------------|----------|------------------|------|
| D2_MDIC0            | J2                 | I/O      | GV <sub>DD</sub> | 27   |
| D2_MDIC1            | L2                 | I/O      | GV <sub>DD</sub> | 27   |
| D2_MDM0/D1_MDM4     | A13                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDM1/D1_MDM5     | D13                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDM2/D1_MDM6     | G14                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDM3/D1_MDM7     | A9                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MDM8             | E8                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ0/D1_MDQ32    | B14                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ1/D1_MDQ33    | C14                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ2/D1_MDQ34    | C11                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ3/D1_MDQ35    | B11                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ4/D1_MDQ36    | B15                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ5/D1_MDQ37    | A14                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ6/D1_MDQ38    | A12                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ7/D1_MDQ39    | A11                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ8/D1_MDQ40    | F14                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ9/D1_MDQ41    | F13                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ10/D1_MDQ42   | G11                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ11/D1_MDQ43   | F11                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ12/D1_MDQ44   | E14                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ13/D1_MDQ45   | D14                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ14/D1_MDQ46   | D12                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ15/D1_MDQ47   | E11                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ16/D1_MDQ48   | J15                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ17/D1_MDQ49   | J14                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ18/D1_MDQ50   | K13                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ19/D1_MDQ51   | J12                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ20/D1_MDQ52   | H15                | I/O      | GV <sub>DD</sub> |      |
| D2_MDQ21/D1_MDQ53   | G15                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ22/D1_MDQ54   | G13                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ23/D1_MDQ55   | H12                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ24/D1_MDQ56   | C10                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ25/D1_MDQ57   | C8                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ26/D1_MDQ58   | C7                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ27/D1_MDQ59   | B7                 | I/O      | GV <sub>DD</sub> | _    |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply     | Note |
|---------------------|--------------------|----------|------------------|------|
| D2_MDQ28/D1_MDQ60   | B10                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ29/D1_MDQ61   | A10                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ30/D1_MDQ62   | A8                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQ31/D1_MDQ63   | A7                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQS0/D1_MDQS4   | C12                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQS0/D1_MDQS4   | C13                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQS1/D1_MDQS5   | G12                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQS1/D1_MDQS5   | F12                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQS2/D1_MDQS6   | J13                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQS2/D1_MDQS6   | K14                | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQS3/D1_MDQS7   | D9                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQS3/D1_MDQS7   | C9                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQS8            | H9                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MDQS8            | G9                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MECC0            | G10                | I/O      | GV <sub>DD</sub> | _    |
| D2_MECC1            | H8                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MECC2            | G8                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MECC3            | F7                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MECC4            | F10                | I/O      | GV <sub>DD</sub> | _    |
| D2_MECC5            | D8                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MECC6            | E7                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MECC7            | D7                 | I/O      | GV <sub>DD</sub> | _    |
| D2_MODT0            | C1                 | 0        | GV <sub>DD</sub> | _    |
| D2_MODT1            | A3                 | 0        | GV <sub>DD</sub> | _    |
| D2_MODT2            | H3                 | 0        | GV <sub>DD</sub> | _    |
| D2_MODT3            | E1                 | 0        | GV <sub>DD</sub> | _    |
| D2_MAPAR_OUT        | F1                 | 0        | GV <sub>DD</sub> | _    |
| D2_MAPAR_ERR        | G1                 | I        | GV <sub>DD</sub> | _    |
| D2_MRAS             | G4                 | 0        | GV <sub>DD</sub> | _    |
| D2_MWE              | E2                 | 0        | GV <sub>DD</sub> | _    |
|                     | DMA                | -        |                  |      |
| DMA_DACK0           | AF23               | 0        | $OV_{DD}$        | 2    |
| DMA_DACK1/MSRCID1   | AD27               | 0        | $OV_DD$          | 11   |
| DMA_DACK2/SD_CMD    | AD24               | 0        | OV <sub>DD</sub> | _    |
| DMA_DDONE0          | AD25               | 0        | OV <sub>DD</sub> | 2    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup>          | Package Pin Number            | Pin Type | Power Supply     | Note |
|------------------------------|-------------------------------|----------|------------------|------|
| DMA_DDONE1/MSRCID2           | AE24                          | 0        | $OV_DD$          | 2    |
| DMA_DDONE2/SD_WP             | AF25                          | 0        | $OV_DD$          |      |
| DMA_DREQ0                    | AG23                          | 1        | $OV_DD$          |      |
| DMA_DREQ1/MSRCID0            | AE25                          | I        | $OV_DD$          | _    |
| DMA_DREQ2/SD_DAT0            | AD26                          | I        | $OV_DD$          | _    |
| ,                            | DUART                         | 1        | - 1              |      |
| UART_SOUT0/DMA_DREQ3/SD_DAT1 | AG28                          | 0        | OV <sub>DD</sub> | 2    |
| UART_SIN0/DMA_DACK3/SD_DAT2  | AF27                          | 1        | OV <sub>DD</sub> | _    |
| UART_CTS0/DMA_DDONE3/SD_DAT3 | AG27                          | 1        | $OV_DD$          | _    |
| UART_RTS0                    | AH28                          | 0        | $OV_DD$          | _    |
| Enl                          | nanced Local Bus Controller I | nterface | - 1              |      |
| LA16                         | AD15                          | 0        | BV <sub>DD</sub> | 2    |
| LA17                         | AD16                          | 0        | BV <sub>DD</sub> | 2    |
| LA18                         | AE14                          | 0        | BV <sub>DD</sub> | 2    |
| LA19                         | AD17                          | 0        | BV <sub>DD</sub> | 2    |
| LA20                         | AE16                          | 0        | BV <sub>DD</sub> | 2    |
| LA21                         | AD18                          | 0        | BV <sub>DD</sub> | 2    |
| LA22                         | AE17                          | 0        | BV <sub>DD</sub> | 11   |
| LA23                         | AD19                          | 0        | BV <sub>DD</sub> | 2    |
| LA24                         | AE18                          | 0        | BV <sub>DD</sub> | 18   |
| LA25                         | AC20                          | 0        | BV <sub>DD</sub> | 18   |
| LA26                         | AE19                          | 0        | BV <sub>DD</sub> | 18   |
| LA27                         | AE22                          | 0        | BV <sub>DD</sub> | 18   |
| LAD0                         | AG14                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD1                         | AF14                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD2                         | AG16                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD3                         | AH17                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD4                         | AH18                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD5                         | AH19                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD6                         | AG18                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD7                         | AF20                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD8                         | AG20                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD9                         | AH21                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD10                        | AH22                          | I/O      | BV <sub>DD</sub> | 23   |
| LAD11                        | AG22                          | I/O      | BV <sub>DD</sub> | 23   |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup>        | Package Pin Number | Pin Type | Power Supply     | Note  |
|----------------------------|--------------------|----------|------------------|-------|
| LAD12                      | AE21               | I/O      | BV <sub>DD</sub> | 23    |
| LAD13                      | AE20               | I/O      | BV <sub>DD</sub> | 23    |
| LAD14                      | AF22               | I/O      | BV <sub>DD</sub> | 23    |
| LAD15                      | AD21               | I/O      | BV <sub>DD</sub> | 23    |
| LALE                       | AH20               | 0        | BV <sub>DD</sub> | 20    |
| LBCTL                      | AE15               | 0        | BV <sub>DD</sub> | 20    |
| LCLK0                      | AF18               | 0        | BV <sub>DD</sub> | 11    |
| LCLK1                      | AF16               | 0        | BV <sub>DD</sub> | 11    |
| <u>LCS0</u>                | AC18               | 0        | BV <sub>DD</sub> | 2     |
| LCS1                       | AC16               | 0        | BV <sub>DD</sub> | 2     |
| LCS2                       | AB16               | 0        | BV <sub>DD</sub> | 2     |
| LCS3                       | AC14               | 0        | BV <sub>DD</sub> | 21    |
| LCS4/IRQ8                  | AD14               | I/O      | BV <sub>DD</sub> | 21    |
| LCS5/IRQ9                  | AE23               | I/O      | BV <sub>DD</sub> | 21    |
| LCS6/IRQ10                 | AD22               | I/O      | BV <sub>DD</sub> | 21    |
| LCS7/IRQ11                 | AC22               | I/O      | BV <sub>DD</sub> | 21    |
| LDP0                       | AB14               | I/O      | BV <sub>DD</sub> | _     |
| LDP1                       | AA15               | I/O      | BV <sub>DD</sub> | _     |
| LGPL0/LFCLE                | AA19               | 0        | BV <sub>DD</sub> | 2     |
| LGPL1/LFALE                | AA17               | 0        | BV <sub>DD</sub> | 2     |
| LGPL2/LOE/LFRE             | AD20               | 0        | BV <sub>DD</sub> | 20    |
| LGPL3/LFWP                 | AA20               | 0        | BV <sub>DD</sub> | 2     |
| LGPL4/LUPWAIT/LBPBSE/LFRB  | AA18               | I/O      | BV <sub>DD</sub> | 29    |
| LGPL5                      | AA16               | 0        | BV <sub>DD</sub> | 2     |
| LSYNC_IN                   | AH16               | I        | BV <sub>DD</sub> | _     |
| LSYNC_OUT                  | AH15               | 0        | BV <sub>DD</sub> | _     |
| LWE0/LBS0LFWE              | AB20               | 0        | BV <sub>DD</sub> | 11    |
| LWE1/LBS1                  | AB18               | 0        | BV <sub>DD</sub> | 24    |
|                            | l <sup>2</sup> C   | ı        |                  |       |
| IIC1_SDA                   | AH26               | I/O      | $OV_DD$          | 5, 28 |
| IIC1_SCL                   | AG26               | I/O      | $OV_DD$          | 5, 28 |
| IIC2_SDA/SD_CLK            | AG25               | I/O      | $OV_DD$          | 3     |
| IIC2_SCL/ <del>SD_CD</del> | AF26               | I/O      | $OV_DD$          | 3     |
|                            | JTAG               | •        | 1                |       |
| TCK                        | N21                | I        | $OV_DD$          | _     |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number            | Pin Type | Power Supply       | Note     |
|---------------------|-------------------------------|----------|--------------------|----------|
| TDI                 | P21                           | I        | OV <sub>DD</sub>   | 26       |
| TDO                 | P23                           | 0        | OV <sub>DD</sub>   | 25       |
| TMS                 | N22                           | I        | OV <sub>DD</sub>   | 26       |
| TRST                | P22                           | I        | OV <sub>DD</sub>   | 26       |
|                     | Programmable Interrupt Contro | oller    | •                  | II.      |
| IRQ0                | R20                           | I        | OV <sub>DD</sub>   | _        |
| IRQ1                | T21                           | I        | OV <sub>DD</sub>   | _        |
| IRQ2                | R26                           | I        | OV <sub>DD</sub>   | _        |
| IRQ3                | R25                           | I        | OV <sub>DD</sub>   | _        |
| IRQ4/MSRCID3        | N20                           | I        | OV <sub>DD</sub>   | _        |
| IRQ5/MSRCID4        | R21                           | I        | OV <sub>DD</sub>   | _        |
| IRQ6/MDVAL          | R22                           | I        | OV <sub>DD</sub>   | _        |
| ĪRQ_OUT             | M20                           | 0        | OV <sub>DD</sub>   | 5, 6, 11 |
| MCP                 | M22                           | I        | OV <sub>DD</sub>   | 6        |
| UDE                 | M21                           | I        | OV <sub>DD</sub>   | 6        |
|                     | QUICC Engine Block            | 1        |                    | 1        |
| QE_PA0              | T11                           | I/O      | LV <sub>DD</sub> 1 | _        |
| QE_PA1              | U11                           | I/O      | LV <sub>DD</sub> 1 | _        |
| QE_PA2              | R11                           | I/O      | LV <sub>DD</sub> 1 | _        |
| QE_PA3              | U10                           | I/O      | LV <sub>DD</sub> 1 | _        |
| QE_PA4              | R10                           | I/O      | LV <sub>DD</sub> 1 | _        |
| QE_PA5              | V11                           | I/O      | OV <sub>DD</sub>   | _        |
| QE_PA6              | R9                            | I/O      | LV <sub>DD</sub> 1 | _        |
| QE_PA7              | U9                            | I/O      | LV <sub>DD</sub> 1 | _        |
| QE_PA8              | T8                            | I/O      | LV <sub>DD</sub> 1 | _        |
| QE_PA9              | U8                            | I/O      | LV <sub>DD</sub> 1 | _        |
| QE_PA10             | V10                           | I/O      | OV <sub>DD</sub>   | _        |
| QE_PA11             | V9                            | I/O      | OV <sub>DD</sub>   | _        |
| QE_PA12             | R8                            | I/O      | LV <sub>DD</sub> 1 | _        |
| QE_PA13             | V8                            | I/O      | OV <sub>DD</sub>   | _        |
| QE_PA14             | P7                            | I/O      | LV <sub>DD</sub> 2 | _        |
| QE_PA15             | L6                            | I/O      | LV <sub>DD</sub> 2 | _        |
| QE_PA16             | M6                            | I/O      | LV <sub>DD</sub> 2 | _        |
| QE_PA17             | N6                            | I/O      | LV <sub>DD</sub> 2 | _        |
| QE_PA18             | L5                            | I/O      | LV <sub>DD</sub> 2 | _        |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply       | Note |
|---------------------|--------------------|----------|--------------------|------|
| QE_PA19             | P1                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PA20             | M5                 | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PA21             | N5                 | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PA22             | L4                 | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PA23             | M4                 | I/O      | LV <sub>DD</sub> 2 |      |
| QE_PA24             | N1                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PA25             | R1                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PA26             | N4                 | I/O      | LV <sub>DD</sub> 2 |      |
| QE_PA27             | T1                 | I/O      | OV <sub>DD</sub>   |      |
| QE_PA28             | N2                 | I/O      | OV <sub>DD</sub>   |      |
| QE_PA29             | P6                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PA30             | U6                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PA31             | T5                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PB0              | R5                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PB1              | P5                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PB2              | V6                 | I/O      | $OV_DD$            | _    |
| QE_PB3              | Т3                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PB4              | U3                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PB5              | U4                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PB6              | U5                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PB7              | V3                 | I/O      | $OV_DD$            | 11   |
| QE_PB8              | V4                 | I/O      | $OV_DD$            | _    |
| QE_PB9              | P4                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PB10             | V5                 | I/O      | $OV_DD$            | _    |
| QE_PB11             | W11                | I/O      | $OV_DD$            | _    |
| QE_PB12             | L11                | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PB13             | M11                | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PB14             | N11                | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PB15             | P11                | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PB16             | P10                | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PB17             | P2                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PB18             | L10                | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PB19             | M9                 | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PB20             | N9                 | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PB21             | P9                 | I/O      | LV <sub>DD</sub> 2 | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply       | Note |
|---------------------|--------------------|----------|--------------------|------|
| QE_PB22             | T2                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PB23             | R2                 | I/O      | OV <sub>DD</sub>   |      |
| QE_PB24             | P8                 | I/O      | LV <sub>DD</sub> 2 |      |
| QE_PB25             | U2                 | I/O      | OV <sub>DD</sub>   |      |
| QE_PB26             | AG13               | I/O      | OV <sub>DD</sub>   | 11   |
| QE_PB27             | AH14               | I/O      | OV <sub>DD</sub>   | 22   |
| QE_PB28             | AC8                | I/O      | OV <sub>DD</sub>   | 22   |
| QE_PB29             | AD8                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PB30             | AD9                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PB31             | AD10               | I/O      | OV <sub>DD</sub>   | 11   |
| QE_PC0              | W3                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC1              | W4                 | I/O      | $OV_{DD}$          | _    |
| QE_PC2              | N3                 | I/O      | LV <sub>DD</sub> 2 |      |
| QE_PC3              | L3                 | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PC4              | Y7                 | I/O      | OV <sub>DD</sub>   | 22   |
| QE_PC5              | W2                 | I/O      | $OV_{DD}$          | _    |
| QE_PC6              | W5                 | I/O      | $OV_{DD}$          | _    |
| QE_PC7              | W7                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC8              | T7                 | I/O      | LV <sub>DD</sub> 1 |      |
| QE_PC9              | R3                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PC10             | AB2                | I/O      | $OV_{DD}$          | _    |
| QE_PC11             | R7                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PC12             | AA6                | I/O      | $OV_{DD}$          | _    |
| QE_PC13             | AA3                | I/O      | $OV_{DD}$          | _    |
| QE_PC14             | AA5                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC15             | AA4                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC16             | L7                 | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PC17             | M8                 | I/O      | LV <sub>DD</sub> 2 | _    |
| QE_PC18             | AB3                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC19             | Y5                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC20             | U7                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PC21             | AB1                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC22             | Y3                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC23             | Y4                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC24             | N8                 | I/O      | LV <sub>DD</sub> 2 | _    |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply       | Note |
|---------------------|--------------------|----------|--------------------|------|
| QE_PC25             | P3                 | I/O      | LV <sub>DD</sub> 1 | _    |
| QE_PC26             | W8                 | I/O      | OV <sub>DD</sub>   |      |
| QE_PC27             | W9                 | I/O      | OV <sub>DD</sub>   |      |
| QE_PC28             | AF13               | I/O      | OV <sub>DD</sub>   |      |
| QE_PC29             | V7                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC30             | AA14               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC31             | AA13               | I/O      | OV <sub>DD</sub>   |      |
| QE_PD0              | AH6                | I/O      | OV <sub>DD</sub>   | 11   |
| QE_PD1              | AF6                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD2              | AG6                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD3              | AF5                | I/O      | $OV_{DD}$          | _    |
| QE_PD4              | AE4                | I/O      | $OV_{DD}$          | 22   |
| QE_PD5              | AD4                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD6              | AB6                | I/O      | $OV_{DD}$          | _    |
| QE_PD7              | AD7                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD8              | AC6                | I/O      | $OV_{DD}$          | _    |
| QE_PD9              | AD6                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD10             | AB5                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD11             | AC4                | I/O      | $OV_{DD}$          | _    |
| QE_PD12             | AE5                | I/O      | $OV_{DD}$          | _    |
| QE_PD13             | AE6                | I/O      | $OV_{DD}$          | _    |
| QE_PD14             | AC7                | I/O      | $OV_{DD}$          | _    |
| QE_PD15             | AB7                | I/O      | $OV_{DD}$          | _    |
| QE_PD16             | AB8                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD17             | AA9                | I/O      | $OV_{DD}$          | _    |
| QE_PD18             | Y8                 | I/O      | $OV_{DD}$          | _    |
| QE_PD19             | AA8                | I/O      | $OV_{DD}$          | _    |
| QE_PD20             | AA12               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD21             | Y11                | I/O      | $OV_{DD}$          | _    |
| QE_PD22             | AA11               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD23             | AB11               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD24             | AA7                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD25             | AB10               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD26             | Y9                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD27             | AA10               | I/O      | OV <sub>DD</sub>   | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply     | Note |
|---------------------|--------------------|----------|------------------|------|
| QE_PD28             | AF1                | I/O      | OV <sub>DD</sub> | _    |
| QE_PD29             | AG1                | I/O      | OV <sub>DD</sub> | _    |
| QE_PD30             | AG2                | I/O      | OV <sub>DD</sub> | _    |
| QE_PD31             | AH1                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE0              | AH2                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE1              | AH3                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE2              | AF4                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE3              | AG4                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE4              | AF3                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE5              | AE3                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE6              | AG3                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE7              | AH5                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE8              | AH4                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE9              | AG5                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE10             | AA1                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE11             | Y1                 | I/O      | OV <sub>DD</sub> | _    |
| QE_PE12             | AC1                | I/O      | OV <sub>DD</sub> |      |
| QE_PE13             | AC2                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE14             | V1                 | I/O      | OV <sub>DD</sub> | _    |
| QE_PE15             | AB4                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE16             | W1                 | I/O      | OV <sub>DD</sub> | _    |
| QE_PE17             | V2                 | I/O      | OV <sub>DD</sub> | _    |
| QE_PE18             | AC3                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE19             | AD2                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE20             | AD3                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE21             | AD1                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE22             | U1                 | I/O      | OV <sub>DD</sub> | _    |
| QE_PE23             | AE1                | I/O      | OV <sub>DD</sub> | _    |
| QE_PE24             | AC12               | I/O      | OV <sub>DD</sub> | 11   |
| QE_PE25             | AB12               | I/O      | OV <sub>DD</sub> | 2    |
| QE_PE26             | AB13               | I/O      | OV <sub>DD</sub> | 11   |
| QE_PE27             | AH11               | I/O      | OV <sub>DD</sub> | 19   |
| QE_PE28             | AG10               | I/O      | $OV_{DD}$        | 19   |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply           | Note |
|---------------------|--------------------|----------|------------------------|------|
| QE_PE29             | AH10               | I/O      | $OV_DD$                | 19   |
| QE_PE30             | AG11               | I/O      | $OV_DD$                | _    |
| QE_PE31             | AE7                | I/O      | $OV_DD$                | _    |
| QE_PF0              | AF8                | I/O      | $OV_DD$                | _    |
| QE_PF1              | AG8                | I/O      | OV <sub>DD</sub>       |      |
| QE_PF2              | AE8                | I/O      | OV <sub>DD</sub>       |      |
| QE_PF3              | AE13               | I/O      | OV <sub>DD</sub>       |      |
| QE_PF4              | AC13               | I/O      | OV <sub>DD</sub>       |      |
| QE_PF5              | AD13               | I/O      | OV <sub>DD</sub>       |      |
| QE_PF6              | AF12               | I/O      | OV <sub>DD</sub>       | _    |
| QE_PF7              | AE12               | I/O      | OV <sub>DD</sub>       | _    |
| QE_PF8              | AG12               | I/O      | OV <sub>DD</sub>       | _    |
| QE_PF9              | AD12               | I/O      | OV <sub>DD</sub>       | 2    |
| QE_PF10             | AC10               | I/O      | OV <sub>DD</sub>       | 2    |
| QE_PF11             | AC11               | I/O      | OV <sub>DD</sub>       | 2    |
| QE_PF12             | AD11               | I/O      | OV <sub>DD</sub>       | _    |
| QE_PF13             | AH12               | I/O      | OV <sub>DD</sub>       | 11   |
| QE_PF14             | AH13               | I/O      | OV <sub>DD</sub>       | 2    |
| QE_PF15             | AE10               | I/O      | $OV_DD$                | _    |
| QE_PF16             | AE9                | I/O      | OV <sub>DD</sub>       | _    |
| QE_PF17             | AF9                | I/O      | OV <sub>DD</sub>       | _    |
| QE_PF18             | AF10               | I/O      | OV <sub>DD</sub>       | _    |
| QE_PF19             | AH8                | I/O      | OV <sub>DD</sub>       |      |
| QE_PF20             | AH7                | I/O      | OV <sub>DD</sub>       |      |
| QE_PF21             | AG9                | I/O      | OV <sub>DD</sub>       | _    |
| QE_PF22             | AH9                | I/O      | OV <sub>DD</sub>       | _    |
|                     | SerDes             |          |                        |      |
| SD_IMP_CAL_RX       | W22                | I        | _                      | 7    |
| SD_IMP_CAL_TX       | AA25               | I        | _                      | 17   |
| SD_PLL_TPA          | AA26               | 0        | AV <sub>DD</sub> _SRDS | 8    |
| SD_PLL_TPD          | W21                | 0        | $XV_{DD}$              | 8    |
| SD_REF_CLK          | W26                | I        | ScoreVDD               | _    |
| SD_REF_CLK          | W25                | I        | ScoreVDD               | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup>    | Package Pin Number | Pin Type | Power Supply     | Note     |
|------------------------|--------------------|----------|------------------|----------|
| SD_RX0                 | T28                | I        | ScoreVDD         | 30       |
| SD_RX0                 | T27                | I        | ScoreVDD         | 30       |
| SD_RX1                 | V28                | I        | ScoreVDD         | 30       |
| SD_RX1                 | V27                | I        | ScoreVDD         | 30       |
| SD_RX2                 | Y28                | I        | ScoreVDD         | 30       |
| SD_RX2                 | Y27                | I        | ScoreVDD         | 30       |
| SD_RX3                 | AB28               | I        | ScoreVDD         | 30       |
| SD_RX3                 | AB27               | I        | ScoreVDD         | 30       |
| SD_TX0                 | T23                | 0        | $XV_{DD}$        | 31       |
| SD_TX0                 | T24                | 0        | $XV_{DD}$        | 31       |
| SD_TX1                 | V23                | 0        | $XV_{DD}$        | 31       |
| SD_TX1                 | V24                | 0        | $XV_{DD}$        | 31       |
| SD_TX2                 | Y23                | 0        | $XV_{DD}$        | 31       |
| SD_TX2                 | Y24                | 0        | $XV_{DD}$        | 31       |
| SD_TX3                 | AB23               | 0        | $XV_{DD}$        | 31       |
| SD_TX3                 | AB24               | 0        | $XV_{DD}$        | 31       |
| SD_TX_CLK              | AA21               | 0        | $XV_{DD}$        | 8        |
| SD_TX_CLK              | AA22               | 0        | $XV_{DD}$        | 8        |
|                        | System Control     |          |                  |          |
| CKSTP_IN               | AE28               | I        | OV <sub>DD</sub> | 4        |
| CKSTP_OUT              | AF28               | 0        | OV <sub>DD</sub> | 5, 6, 11 |
| HRESET                 | AD23               | I        | OV <sub>DD</sub> | 4        |
| HRESET_REQ             | AC26               | 0        | OV <sub>DD</sub> | 11       |
| SRESET                 | AC25               | I        | OV <sub>DD</sub> | 4        |
|                        | Debug              |          |                  |          |
| TRIG_OUT/READY/QUIESCE | P24                | 0        | OV <sub>DD</sub> | 11       |
| CLK_OUT                | M24                | 0        | OV <sub>DD</sub> | _        |
| TRIG_IN                | N25                | I        | OV <sub>DD</sub> | _        |
|                        | Voltage Control    |          | ,                | ı        |
| LVDD_VSEL0             | AD28               | I        | OV <sub>DD</sub> | 15       |
| LVDD_VSEL1             | P26                | I        | OV <sub>DD</sub> | 16       |
| BVDD_VSEL0             | N26                | I        | OV <sub>DD</sub> | 14       |
| BVDD_VSEL1             | P20                | I        | OV <sub>DD</sub> | 14       |
|                        | Design for Test    |          | ,                | •        |
| LSSD_MODE              | AH27               | I        | OV <sub>DD</sub> | 10       |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type                      | Power Supply      | Note |
|---------------------|--------------------|-------------------------------|-------------------|------|
|                     | Power Management   |                               | ı                 |      |
| ASLEEP              | M23                | 0                             | $OV_{DD}$         | 11   |
|                     | Thermal Management |                               |                   |      |
| Reserved            | U21                | _                             | _                 | 9    |
| Reserved            | U20                | _                             | _                 | 9    |
| Reserved            | T22                | _                             | _                 | 9    |
|                     | Analog             |                               |                   |      |
| D1_MVREF            | N27                | Reference voltage for         | MV <sub>REF</sub> | _    |
| D2_MVREF            | J1                 | DDR                           |                   | _    |
|                     | Power and Ground   |                               |                   |      |
| $V_{DD}$            | L13                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | L17                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | L19                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | M12                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | M14                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| V <sub>DD</sub>     | M16                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | M18                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | N13                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | N15                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | N17                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | N19                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | P12                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   |      |
| $V_{DD}$            | P16                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   | _    |
| $V_{DD}$            | P18                | 1.0-V/1.1-V core power supply | V <sub>DD</sub>   |      |
| $V_{DD}$            | R13                | 1.0-V/1.1-V core power supply | $V_{DD}$          | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type                         | Power Supply    | Note |
|---------------------|--------------------|----------------------------------|-----------------|------|
| $V_{DD}$            | R15                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> |      |
| $V_{DD}$            | R17                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> |      |
| $V_{DD}$            | R19                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> |      |
| $V_{DD}$            | T12                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> |      |
| $V_{DD}$            | T14                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> |      |
| $V_{DD}$            | T16                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> |      |
| $V_{DD}$            | T18                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |
| $V_{DD}$            | U13                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |
| $V_{DD}$            | U15                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |
| $V_{DD}$            | U17                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |
| $V_{DD}$            | U19                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |
| $V_{DD}$            | V12                | 1.0-V/1.1-V core<br>power supply | V <sub>DD</sub> | -    |
| $V_{DD}$            | V14                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | -    |
| $V_{DD}$            | V16                | 1.0-V/1.1-V core<br>power supply | V <sub>DD</sub> | -    |
| $V_{DD}$            | V18                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |
| $V_{DD}$            | W13                | 1.0-V/1.1-V core<br>power supply | V <sub>DD</sub> |      |
| $V_{DD}$            | W15                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |
| V <sub>DD</sub>     | W17                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |
| V <sub>DD</sub>     | W19                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |
| V <sub>DD</sub>     | Y12                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |
| $V_{DD}$            | Y14                | 1.0-V/1.1-V core power supply    | V <sub>DD</sub> | _    |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type                                                                   | Power Supply     | Note |
|---------------------|--------------------|----------------------------------------------------------------------------|------------------|------|
| V <sub>DD</sub>     | Y18                | 1.0-V/1.1-V core power supply                                              | V <sub>DD</sub>  | _    |
| BV <sub>DD</sub>    | AC15               | 3.3-/2.5-/1.8-V<br>enhanced local bus<br>controller (eLBC)<br>power supply | BV <sub>DD</sub> | _    |
| BV <sub>DD</sub>    | AC17               | 3.3-/2.5-/1.8-V<br>enhanced local bus<br>controller (eLBC)<br>power supply | BV <sub>DD</sub> |      |
| BV <sub>DD</sub>    | AC19               | 3.3-/2.5-/1.8-V<br>enhanced local bus<br>controller (eLBC)<br>power supply | BV <sub>DD</sub> |      |
| BV <sub>DD</sub>    | AC21               | 3.3-/2.5-/1.8-V<br>enhanced local bus<br>controller (eLBC)<br>power supply | BV <sub>DD</sub> | _    |
| BV <sub>DD</sub>    | AF15               | 3.3-/2.5-/1.8-V<br>enhanced local bus<br>controller (eLBC)<br>power supply | BV <sub>DD</sub> | _    |
| BV <sub>DD</sub>    | AF17               | 3.3-/2.5-/1.8-V<br>enhanced local bus<br>controller (eLBC)<br>power supply | BV <sub>DD</sub> | _    |
| BV <sub>DD</sub>    | AF19               | 3.3-/2.5-/1.8-V<br>enhanced local bus<br>controller (eLBC)<br>power supply | BV <sub>DD</sub> |      |
| BV <sub>DD</sub>    | AF21               | 3.3-/2.5-/1.8-V<br>enhanced local bus<br>controller (eLBC)<br>power supply | BV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | B12                | 1.8-/1.5-V DDR power supply                                                | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | B16                | 1.8-/1.5-V DDR power supply                                                | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | B19                | 1.8-/1.5-V DDR power supply                                                | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | B2                 | 1.8-/1.5-V DDR power supply                                                | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | B22                | 1.8-/1.5-V DDR power supply                                                | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | B26                | 1.8-/1.5-V DDR power supply                                                | GV <sub>DD</sub> | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type                    | Power Supply     | Note |
|---------------------|--------------------|-----------------------------|------------------|------|
| GV <sub>DD</sub>    | B5                 | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | B8                 | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | C3                 | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | D1                 | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | D10                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | D15                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | D18                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | D24                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | D27                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | D4                 | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | E12                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | F16                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | F19                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | F2                 | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | F22                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | F26                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | F5                 | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | F8                 | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | H10                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | H13                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |
| GV <sub>DD</sub>    | H16                | 1.8-/1.5-V DDR power supply | GV <sub>DD</sub> | _    |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type                         | Power Supply       | Note |
|---------------------|--------------------|----------------------------------|--------------------|------|
| GV <sub>DD</sub>    | H2                 | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | H20                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | H24                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | H27                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | H5                 | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | J19                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | J3                 | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | K10                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | K11                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | K18                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | K22                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | K26                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | КЗ                 | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | K4                 | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | K6                 | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | К9                 | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | L15                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | L21                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| GV <sub>DD</sub>    | L23                | 1.8-/1.5-V DDR power supply      | GV <sub>DD</sub>   | _    |
| LV <sub>DD</sub> 1  | R4                 | 3.3-/2.5-V Ethernet power supply | LV <sub>DD</sub> 1 | _    |
| LV <sub>DD</sub> 1  | R6                 | 3.3-/2.5-V Ethernet power supply | LV <sub>DD</sub> 1 | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type                               | Power Supply       | Note |
|---------------------|--------------------|----------------------------------------|--------------------|------|
| LV <sub>DD</sub> 1  | T10                | 3.3-/2.5-V Ethernet power supply       | LV <sub>DD</sub> 1 |      |
| LV <sub>DD</sub> 2  | M10                | 3.3-/2.5-V Ethernet power supply       | LV <sub>DD</sub> 2 | _    |
| LV <sub>DD</sub> 2  | M3                 | 3.3-/2.5-V Ethernet power supply       | LV <sub>DD</sub> 2 | _    |
| LV <sub>DD</sub> 2  | M7                 | 3.3-/2.5-V Ethernet power supply       | LV <sub>DD</sub> 2 | _    |
| OV <sub>DD</sub>    | AB9                | 3.3-V power supply                     | OV <sub>DD</sub>   | _    |
| OV <sub>DD</sub>    | AC5                | 3.3-V power supply                     | OV <sub>DD</sub>   |      |
| OV <sub>DD</sub>    | AE11               | 3.3-V power supply                     | OV <sub>DD</sub>   |      |
| OV <sub>DD</sub>    | AE2                | 3.3-V power supply                     | OV <sub>DD</sub>   |      |
| OV <sub>DD</sub>    | AE27               | 3.3-V power supply                     | OV <sub>DD</sub>   |      |
| OV <sub>DD</sub>    | AF24               | 3.3-V power supply                     | OV <sub>DD</sub>   | _    |
| OV <sub>DD</sub>    | AF7                | 3.3-V power supply                     | OV <sub>DD</sub>   |      |
| OV <sub>DD</sub>    | M26                | 3.3-V power supply                     | OV <sub>DD</sub>   | _    |
| OV <sub>DD</sub>    | N23                | 3.3-V power supply                     | OV <sub>DD</sub>   |      |
| OV <sub>DD</sub>    | W10                | 3.3-V power supply                     | OV <sub>DD</sub>   |      |
| OV <sub>DD</sub>    | W6                 | 3.3-V power supply                     | OV <sub>DD</sub>   | _    |
| OV <sub>DD</sub>    | Y2                 | 3.3-V power supply                     | OV <sub>DD</sub>   | _    |
| ScoreVDD            | AA28               | 1.0-V/1.1-V SerDes power supply        | ScoreVDD           | _    |
| ScoreVDD            | AC27               | 1.0-V/1.1-V SerDes power supply        | ScoreVDD           | _    |
| ScoreVDD            | R27                | 1.0-V/1.1-V SerDes power supply        | ScoreVDD           | _    |
| ScoreVDD            | T25                | 1.0-V/1.1-V SerDes power supply        | ScoreVDD           | _    |
| ScoreVDD            | U28                | 1.0-V/1.1-V SerDes power supply        | ScoreVDD           | _    |
| ScoreVDD            | V26                | 1.0-V/1.1-V SerDes power supply        | ScoreVDD           | _    |
| ScoreVDD            | W27                | 1.0-V/1.1-V SerDes power supply        | ScoreVDD           | _    |
| ScoreVDD            | Y25                | 1.0-V/1.1-V SerDes power supply        | ScoreVDD           | _    |
| SENSEVDD            | P14                | Core supply sense                      | $V_{DD}$           | 13   |
| XV <sub>DD</sub>    | AA23               | 1.0-V/1.1-V SerDes<br>I/O power supply | $XV_{DD}$          | _    |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup>    | Package Pin Number | Pin Type                                                                 | Power Supply     | Note |
|------------------------|--------------------|--------------------------------------------------------------------------|------------------|------|
| $XV_DD$                | AB21               | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> |      |
| $XV_DD$                | AC24               | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| $XV_DD$                | R23                | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| $XV_DD$                | U23                | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| $XV_DD$                | V21                | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| $XV_DD$                | W24                | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| $XV_DD$                | Y22                | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| AV <sub>DD</sub> _CORE | L1                 | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the core<br>PLL               | _                | 12   |
| AV <sub>DD</sub> DDR   | M28                | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the DDR<br>PLL                | _                | 12   |
| AV <sub>DD</sub> _LBIU | AH24               | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the eLBC<br>PLL               | _                | 12   |
| AV <sub>DD</sub> PLAT  | N28                | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the platform<br>PLL           | _                | 12   |
| AV <sub>DD</sub> QE    | K1                 | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the QUICC<br>Engine block PLL | _                | 12   |
| AV <sub>DD</sub> _SRDS | U26                | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the SerDes<br>PLL             | _                | 12   |
| GND                    | AA2                | _                                                                        | _                | _    |
| GND                    | AB15               | _                                                                        | _                | _    |
| GND                    | AB17               | _                                                                        | _                | _    |
| GND                    | AB19               | _                                                                        | _                | _    |
| GND                    | AC9                | _                                                                        | _                | _    |
| GND                    | AD5                |                                                                          | _                | _    |
| GND                    | AE26               | _                                                                        | _                |      |
| GND                    | AF11               | _                                                                        | _                | _    |
| GND                    | AF2                | _                                                                        | _                | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Note |
|---------------------|--------------------|----------|--------------|------|
| GND                 | AG15               | _        | _            | _    |
| GND                 | AG17               | _        | _            | _    |
| GND                 | AG19               | _        | _            | _    |
| GND                 | AG21               | _        | _            | _    |
| GND                 | AG24               | _        | _            | _    |
| GND                 | AG7                | _        | _            |      |
| GND                 | AH23               | _        | _            | _    |
| GND                 | AH25               | _        | _            | _    |
| GND                 | B13                | _        | _            | _    |
| GND                 | B17                | _        | _            | _    |
| GND                 | B20                | _        | _            | _    |
| GND                 | B23                | _        | _            | _    |
| GND                 | B27                | _        | _            | _    |
| GND                 | B3                 | _        | _            | _    |
| GND                 | B6                 | _        | _            | _    |
| GND                 | B9                 | _        | _            | _    |
| GND                 | C4                 | _        | _            | _    |
| GND                 | D11                | _        | _            | _    |
| GND                 | D16                | _        | _            |      |
| GND                 | D19                | _        | _            | _    |
| GND                 | D2                 | _        | _            | _    |
| GND                 | D25                | _        | _            | _    |
| GND                 | D28                | _        | _            | _    |
| GND                 | D5                 | _        | _            |      |
| GND                 | E13                | _        | _            | _    |
| GND                 | F17                | _        | _            | _    |
| GND                 | F20                | _        | _            |      |
| GND                 | F23                | _        | _            |      |
| GND                 | F27                | _        | _            | _    |
| GND                 | F3                 | _        | _            | _    |
| GND                 | F6                 | _        | _            | _    |
| GND                 | F9                 | _        | _            | _    |
| GND                 | H1                 | _        | _            | _    |
| GND                 | H11                | _        | _            | _    |
| GND                 | H14                | _        | _            | _    |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Note |
|---------------------|--------------------|----------|--------------|------|
| GND                 | H17                | _        | _            | _    |
| GND                 | H21                | _        | _            | _    |
| GND                 | H25                | _        | _            | _    |
| GND                 | H28                | _        | _            | _    |
| GND                 | H6                 | _        | _            | _    |
| GND                 | K12                | _        | _            | _    |
| GND                 | K15                | _        | _            | _    |
| GND                 | K19                | _        | _            | _    |
| GND                 | K2                 | _        | _            | _    |
| GND                 | K21                | _        | _            | _    |
| GND                 | K27                | _        | _            | _    |
| GND                 | K5                 | _        | _            | _    |
| GND                 | K7                 | _        | _            | _    |
| GND                 | L12                | _        | _            | _    |
| GND                 | L14                | _        | _            | _    |
| GND                 | L16                | _        | _            | _    |
| GND                 | L18                | _        | _            | _    |
| GND                 | L20                | _        | _            | _    |
| GND                 | L22                | _        | _            | _    |
| GND                 | L24                | _        | _            | _    |
| GND                 | L28                | _        | _            | _    |
| GND                 | L8                 | _        | _            | _    |
| GND                 | L9                 | _        | _            | _    |
| GND                 | M1                 | _        | _            | _    |
| GND                 | M13                | _        | _            | _    |
| GND                 | M15                | _        | _            | _    |
| GND                 | M17                | _        | _            | _    |
| GND                 | M19                | _        | _            | _    |
| GND                 | M2                 | _        | _            | _    |
| GND                 | M27                | _        | _            | _    |
| GND                 | N10                | _        | _            | _    |
| GND                 | N12                | _        | _            | _    |
| GND                 | N14                | _        | _            | _    |
| GND                 | N16                | _        | _            | _    |
| GND                 | N18                | _        | _            | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Note |
|---------------------|--------------------|----------|--------------|------|
| GND                 | N24                | _        | _            | _    |
| GND                 | N7                 | _        | _            | _    |
| GND                 | P13                | _        | _            | _    |
| GND                 | P17                | _        | _            | _    |
| GND                 | P19                | _        | _            | _    |
| GND                 | P27                | _        | _            | _    |
| GND                 | P28                | _        | _            | _    |
| GND                 | R12                | _        | _            | _    |
| GND                 | R14                | _        | _            | _    |
| GND                 | R16                | _        | _            | _    |
| GND                 | R18                | _        | _            | _    |
| GND                 | T13                | _        | _            | _    |
| GND                 | T15                | _        | _            | _    |
| GND                 | T17                | _        | _            | _    |
| GND                 | T19                | _        | _            | _    |
| GND                 | T4                 | _        | _            | _    |
| GND                 | T6                 | _        | _            | _    |
| GND                 | Т9                 | _        | _            | _    |
| GND                 | U12                | _        | _            | _    |
| GND                 | U14                | _        | _            | _    |
| GND                 | U16                | _        | _            | _    |
| GND                 | U18                | _        | _            | _    |
| GND                 | U22                | _        | _            | _    |
| GND                 | V13                | _        | _            | _    |
| GND                 | V15                | _        | _            | _    |
| GND                 | V17                | _        | _            | _    |
| GND                 | V19                | _        | _            | _    |
| GND                 | W12                | _        | _            | _    |
| GND                 | W14                | _        | _            | _    |
| GND                 | W16                | _        | _            | _    |
| GND                 | W18                | _        | _            | _    |
| GND                 | Y6                 | _        | _            | _    |
| GND                 | Y10                | _        | _            | _    |
| GND                 | Y13                | _        | _            | _    |
| GND                 | Y15                | _        | _            | _    |

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type                      | Power Supply | Note |
|---------------------|--------------------|-------------------------------|--------------|------|
| GND                 | Y16                | _                             | _            | _    |
| GND                 | Y17                | _                             | _            |      |
| GND                 | Y19                | _                             | _            | _    |
| GND                 | V20                | _                             | _            | _    |
| GND                 | T20                | _                             | _            | _    |
| GND                 | W20                | _                             | _            |      |
| GND                 | Y20                | _                             | _            | _    |
| SENSEVSS            | P15                | Ground sense                  | _            | 13   |
| SCOREGND            | AA27               | SerDes Core Logic<br>GND      | _            |      |
| SCOREGND            | AB26               | SerDes Core Logic<br>GND      | _            | _    |
| SCOREGND            | AC28               | SerDes Core Logic<br>GND      | _            | _    |
| SCOREGND            | R28                | SerDes Core Logic<br>GND      | _            | _    |
| SCOREGND            | T26                | SerDes Core Logic<br>GND      | _            | _    |
| SCOREGND            | U27                | SerDes Core Logic<br>GND      | _            | _    |
| SCOREGND            | V25                | SerDes Core Logic<br>GND      | _            | _    |
| SCOREGND            | W28                | SerDes Core Logic<br>GND      | _            | _    |
| SCOREGND            | Y26                | SerDes Core Logic<br>GND      | _            | _    |
| XGND                | AA24               | SerDes Transceiver<br>Pad GND | _            | _    |
| XGND                | AB22               | SerDes Transceiver<br>Pad GND | _            | _    |
| XGND                | AB25               | SerDes Transceiver<br>Pad GND | _            | _    |
| XGND                | AC23               | SerDes Transceiver<br>Pad GND | _            | _    |
| XGND                | R24                | SerDes Transceiver<br>Pad GND | _            | _    |
| XGND                | U24                | SerDes Transceiver<br>Pad GND | _            | _    |
| XGND                | V22                | SerDes Transceiver<br>Pad GND | _            | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type                      | Power Supply | Note |
|---------------------|--------------------|-------------------------------|--------------|------|
| XGND                | W23                | SerDes Transceiver<br>Pad GND | _            |      |
| XGND                | Y21                | SerDes Transceiver<br>Pad GND | _            |      |
| AGND_SRDS           | U25                | SerDes PLL GND                | _            |      |

#### Notes:

- 1. All multiplexed signals are listed only once and do not reoccur.
- 2. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pull-up or active driver is needed.
- 3. When configured as I2C, this pin is an open drain signal and recommend a pull-up resistor (1 k $\Omega$ ) be placed on this pin to OV<sub>DD</sub>. When configured as SD, this pin is not open drain and does not require a pull-up.
- 4. This pin has a weak internal pull-up resistor ( $\sim$ 20 k $\Omega$ ).
- 5. This pin is an open drain signal.
- 6. Recommend a weak pull-up resistor (2–10 k $\Omega$ ) be placed on this pin to OV<sub>DD</sub>.
- 7. This pin requires a 200- $\Omega$  pull-down to ground.
- 8. Do not connect.
- 9. Recommend a weak pull-down resistor (2–10 k $\Omega$ ) be placed on this pin to GND.
- 10. These are test signals for factory use only and must be pulled up (100  $\Omega$ -1 k $\Omega$ ) to OV<sub>DD</sub> for normal machine operation.
- 11. These pins must not be pulled down during power-on reset.
- 12. See AN4232 MPC8569E PowerQUICC III Design Checklist for the required PLL filters to be attached to the AV<sub>DD</sub> pin.
- 13. These pins are connected to the V<sub>DD</sub>/GND planes internally and may be used by the core power supply to improve tracking and regulation.
- 14. This pin selects the voltage of eLBC interface (BVDD). This pin has internal weak pull down.
- 15. This pin selects the voltage of UCC1 and UCC3 interfaces (LV<sub>DD</sub>1). This pin has internal weak pull down.
- 16. This pin selects the voltage of UCC2 and UCC4 interfaces (LV<sub>DD</sub>2). This pin has internal weak pull down.
- 17. This pin requires a  $100-\Omega$  pull down to ground.
- 18. The value of LA[24:27] during reset sets the CCB clock to SYSCLK PLL ratio. These pins require 4.7-kΩpull-up or pull-down resistors. See *AN4232 MPC8569E PowerQUICC III Design Checklist* for more details.
- 19. The value of QE\_PE[27:29] during reset sets the DDR clock PLL settings. These pins require 4.7-k $\Omega$  pull up or pull down resistors. See *AN4232 MPC8569E PowerQUICC III Design Checklist* for more details.
- 20. The value of LALE, LGPL2/LOE/LFRE and LBCTL at reset set the e500 core clock to CCB Clock PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See the *AN4232 MPC8569E PowerQUICC III Design Checklist* for more details.
- 21. The value of LCS[3:7] at reset sets the QE PLL settings. These pins require 4.7-kΩ pull up or pull down resistors. See AN4232 MPC8569E PowerQUICC III Design Checklist for more details.
- 22. The value of QE\_PB[27:28], QE\_PC4 and QE\_PD4 at reset sets the Boot ROM location. These pins require 4.7-kΩ pull up or pull down resistors. See the MPC8569E PowerQUICC III Integrated Host Processor Family Reference Manual for details
- 23. These pins are sampled at reset for general-purpose configuration use by software. The value of LAD[0:15] at reset sets the upper 16 bits of the GPPORCR
- 24. These pins must not be pulled up during power-on reset.
- 25. This output is actively driven during reset rather than being three-stated during reset.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Overall DC Electrical Characteristics**

Table 1. MPC8569E Pinout Listing (continued)

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Note |  |
|---------------------|--------------------|----------|--------------|------|--|
|---------------------|--------------------|----------|--------------|------|--|

<sup>26.</sup> These JTAG pins have weak internal pull-up P-FETs that are always enabled.

- 27. When operating in DDR2 mode, connect Dn\_MDIC[0] to ground through an  $18.2-\Omega$  (full-strength mode) or  $36.4-\Omega$  (half-strength mode) precision 1% resistor and connect Dn\_MDIC[1] to  $GV_{DD}$  through an  $18.2-\Omega$  (full-strength mode) or  $36.4-\Omega$  (half-strength mode) precision 1% resistor. When operating in DDR3 mode, connect Dn\_MDIC[0] to ground through a  $20-\Omega$  (full-strength mode) or  $40.2-\Omega$  (half-strength mode) precision 1% resistor and connect Dn\_MDIC[1] to  $GV_{DD}$  through a  $20-\Omega$  (full-strength mode) or  $40.2-\Omega$  (half-strength mode) precision 1% resistor. These pins are used for automatic calibration of the DDR IOs.
- 28. Recommend a pull-up resistor (1 k $\Omega$ ) to be placed on this pin to OV<sub>DD</sub>.
- 29. For systems which boot from local bus (GPCM)-controlled NOR flash or (FCM)-controlled NAND flash, a pull up on LGPL4 is required.
- 30. If unused, these pins must be connected to GND.
- 31. If unused, these pins must be left unconnected.

## 2 Electrical Characteristics

This section provides the AC and DC electrical specifications for the MPC8569E. This device is currently targeted to these specifications, some of which are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

### 2.1 Overall DC Electrical Characteristics

This section covers the DC ratings, conditions, and other characteristics.

## 2.1.1 Absolute Maximum Ratings

The following table provides the absolute maximum ratings.

Table 2. Absolute Maximum Ratings<sup>1</sup>

| Characteristic                                    | Symbol                                                                                                                                                                 | Range                        | Unit | Notes |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|-------|
| Core supply voltage                               | V <sub>DD</sub>                                                                                                                                                        | -0.3 to 1.21                 | V    | _     |
| PLL supply voltage                                | $\begin{array}{c} {\sf AV_{DD\_CORE}} \\ {\sf AV_{DD\_DDR}}, \\ {\sf AV_{DD\_LBIU}}, \\ {\sf AV_{DD\_PLAT}}, \\ {\sf AV_{DD\_QE}}, \\ {\sf AV_{DD\_SRDS}} \end{array}$ | -0.3 to 1.21                 | V    | _     |
| Core power supply for SerDes transceiver          | ScoreVDD                                                                                                                                                               | -0.3 to 1.21                 | V    | _     |
| Pad power supply for SerDes transceiver           | $XV_{DD}$                                                                                                                                                              | -0.3 to 1.21                 | V    | _     |
| DDR2 and DDR3 DRAM I/O voltage                    | GV <sub>DD</sub>                                                                                                                                                       | -0.3 to 1.98<br>-0.3 to 1.65 | V    | 2     |
| QUICC Engine block Ethernet interface I/O voltage | LV <sub>DD</sub> 1                                                                                                                                                     | -0.3 to 3.63<br>-0.3 to 2.75 | V    | _     |
| QUICC Engine block Ethernet interface I/O voltage | LV <sub>DD</sub> 2                                                                                                                                                     | -0.3 to 3.63<br>-0.3 to 2.75 | V    | _     |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 2. Absolute Maximum Ratings<sup>1</sup> (continued)

|                      | Characteristic                                                                                                                                                      | Symbol                                                        | mbol Range                            |    | Notes |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------|----|-------|
| QUICC Engine block   | RT, PIC, I <sup>2</sup> C, JTAG, power management, k, eSDHC, GPIO, clocking, SPI, I/O ystem control I/O voltage                                                     | $OV_DD$                                                       | -0.3 to 3.63                          | V  | _     |
| Enhanced local bus   | I/O voltage                                                                                                                                                         | BV <sub>DD</sub> -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 |                                       | V  |       |
| Input voltage        | DDR2/DDR3 DRAM signals                                                                                                                                              | $MV_{IN}$                                                     | -0.3 to (GV <sub>DD</sub> + 0.3)      | V  | 2, 3  |
|                      | DDR2/DDR3 DRAM reference                                                                                                                                            | $MV_REF$                                                      | -0.3 to (GV <sub>DD</sub> + 0.3)      | V  | _     |
|                      | Ethernet signals                                                                                                                                                    | LV <sub>IN</sub>                                              | -0.3 to (LV <sub>DD</sub> $n + 0.3$ ) | V  | 3     |
|                      | Enhanced local bus signals                                                                                                                                          | BV <sub>IN</sub>                                              | -0.3 to (BV <sub>DD</sub> + 0.3)      | _  | 3     |
|                      | Debug, DMA, DUART, PIC, I <sup>2</sup> C, JTAG, power management, QUICC Engine block, eSDHC, GPIO, clocking, SPI, I/O voltage select and system control I/O voltage | OV <sub>IN</sub>                                              | -0.3 to (OV <sub>DD</sub> + 0.3)      | V  | 3     |
|                      | SerDes signals                                                                                                                                                      | $XV_{IN}$                                                     | -0.3 to (XV <sub>DD</sub> + 0.3)      | V  | _     |
| Storage junction ten | nperature range                                                                                                                                                     | T <sub>STG</sub>                                              | -55 to 150                            | °C |       |

#### Notes:

- 1. Functional and tested operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. The -0.3 to 1.98 V range is for DDR2, and the -0.3 to 1.65 V range is for DDR3.
- 3. **Caution:** (B,M,L,O,X)V<sub>IN</sub> must not exceed (B,G,L,O,X)V<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

# 2.1.1.1 Recommended Operating Conditions

The following table provides the recommended operating conditions for this device. Proper device operation outside these conditions is not guaranteed.

**Table 3. Recommended Operating Conditions** 

| Characteristic                           | Symbol                                                                                                                                                                  | Recommended<br>Value           | Unit | Notes |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|-------|
| Core supply voltage                      | V <sub>DD</sub>                                                                                                                                                         | 1.0 V ± 30 mV<br>1.1 V ± 33 mV | V    | 1     |
| PLL supply voltage                       | $\begin{array}{c} {\sf AV_{DD\_CORE},} \\ {\sf AV_{DD\_DDR,}} \\ {\sf AV_{DD\_LBIU,}} \\ {\sf AV_{DD\_PLAT,}} \\ {\sf AV_{DD\_QE,}} \\ {\sf AV_{DD\_SRDS}} \end{array}$ | 1.0 V ± 30 mV<br>1.1 V ± 33 mV | V    | 2     |
| Core power supply for SerDes transceiver | ScoreVDD                                                                                                                                                                | 1.0 V ± 30 mV<br>1.1 V ± 33 mV | V    | 1     |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### **Overall DC Electrical Characteristics**

**Table 3. Recommended Operating Conditions (continued)** 

|                                                   | Characteristic                                                                                                                                                | Symbol                             | Recommended<br>Value                              | Unit | Notes |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------------------|------|-------|
| Pad power supp                                    | ly for SerDes transceiver                                                                                                                                     | $XV_DD$                            | 1.0 V ± 30 mV<br>1.1 V ± 33 mV                    | V    | 1     |
| DDR2 and DDR                                      | 3 DRAM I/O voltage                                                                                                                                            | GV <sub>DD</sub>                   | 1.8 V ± 90 mV<br>1.5 V ± 75 mV                    | V    | 4     |
| QUICC Engine block Ethernet interface I/O voltage |                                                                                                                                                               | LV <sub>DD</sub> 1                 | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                  | ٧    | _     |
| QUICC Engine b                                    | olock Ethernet interface I/O voltage                                                                                                                          | LV <sub>DD</sub> 2                 | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                  | V    | _     |
|                                                   | JART, PIC, I <sup>2</sup> C, JTAG, power management, QUICC SDHC, GPIO, clocking, SPI, I/O voltage select and /O voltage                                       | OV <sub>DD</sub>                   | 3.3 V ± 165 mV                                    | V    | _     |
| Enhanced local                                    | bus I/O voltage                                                                                                                                               | BV <sub>DD</sub>                   | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV | V    | _     |
| Input voltage                                     | DDR2 and DDR3 DRAM signals                                                                                                                                    | $MV_{IN}$                          | GND to GV <sub>DD</sub>                           | V    | 3     |
|                                                   | DDR2 DRAM reference                                                                                                                                           | $MV_REF$                           | GV <sub>DD</sub> /2 ± 2%                          | V    | 3     |
|                                                   | DDR3 DRAM reference                                                                                                                                           | $MV_REF$                           | GV <sub>DD</sub> /2 ± 1%                          | V    | 3     |
|                                                   | Ethernet signals                                                                                                                                              | LV <sub>IN</sub>                   | GND to LV <sub>DD</sub> n                         | V    | 3     |
|                                                   | Enhanced local bus signals                                                                                                                                    | BV <sub>IN</sub>                   | GND to BV <sub>DD</sub>                           | V    | 3     |
|                                                   | Debug, DMA, DUART, PIC, I <sup>2</sup> C, JTAG, power management, QUICC Engine, eSDHC, GPIO, clocking, SPI, I/O voltage select and system control I/O voltage | OV <sub>IN</sub>                   | GND to OV <sub>DD</sub>                           | V    | 3     |
|                                                   | SerDes signals                                                                                                                                                | $XV_{IN}$                          | GND to XV <sub>DD</sub>                           | V    | _     |
| Operating Temperature range                       | Commercial                                                                                                                                                    | T <sub>A</sub> ,<br>T <sub>J</sub> | $T_A = 0$ (min) to $T_J = 105$ (max)              | °C   | _     |

### Notes:

- $1.\ A\ nominal\ voltage\ of\ 1.1\ V\ is\ recommended\ for\ CPU\ speeds\ of\ 1.33\ GHz\ and\ QUICC\ Engine\ block\ speeds\ of\ 667\ MHz.$
- 2. This voltage is the input to the filter and not the voltage at the  $AV_{DD}$  pin, which may be reduced from  $V_{DD}$  by the filter.
- 3. **Caution:** (B,M,L,O,X)V<sub>IN</sub> must not exceed (B,G,L,O,X)V<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. The 1.8 V  $\pm$  90 mV range is for DDR2, and the 1.5 V  $\pm$  75 mV range is for DDR3.

The following figure shows the undershoot and overshoot voltages at the interfaces of the MPC8569E.



1. Note that  $t_{CLOCK}$  refers to the clock period associated with the respective interface:

For I<sup>2</sup>C and JTAG, t<sub>CLOCK</sub> references SYSCLK.

For DDR, t<sub>CLOCK</sub> references Dn\_MCK.

For eLBC, t<sub>CLOCK</sub> references LCLKn

For eLBC, t<sub>CLOCK</sub> references LCLKn

For SerDEs XV<sub>DD</sub>, t<sub>CLOCK</sub> references SD\_REF\_CLK.

Figure 7. Overshoot/Undershoot Voltage for BV<sub>DD</sub>/GV<sub>DD</sub>/LV<sub>DD</sub>/OV<sub>DD</sub>/XV<sub>DD</sub>

The core voltage must always be provided at nominal 1.0 or 1.1 V. See Table 3 for actual recommended core voltage. Voltage to the processor interface I/Os is provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage. (B,M,L,O)V $_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR2 and DDR3 SDRAM interface uses differential receivers referenced by the externally supplied  $Dn_{MVREF}$  signal (nominally set to  $GV_{DD}/2$ ) as is appropriate for the SSTL\_1.8 electrical signaling standard for DDR2 or 1.5-V electrical signaling for DDR3. The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.1.1.2 Output Driver Characteristics

The following table provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

**Table 4. Output Drive Capability** 

| Driver Type                                         | Programmable Output Impedance (Ω)                  | Supply Voltage                                        | Notes |
|-----------------------------------------------------|----------------------------------------------------|-------------------------------------------------------|-------|
| Enhanced local bus interface utilities signals      | 45<br>45<br>45                                     | $BV_{DD} = 3.3 V$ $BV_{DD} = 2.5 V$ $BV_{DD} = 1.8 V$ | _     |
| DDR2 signal                                         | 18 (full strength mode)<br>35 (half strength mode) | GV <sub>DD</sub> = 1.8 V                              | 1     |
| DDR3 signal                                         | 20 (full strength mode)<br>40 (half strength mode) | GV <sub>DD</sub> = 1.5 V                              | 1     |
| DUART, EPIC, I <sup>2</sup> C, JTAG, system control | 45                                                 | OV <sub>DD</sub> = 3.3 V                              | _     |

#### Note:

# 2.1.2 Power Sequencing

The MPC8569E requires its power rails to be applied in a specific sequence to ensure proper device operation. These requirements are as follows for power up:

- 1. V<sub>DD</sub>, AV<sub>DD</sub>\_n, BV<sub>DD</sub>, LV<sub>DD</sub>n, OV<sub>DD</sub>, ScoreVDD, XV<sub>DD</sub>
- 2. GV<sub>DD</sub>

All supplies must be at their stable values within 50 ms.

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs.

### **NOTE**

While  $V_{DD}$  is ramping, current may be supplied from  $V_{DD}$  through the MPC8569E to  $GV_{DD}$ . Nevertheless,  $GV_{DD}$  from an external supply should follow the sequencing described above.

From a system standpoint, if any of the I/O power supplies ramp prior to the V<sub>DD</sub> core supply, the I/Os associated with that I/O supply may drive a logic one or zero during power up, and extra current may be drawn by the device.

### 2.1.3 RESET Initialization

This section describes the AC electrical specifications for the RESET timing requirements of the MPC8569E. The following table describes the specifications for the RESET initialization timing.

**Table 5. RESET Initialization Timing Specifications** 

| Parameter                                                         | Min | Max | Unit   | Notes |
|-------------------------------------------------------------------|-----|-----|--------|-------|
| Required assertion time of HRESET                                 | 10  | _   | SYSCLK | 1, 2  |
| Minimum assertion time of TRESET simultaneous to HRESET assertion | 25  | _   | ns     | 3     |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The drive strength of the DDR2 or DDR3 interface in half-strength mode is at T<sub>J</sub> = 105°C and at GV<sub>DD</sub> (min). Refer to the MPC8569 reference manual for the DDR impedance programming procedure through the DDR control driver register 1 (DDRCDR\_1).

Table 5. RESET Initialization Timing Specifications (continued)

| Parameter                                                                                                      | Min | Max | Unit   | Notes |
|----------------------------------------------------------------------------------------------------------------|-----|-----|--------|-------|
| Maximum rise/fall time of HRESET                                                                               | _   | 1   | SYSCLK | 5     |
| Minimum assertion time for SRESET                                                                              | 3   | _   | SYSCLK | 4     |
| PLL input setup time with stable SYSCLK before HRESET negation                                                 | 2   | _   | SYSCLK | _     |
| Input setup time for POR configurations (other than PLL configuration) with respect to negation of HRESET      | 4   | _   | SYSCLK | 4     |
| Input hold time for all POR configurations (including PLL configuration) with respect to negation of HRESET    | 8   | _   | SYSCLK | 4     |
| Maximum valid-to-high impedance time for actively driven POR configurations with respect to negation of HRESET | _   | 5   | SYSCLK | 4     |

#### Note:

- 1. There may be some extra current leakage when driving signals high during this time.
- 2. Reset assertion timing requirements for DDR3 DRAMs may differ.
- 3. TRST is an asynchronous level sensitive signal. For guidance on how this requirement can be met, refer to the JTAG signal termination guidelines in AN4232 MPC8569E PowerQUICC III Design Checklist.
- 4. SYSCLK is the primary clock input for the MPC8569E.
- 5. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

The following table provides the PLL lock times.

**Table 6. PLL Lock Times** 

| Parameter                        | Min | Max | Unit |
|----------------------------------|-----|-----|------|
| Core PLL lock time               | _   | 100 | μs   |
| Platform PLL lock time           | _   | 100 | μs   |
| QUICC Engine block PLL lock time | _   | 100 | μs   |
| DDR PLL lock times               | _   | 100 | μs   |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Power Characteristics**

### 2.1.4 Power-on Ramp Rate

This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum Power-On Ramp Rate is required to avoid falsely triggering the ESD circuitry. The following table provides the power supply ramp rate specifications.

**Table 7. Power Supply Ramp Rate** 

| Parameter                                                                                                                             | Min | Max   | Unit | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|-------|
| Required ramp rate for all voltage supplies (including OVDD/CVDD/GVDD/BVDD/SVDD/LVDD, All VDD supplies, MVREF and all AVDD supplies.) | I   | 36000 | V/s  | 1, 2  |

#### Note:

- 1. Ramp rate is specified as a linear ramp from 10 to 90%. If non-linear (for example, exponential), the maximum rate of change from 200 to 500 mV is the most critical as this range may falsely trigger the ESD circuitry.
- 2. Over full recommended operating temperature range (see Table 3).

### 2.2 Power Characteristics

The following table shows the power dissipations of the  $V_{DD}$  supply for various operating core complex bus clock (CCB\_clk) frequencies versus the core, DDR data rate, and QUICC Engine block frequencies. Note that these numbers are based on design estimates only and are preliminary. More accurate power numbers are available after the measurement on the silicon is complete.

Table 8. MPC8569E Power Dissipation

| Power Mode | Core<br>Frequency<br>(MHz) | Platform<br>Frequency<br>(MHz) | DDR Data<br>Rate<br>Frequency<br>(MHz) | QUICC<br>Engine<br>Block<br>Frequency<br>(MHz) | V <sub>DD</sub><br>Core<br>(V) | Junction<br>Temperature<br>(°C) | Power <sup>5</sup> | Notes |
|------------|----------------------------|--------------------------------|----------------------------------------|------------------------------------------------|--------------------------------|---------------------------------|--------------------|-------|
| Typical    | 800                        | 400                            | 600                                    | 400                                            | 1.0                            | 65                              | 3.4 W              | 1, 2  |
| Thermal    |                            |                                |                                        |                                                |                                | 105                             | 4.9 W              | 1, 3  |
| Maximum    |                            |                                |                                        |                                                |                                |                                 | 5.4 W              | 1, 4  |
| Typical    | 1067                       | 533                            | 667                                    | 533                                            | 1.0                            | 65                              | 3.9 W              | 1, 2  |
| Thermal    |                            |                                |                                        |                                                |                                | 105                             | 5.4 W              | 1, 3  |
| Maximum    |                            |                                |                                        |                                                |                                |                                 | 6.0 W              | 1, 4  |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

43

Table 8. MPC8569E Power Dissipation (continued)

| Power Mode | Core<br>Frequency<br>(MHz) | Platform<br>Frequency<br>(MHz) | DDR Data<br>Rate<br>Frequency<br>(MHz) | QUICC<br>Engine<br>Block<br>Frequency<br>(MHz) | V <sub>DD</sub><br>Core<br>(V) | Junction<br>Temperature<br>(°C) | Power <sup>5</sup> | Notes |
|------------|----------------------------|--------------------------------|----------------------------------------|------------------------------------------------|--------------------------------|---------------------------------|--------------------|-------|
| Typical    | 1333                       | 533                            | 800                                    | 667                                            | 1.1                            | 65                              | 5.7 W              | 1, 2  |
| Thermal    |                            |                                |                                        |                                                |                                | 105                             | 7.9 W              | 1, 3  |
| Maximum    |                            |                                |                                        |                                                |                                |                                 | 8.6 W              | 1, 4  |

#### Note:

- 1. These values do not include power dissipation for I/O supplies.
- Typical power is an average value measured while running the Dhrystone benchmark, using the nominal process and recommended core voltage (V<sub>DD</sub>) at 65 °C junction temperature (see Table 3).
- Thermal power is the maximum power measured while running the Dhrystone benchmark, using the worst case process and recommended core voltage (V<sub>DD</sub>) at maximum operating junction temperature (see Table 3).
- 4. Maximum power is the maximum power measured while running a test which includes an entirely L1-cache-resident, contrived sequence of instructions that keeps the execution unit maximally busy and a typical workload on platform interfaces, using the worst case process and nominal core voltage (V<sub>DD</sub>) at maximum operating junction temperature (see Table 3).
- 5. This table includes power numbers for the V<sub>DD</sub>, AV<sub>DD</sub>\_n, and ScoreVDD rails.

# 2.3 Input Clocks

The following table provides the system clock (SYSCLK) DC specifications.

#### Table 9. SYSCLK DC Electrical Characteristics

At recommended operating conditions with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ 

| Parameter                                                                  | Symbol          | Min | Typical | Max  | Unit | Notes |
|----------------------------------------------------------------------------|-----------------|-----|---------|------|------|-------|
| Input high voltage                                                         | V <sub>IH</sub> | 2.0 | _       | _    | V    | 1     |
| Input low voltage                                                          | $V_{IL}$        | _   | _       | 0.8  | V    | 1     |
| Input capacitance                                                          | C <sub>IN</sub> | _   | 10.5    | 11.5 | pf   | _     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DD)</sub> | I <sub>IN</sub> | _   | _       | ±50  | μΑ   | 2     |

### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 3.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Input Clocks**

The following table provides the system clock (SYSCLK) AC timing specifications.

### **Table 10. SYSCLK AC Timing Specifications**

At recommended operating conditions with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ 

| Parameter/Condition                             | Symbol                                           | Min | Тур | Max   | Unit | Notes |
|-------------------------------------------------|--------------------------------------------------|-----|-----|-------|------|-------|
| SYSCLK frequency                                | f <sub>SYSCLK</sub>                              | 66  | _   | 133   | MHz  | 1, 2  |
| SYSCLK cycle time                               | tsysclk                                          | 7.5 | _   | 15.15 | ns   | 1, 2  |
| SYSCLK duty cycle                               | t <sub>KHK</sub> /<br>t <sub>SYSCLK/DDRCLK</sub> | 40  | _   | 60    | %    | 2     |
| SYSCLK slew rate                                | _                                                | 1   | _   | 4     | V/ns | 3     |
| SYSCLK peak period jitter                       | _                                                | _   | _   | ± 150 | ps   | _     |
| SYSCLK jitter phase noise at -56 dBc            | _                                                | _   | _   | 500   | KHz  | 4     |
| AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | ΔV <sub>AC</sub>                                 | 1.9 | _   | _     | V    | _     |

#### Notes:

- Caution: The relevant clock ratio settings must be chosen such that the resulting SYSCLK frequency do not exceed their respective maximum or minimum operating frequencies.
- 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2.
- 3. Slew rate as measured from  $\pm 0.3~\Delta V_{\mbox{AC}}$  at the center of peak to peak voltage at clock input.
- 4. Phase noise is calculated as FFT of TIE jitter.

### 2.3.1 Spread Spectrum Sources

Spread spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter to diffuse the EMI spectral content. The jitter specification given in below table considers short-term (cycle-to-cycle) jitter only. The clock generator's cycle-to-cycle output jitter should meet the MPC8569E input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns; the MPC8569E is compatible with spread spectrum sources if the recommendations listed in the following table are observed.

**Table 11. Spread Spectrum Clock Source Recommendations** 

At recommended operating conditions with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ .

| Parameter            | Min | Max | Unit | Notes |
|----------------------|-----|-----|------|-------|
| Frequency modulation | _   | 60  | kHz  | _     |
| Frequency spread     | _   | 1.0 | %    | 1, 2  |

### Notes:

- 1. SYSCLK frequencies that result from frequency spreading and the resulting core frequency must meet the minimum and maximum specifications given in Table 10.
- 2. Maximum spread spectrum frequency may not result in exceeding any maximum operating frequency of the device.

#### CAUTION

The processor's minimum and maximum SYSCLK and core frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated e500 core frequency should avoid violating the stated limits by using down-spreading only.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 2.3.2 Real Time Clock Timing

The real time clock timing (RTC) input is sampled by the core complex bus clock (CCB\_clk). The output of the sampling latch is then used as an input to the counters of the PIC and the time base unit of the e500; there is no need for jitter specification. The minimum pulse width of the RTC signal must be greater than 2x the period of the CCB\_clk. That is, minimum clock high time is  $2 \times t_{CCB\_clk}$ , and minimum clock low time is  $2 \times t_{CCB\_clk}$ . There is no minimum RTC frequency; RTC may be grounded if not needed.

# 2.3.3 Gigabit Ethernet Reference Clock Timing

The following table provides the gigabit Ethernet reference clock (TX\_CLK) AC timing specifications.

### Table 12. TX\_CLK<sup>3,4</sup> AC Timing Specifications

At recommended operating conditions with  $LV_{DD} = 2.5 \text{ V} \pm 125 \text{ mV} / 3.3 \text{ V} \pm 165 \text{ mV}$ .

| Parameter/Condition                                      | Symbol                                 | Min      | Typical | Max         | Unit | Notes |
|----------------------------------------------------------|----------------------------------------|----------|---------|-------------|------|-------|
| TX_CLK frequency                                         | t <sub>G125</sub>                      | _        | 125     | _           | MHz  | _     |
| TX_CLK cycle time                                        | t <sub>G125</sub>                      | _        | 8       | _           | ns   | _     |
| TX_CLK rise and fall time                                | <sup>t</sup> G125R <sup>/t</sup> G125F | _        | _       | 0.75<br>1.0 | ns   | 1, 5  |
| TX_CLK duty cycle  GMII, TBI  1000Base-T for RGMII, RTBI | t <sub>G125H</sub> /t <sub>G125</sub>  | 45<br>47 | _       | 55<br>53    | %    | 2, 5  |
| TX_CLK jitter                                            | _                                      | _        | _       | ± 150       | ps   | 2, 5  |

#### Notes:

- 1. Rise and fall times for TX\_CLK are measured from 0.5 and 2.0 V for  $LV_{DD}$  = 2.5 V, and from 0.6 and 2.7 V for  $LV_{DD}$  = 3.3 V.
- 2. TX\_CLK is used to generate the GTX clock for the UEC transmitter with 2% degradation. The TX\_CLK duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by the UEC GTX\_CLK. See Section 2.6.3.7, "RGMII and RTBI AC Timing Specifications," for duty cycle for 10Base-T and 100Base-T reference clock.
- 3. Gigabit transmit 125-MHz source. This signal must be generated externally with a crystal or oscillator, or is sometimes provided by the PHY. TX\_CLK is a 125-MHz input into the UCC Ethernet Controller and is used to generate all 125-MHz related signals and clocks in the following modes: GMII, TBI, RTBI, RGMII.
- 4. For GMII and TBI modes, TX\_CLK is provided to UCC1 through QE\_PC[8:11,14,15] (CLK9-12,15,16) and to UCC2 through QE\_PC[2,3,6,7,15:17](CLK3,4,7,8,16:18). For RGMII and RTBI modes, TX\_CLK is provided to UCC1 and UCC3 through QE\_PC11(CLK12) and to UCC2 and UCC4 through QE\_PC16 (CLK17).
- 5. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing

# 2.3.4 Other Input Clocks

A description of the overall clocking of this device is available in the MPC8569E PowerQUICC III Integrated Host Processor Family Reference Manual in the form of a clock subsystem block diagram. For information about the input clock requirements of other functional blocks such as SerDes, Ethernet Management, eSDHC, and Enhanced Local Bus see the specific interface section.

# 2.4 DDR2 and DDR3 SDRAM Controller

This section describes the DC and AC electrical specifications for the DDR2 and DDR3 SDRAM controller interface of the MPC8569E. Note that the required  $GV_{DD}(typ)$  is 1.8 V for DDR2 SDRAM and  $GV_{DD}(typ)$  is 1.5 V for DDR3 SDRAM.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **DDR2 and DDR3 SDRAM Controller**

### 2.4.1 DDR2 and DDR3 SDRAM Interface DC Electrical Characteristics

The following table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR2 SDRAM.

### Table 13. DDR2 SDRAM Interface DC Electrical Characteristics

At recommended operating condition with  $GV_{DD} = 1.8 \text{ V}^1$ 

| Parameter                                        | Symbol          | Min                     | Max                                 |    | Notes   |
|--------------------------------------------------|-----------------|-------------------------|-------------------------------------|----|---------|
| I/O reference voltage                            | MVREF <i>n</i>  | 0.49 × GV <sub>DD</sub> | $0.51 \times \text{GV}_{\text{DD}}$ | V  | 2, 3, 4 |
| Input high voltage                               | V <sub>IH</sub> | MVREF <i>n</i> + 0.125  | _                                   | V  | 5       |
| Input low voltage                                | V <sub>IL</sub> | _                       | MVREF <i>n</i> – 0.125              | V  | 5       |
| Output high current (V <sub>OUT</sub> = 1.320 V) | I <sub>OH</sub> | _                       | -13.4                               | mA | 6, 7    |
| Output low current (V <sub>OUT</sub> = 0.380 V)  | I <sub>OL</sub> | 13.4                    | _                                   | mA | 6, 7    |
| I/O leakage current                              | l <sub>OZ</sub> | -50                     | 50                                  | μΑ | 8       |

#### Notes:

- 1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.
- 2. MVREF*n* is expected to be equal to  $0.5 \times \text{GV}_{DD}$  and to track  $\text{GV}_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on MVREF*n* may not exceed the MVREF*n* DC level by more than  $\pm 2\%$  of  $\text{GV}_{DD}$  (that is,  $\pm 36 \text{ mV}$ ).
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MVREF*n* with a min value of MVREF*n* 0.04 and a max value of MVREF*n* + 0.04. V<sub>TT</sub> should track variations in the DC level of MVREF*n*.
- 4. The voltage regulator for MVREFn must meet the specifications stated in Table 16.
- 5. Input capacitance load for DQ, DQS, and DQS are available in the IBIS models.
- 6.  $I_{OH}$  and  $I_{OL}$  are measured at  $GV_{DD} = 1.7 \text{ V}$ .
- 7. Refer to the IBIS model for the complete output IV curve characteristics.
- 8. Output leakage is measured with all outputs disabled, 0 V ≤V<sub>OUT</sub> ≤GV<sub>DD</sub>.

The following table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3 SDRAM.

### **Table 14. DDR3 SDRAM Interface DC Electrical Characteristics**

At recommended operating condition with  $GV_{DD} = 1.5 \text{ V}^1$ 

| Parameter             | Symbol         | Min                                 | Max                                 | Unit | Note    |
|-----------------------|----------------|-------------------------------------|-------------------------------------|------|---------|
| I/O reference voltage | MVREF <i>n</i> | $0.49 \times \text{GV}_{\text{DD}}$ | $0.51 \times \text{GV}_{\text{DD}}$ | V    | 2, 3, 4 |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### Table 14. DDR3 SDRAM Interface DC Electrical Characteristics (continued)

At recommended operating condition with  $GV_{DD} = 1.5 \text{ V}^1$ 

| Parameter           | Symbol          | Min                    | Max                    | Unit | Note |
|---------------------|-----------------|------------------------|------------------------|------|------|
| Input high voltage  | V <sub>IH</sub> | MVREF <i>n</i> + 0.100 | GV <sub>DD</sub>       | V    | 5    |
| Input low voltage   | $V_{IL}$        | GND                    | MVREF <i>n</i> - 0.100 | V    | 5    |
| I/O leakage current | l <sub>OZ</sub> | <b>-</b> 50            | 50                     | μΑ   | 6    |

#### Notes:

- GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.
- 2. MVREFn is expected to be equal to  $0.5 \times \text{GV}_{DD}$  and to track  $\text{GV}_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on MVREFn may not exceed the MVREFn DC level by more than  $\pm 1\%$  of  $\text{GV}_{DD}$  (that is,  $\pm 15 \text{ mV}$ ).
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MVREF*n* with a min value of MVREF*n* 0.04 and a max value of MVREF*n* + 0.04. V<sub>TT</sub> should track variations in the DC level of MVREF*n*.
- 4. The voltage regulator for MVREFn must meet the specifications stated in Table 16.
- 5. Input capacitance load for DQ, DQS, and  $\overline{DQS}$  are available in the IBIS models.
- 6. Output leakage is measured with all outputs disabled, 0 V  $\leq$ V<sub>OUT</sub>  $\leq$ GV<sub>DD</sub>.

The following table provides the DDR controller interface capacitance for DDR2 and DDR3.

### Table 15. DDR2 and DDR3 SDRAM Capacitance

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3

| Parameter                                    | Symbol           | Min | Max | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1, 2  |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1, 2  |

#### Note:

- 1. This parameter is sampled. GVDD = 1.8 V  $\pm$  0.1 V (for DDR2), f = 1 MHz,  $T_A$  = 25 °C,  $V_{OUT}$  = GVDD/2,  $V_{OUT}$  (peak-to-peak) = 0.2 V.
- 2. This parameter is sampled. GVDD = 1.5 V  $\pm$  0.075 V (for DDR3), f = 1 MHz,  $T_A$  = 25 °C,  $V_{OUT}$  = GVDD/2,  $V_{OUT}$  (peak-to-peak) = 0.175 V.

The following table provides the current draw characteristics for MVREFn.

### **Table 16. Current Draw Characteristics for MVREFn**

For recommended operating conditions, see Table 3.

| Parameter                              | Symbol               | Min | Max | Unit | Notes |
|----------------------------------------|----------------------|-----|-----|------|-------|
| Current draw for DDR2 SDRAM for MVREFn | I <sub>MVREF</sub> n | _   | 300 | μΑ   | _     |
| Current draw for DDR3 SDRAM for MVREFn | I <sub>MVREF</sub> n | _   | 250 | μΑ   | _     |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 2.4.2 DDR2 and DDR3 SDRAM Interface AC Timing Specifications

This section provides the AC timing specifications for the DDR SDRAM controller interface. The DDR controller supports both DDR2 and DDR3 memories. Note that the required GV<sub>DD</sub>(typ) voltage is 1.8 V or 1.5 V when interfacing to DDR2 or DDR3 SDRAM respectively.

### 2.4.2.1 DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications

The following table provides the input AC timing specifications for the DDR controller when interfacing to DDR2 SDRAM.

### Table 17. DDR2 SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 1.8 V  $\pm$  5%

| Param                 | eter                | Symbol            | Min                   | Max                   | Unit | Notes |
|-----------------------|---------------------|-------------------|-----------------------|-----------------------|------|-------|
| AC input low voltage  | > 533 MHz data rate | V <sub>ILAC</sub> | _                     | MVREF <i>n</i> – 0.20 | V    | _     |
|                       | ≤533 MHz data rate  |                   | _                     | MVREF <i>n</i> – 0.25 |      |       |
| AC input high voltage | > 533 MHz data rate | V <sub>IHAC</sub> | MVREFn + 0.20         | _                     | V    | _     |
|                       | ≤533 MHz data rate  |                   | MVREF <i>n</i> + 0.25 | _                     |      |       |

The following table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 SDRAM.

### Table 18. DDR3 SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 1.5 V  $\pm$  5%

| Parameter             | Symbol            | Min            | Max                    | Unit | Notes |
|-----------------------|-------------------|----------------|------------------------|------|-------|
| AC input low voltage  | V <sub>ILAC</sub> | _              | MVREF <i>n</i> – 0.175 | V    | _     |
| AC input high voltage | V <sub>IHAC</sub> | MVREFn + 0.175 | _                      | V    | _     |

The following table provides the input AC timing specifications for the DDR controller when interfacing to DDR2 and DDR3 SDRAM.

# Table 19. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications<sup>3</sup>

At recommended operating conditions with GV<sub>DD</sub> of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3

| Parameter                         | Symbol              | Min  | Мах | Unit | Note |
|-----------------------------------|---------------------|------|-----|------|------|
| Controller Skew for MDQS—MDQ/MECC | t <sub>CISKEW</sub> | _    | _   | ps   | 1    |
| 800 MHz data rate                 |                     | -200 | 200 |      | 1    |
| 667 MHz data rate                 |                     | -240 | 240 |      | 1    |
| 533 MHz data rate                 |                     | -300 | 300 |      | 1    |
| 400 MHz data rate                 |                     | -365 | 365 |      | 1    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### Table 19. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications<sup>3</sup> (continued)

At recommended operating conditions with GV  $_{DD}$  of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3

| Parameter                        | Symbol              | Min          | Max | Unit | Note |
|----------------------------------|---------------------|--------------|-----|------|------|
| Tolerated Skew for MDQS—MDQ/MECC | t <sub>DISKEW</sub> | _            | _   | ps   | 2    |
| 800 MHz data rate                |                     | -425         | 425 |      | 2    |
| 667 MHz data rate                |                     | <b>–</b> 510 | 510 |      | 2    |
| 533 MHz data rate                |                     | -635         | 635 |      | 2    |
| 400 MHz data rate                |                     | -885         | 885 |      | 2    |

#### Note:

- 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This must be subtracted from the total timing budget.
- 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ±(T ÷ 4 abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.
- 3. Parameters tested in DDR2 mode are to 400, 533, 667, and 800 MHz data rates and in DDR3 mode to 667 and 800 MHz data rates.

The following figure shows the DDR2 and DDR3 SDRAM interface input timing diagram.



Figure 8. DDR2 and DDR3 SDRAM Interface Input Timing Diagram

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 2.4.2.2 DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications

The following table contains the output AC timing targets for the DDR2 and DDR3 SDRAM interface.

# Table 20. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications<sup>6</sup>

At recommended operating conditions with GV<sub>DD</sub> of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3.

| Parameter                                 | Symbol <sup>1</sup> | Min                                     | Max   | Unit | Notes |
|-------------------------------------------|---------------------|-----------------------------------------|-------|------|-------|
| MCK[n] cycle time                         | t <sub>MCK</sub>    | 2.5                                     | 5     | ns   | 2     |
| ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> |                                         |       | ns   | 3     |
| 800 MHz                                   |                     | 0.917 <sup>7</sup><br>0.88 <sup>8</sup> | _     |      |       |
| 667 MHz                                   |                     | 1.10                                    | _     |      |       |
| 533 MHz                                   |                     | 1.48                                    | _     |      |       |
| 400 MHz                                   |                     | 1.95                                    | _     |      |       |
| ADDR/CMD output hold with respect to MCK  | t <sub>DDKHAX</sub> |                                         |       | ns   | 3     |
| 800 MHz                                   |                     | 0.917 <sup>7</sup><br>0.88 <sup>8</sup> | _     |      |       |
| 667 MHz                                   |                     | 1.10                                    | _     |      |       |
| 533 MHz                                   |                     | 1.48                                    | _     |      |       |
| 400 MHz                                   |                     | 1.95                                    | _     |      |       |
| MCS[n] output setup with respect to MCK   | t <sub>DDKHCS</sub> |                                         |       | ns   | 3     |
| 800 MHz                                   |                     | 0.917                                   | _     |      |       |
| 667 MHz                                   |                     | 1.10                                    | _     |      |       |
| 533 MHz                                   |                     | 1.48                                    | _     |      |       |
| 400 MHz                                   |                     | 1.95                                    | _     |      |       |
| MCS[n] output hold with respect to MCK    | t <sub>DDKHCX</sub> |                                         |       | ns   | 3     |
| 800 MHz                                   |                     | 0.917                                   | _     |      |       |
| 667 MHz                                   |                     | 1.10                                    | _     |      |       |
| 533 MHz                                   |                     | 1.48                                    | _     |      |       |
| 400 MHz                                   |                     | 1.95                                    | _     |      |       |
| MCK to MDQS skew                          | t <sub>DDKHMH</sub> |                                         |       | ns   | 4     |
| 800 MHz                                   |                     | -0.375                                  | 0.375 |      |       |
| ⊴667 MHz                                  |                     | -0.6                                    | 0.6   |      |       |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### Table 20. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications<sup>6</sup>

At recommended operating conditions with GV  $_{DD}$  of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3.

| Parameter                      | Symbol <sup>1</sup>   | Min              | Мах | Unit | Notes |
|--------------------------------|-----------------------|------------------|-----|------|-------|
| MDQ/MECC/MDM output setup with | t <sub>DDKHDS,</sub>  |                  |     | ps   | 5     |
| respect to MDQS                | t <sub>DDKLDS</sub>   |                  |     |      |       |
| 800 MHz                        |                       | 280 <sup>7</sup> | _   |      |       |
|                                |                       | 320 <sup>8</sup> |     |      |       |
| 667 MHz                        |                       | 400 <sup>7</sup> | _   |      |       |
|                                |                       | 450 <sup>8</sup> |     |      |       |
| 533 MHz                        |                       | 538              | _   |      |       |
| 400 MHz                        |                       | 700              | _   |      |       |
| MDQ/MECC/MDM output hold with  | t <sub>DDKHDX</sub> , |                  |     | ps   | 5     |
| respect to MDQS                | t <sub>DDKLDX</sub>   | 280 <sup>7</sup> |     |      |       |
| 800 MHz                        |                       | 320 <sup>8</sup> | _   |      |       |
|                                |                       | 400 <sup>7</sup> |     |      |       |
| 667 MHz                        |                       | 450 <sup>8</sup> | _   |      |       |
|                                |                       | 538              |     |      |       |
| 533 MHz                        |                       | 700              |     |      |       |
| 400 MHz                        |                       | 700              |     |      |       |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This will typically be set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8569E PowerQUICC III Integrated Host Processor Family Reference Manual for a description and understanding of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe must be centered inside of the data eye at the pins of the microprocessor.
- 6. Parameters tested in DDR2 mode are to 400, 533, 667, and 800 MHz data rate and in DDR3 mode to 667 and 800 MHz data rate.
- 7. DDR3 only
- 8. DDR2 only

### **NOTE**

For the ADDR/CMD setup and hold specifications in Table 20, it is assumed that the clock control register is set to adjust the memory clocks by ½ applied cycle.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### **DDR2 and DDR3 SDRAM Controller**

The following figure shows the DDR2 and DDR3 SDRAM interface output timing for the MCK to MDQS skew measurement  $(t_{DDKHMH})$ .



Figure 9. Timing Diagram for t<sub>DDKHMH</sub>

The following figure shows the DDR2 and DDR3 SDRAM output timing diagram.



Figure 10. DDR2 and DDR3 Output Timing Diagram

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The following figure provides the AC test load for the DDR2 and DDR3 controller bus.



Figure 11. DDR2 and DDR3 Controller Bus AC Test Load

### 2.5 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the MPC8569E.

### 2.5.1 DUART DC Electrical Characteristics

The following table provides the DC electrical characteristics for the DUART interface.

Table 21. DUART DC Electrical Characteristics

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = mn, $I_{OH} = -2 \text{ mA}$ )         | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the min and max OV<sub>IN</sub> respective values found in Table 3.
- 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 2.5.2 DUART AC Electrical Specifications

The following table provides the AC timing parameters for the DUART interface.

### **Table 22. DUART AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter         | Value                       | Unit | Notes |
|-------------------|-----------------------------|------|-------|
| Minimum baud rate | f <sub>CCB</sub> /1,048,576 | baud | 1     |
| Maximum baud rate | f <sub>CCB</sub> /16        | baud | 1, 2  |
| Oversample rate   | 16                          | _    | 3     |

#### Notes:

- 1. f<sub>CCB</sub> refers to the internal platform clock.
- 2. The actual attainable baud rate is limited by the latency of interrupt processing.
- 3. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.6 Ethernet Interface

This section provides the AC and DC electrical characteristics for the Ethernet interfaces inside the QUICC Engine block.

### 2.6.1 GMII/SGMII/MII/SMII/RMII/TBI/RGMII/RTBI Electrical Characteristics

The electrical characteristics specified here apply to all gigabit media independent interface (GMII), serial gigabit media independent interface (SGMII), media independent interface (MII), ten-bit interface (TBI), reduced gigabit media independent interface (RGMII), reduced ten-bit interface (RTBI), and reduced media independent interface (RMII) signals except management data input/output (MDIO) and management data clock (MDC). The RGMII and RTBI interfaces are defined for 2.5 V, while the GMII and TBI interfaces are defined for 3.3 V. The GMII, MII, and TBI interface timing is compatible with IEEE Std 802.3<sup>TM</sup>. The RGMII and RTBI interfaces follow the *Reduced Gigabit Media-Independent Interface (RGMII) Specification Version 1.3 (12/10/2000)*. The RMII interface follows the *RMII Consortium RMII Specification Version 1.2 (3/20/1998)*. The electrical characteristics for the SGMII is specified in Section 2.6.4, "SGMII Interface Electrical Characteristics." The electrical characteristics for MDIO and MDC are specified in Section 2.7, "Ethernet Management Interface."

# 2.6.2 GMII, MII, RMII, SMII, TBI, RGMII and RTBI DC Electrical Characteristics

The following table shows the GMII, MII, RMII, SMII, and TBI DC electrical characteristics when operating from a 3.3 V supply.

Table 23. GMII, MII, RMII, SMII, and TBI DC Electrical Characteristics

At recommended operating conditions with  $LV_{DD} = 3.3 \text{ V}$ 

| Parameter                                                               | Symbol          | Min  | Max                    | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|------|------------------------|------|-------|
| Input high voltage                                                      | V <sub>IH</sub> | 2.0  | _                      | V    | 1     |
| Input low voltage                                                       | V <sub>IL</sub> | _    | 0.90                   | V    | _     |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> )                | I <sub>IH</sub> | _    | 40                     | μΑ   | 2     |
| Input low current (V <sub>IN</sub> = GND)                               | I <sub>IL</sub> | -600 | _                      | μΑ   | 2     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -4.0 mA) | V <sub>OH</sub> | 2.1  | LV <sub>DD</sub> + 0.3 | V    | _     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 4.0 mA)   | V <sub>OL</sub> | GND  | 0.50                   | V    | _     |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbols referenced in Table 2 and Table 3.

The following table shows the RGMII, and RTBI DC electrical characteristics when operating from a 2.5 V supply.

#### Table 24. RGMII and RTBI DC Electrical Characteristics

At recommended operating conditions with  $LV_{DD} = 2.5 \text{ V}$ 

| Parameter                                                | Symbol          | Min  | Max  | Unit | Note |
|----------------------------------------------------------|-----------------|------|------|------|------|
| Input high voltage                                       | V <sub>IH</sub> | 1.70 | _    | V    | _    |
| Input low voltage                                        | V <sub>IL</sub> | _    | 0.70 | V    | _    |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _    | 10   | μΑ   | 1    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

Table 24. RGMII and RTBI DC Electrical Characteristics (continued)

At recommended operating conditions with  $LV_{DD} = 2.5 \text{ V}$ 

| Parameter                                                               | Symbol          | Min       | Max                    | Unit | Note |
|-------------------------------------------------------------------------|-----------------|-----------|------------------------|------|------|
| Input low current (V <sub>IN</sub> = GND)                               | I <sub>IL</sub> | -15       | _                      | μΑ   | 1, 2 |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.00      | LV <sub>DD</sub> + 0.3 | V    | _    |
| Output low voltage (LV <sub>DD</sub> = min, $I_{OL}$ = 1.0 mA)          | V <sub>OL</sub> | GND - 0.3 | 0.40                   | V    | _    |

#### Note:

- 1. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbols referenced in Table 2 and Table 3.
- 2. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.

## 2.6.3 GMII, MII, RMII, SMII, TBI, RGMII, and RTBI AC Timing Specifications

This section describes the AC timing specifications for GMII, MII, RMII, SMII, TBI, RGMII, and RTBI.

# 2.6.3.1 GMII Timing Specifications

This section describe the GMII transmit and receive AC timing specifications.

### 2.6.3.1.1 GMII Transmit AC Timing Specifications

The following table provides the GMII transmit AC timing specifications.

### **Table 25. GMII Transmit AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                                         | Symbol              | Min | Тур | Max | Unit | Note |
|---------------------------------------------------|---------------------|-----|-----|-----|------|------|
| GTX_CLK clock period                              | t <sub>GTX</sub>    | 7.5 | _   | 8.5 | ns   | _    |
| GMII data TXD[7:0], TX_ER, TX_EN setup time       | t <sub>GTKHDV</sub> | 2.5 | _   | _   | ns   | _    |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | t <sub>GTKHDX</sub> | 0.5 | _   | _   | ns   | _    |
| GTX_CLK data clock rise time (20%–80%)            | t <sub>GTXR</sub>   | _   | 1.0 | _   | ns   | _    |
| GTX_CLK data clock fall time (80%–20%)            | t <sub>GTXF</sub>   | _   | 1.0 |     | ns   | _    |

The following figure shows the GMII transmit AC timing diagram.



Figure 12. GMII Transmit AC Timing Diagram

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.6.3.1.2 GMII Receive AC Timing Specifications

The following table provides the GMII receive AC timing specifications.

### **Table 26. GMII Receive AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                                   | Symbol                              | Min | Тур | Max | Unit | Note |
|---------------------------------------------|-------------------------------------|-----|-----|-----|------|------|
| RX_CLK clock period                         | t <sub>GRX</sub>                    | 7.5 | _   | _   | ns   | 1    |
| RX_CLK duty cycle                           | t <sub>GRXH</sub> /t <sub>GRX</sub> | 35  | _   | 65  | %    | 2    |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub>                 | 2.0 | _   | _   | ns   | _    |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>GRDXKH</sub>                 | 0.2 | _   | _   | ns   | _    |
| RX_CLK clock rise time (20%–80%)            | t <sub>GRXR</sub>                   | _   | _   | 1.0 | ns   | 2    |
| RX_CLK clock fall time (80%–20%)            | t <sub>GRXF</sub>                   | _   | _   | 1.0 | ns   | 2    |

#### Note:

- 1. The frequency of RX\_CLK should not exceed frequency of gigabit Ethernet reference clock by more than 300 ppm
- 2. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing

The following figure provides the GMII AC test load.



Figure 13. GMII AC Test Load

The following figure shows the GMII receive AC timing diagram.



Figure 14. GMII Receive AC Timing Diagram

# 2.6.3.2 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.6.3.2.1 MII Transmit AC Timing Specifications

The following table provides the MII transmit AC timing specifications.

### **Table 27. MII Transmit AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                                       | Symbol                              | Min    | Тур | Max    | Unit | Note |
|-------------------------------------------------|-------------------------------------|--------|-----|--------|------|------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub>                    | 399.96 | 400 | 400.04 | ns   | _    |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>                    | 39.996 | 40  | 40.004 | ns   | _    |
| TX_CLK duty cycle                               | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35     | _   | 65     | %    | _    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub>                 | 0      | _   | 25     | ns   | _    |
| TX_CLK data clock rise (20%–80%)                | t <sub>MTXR</sub>                   | 1.0    | _   | 4.0    | ns   | _    |
| TX_CLK data clock fall (80%–20%)                | t <sub>MTXF</sub>                   | 1.0    | _   | 4.0    | ns   | _    |

The following figure shows the MII transmit AC timing diagram.



Figure 15. MII Transmit AC Timing Diagram

### 2.6.3.2.2 MII Receive AC Timing Specifications

The following table provides the MII receive AC timing specifications.

### **Table 28. MII Receive AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                                   | Symbol                              | Min    | Тур | Max    | Unit | Note |
|---------------------------------------------|-------------------------------------|--------|-----|--------|------|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | 399.96 | 400 | 400.04 | ns   | 1    |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | 39.996 | 40  | 40.004 | ns   | 1    |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35     | _   | 65     | %    | 2    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0   | _   | _      | ns   |      |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0   | _   | _      | ns   |      |
| RX_CLK clock rise (20%-80%)                 | t <sub>MRXR</sub>                   | 1.0    | _   | 4.0    | ns   | 2    |
| RX_CLK clock fall time (80%–20%)            | t <sub>MRXF</sub>                   | 1.0    | _   | 4.0    | ns   | 2    |

#### Note:

- 1. The frequency of RX\_CLK should not exceed the frequency of TX\_CLK by more than 300 ppm.
- 2. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

### MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### **Ethernet Interface**

The following figure provides the MII AC test load.



Figure 16. MII AC Test Load

The following figure shows the MII receive AC timing diagram.



Figure 17. MII Receive AC Timing Diagram

# 2.6.3.3 SMII AC Timing Specification

The following table shows the SMII timing specifications.

**Table 29. SMII Mode Signal Timing** 

For recommended operating conditions, see Table 3

| Parameter                                             | Symbol              | Min | Max | Unit | Note |
|-------------------------------------------------------|---------------------|-----|-----|------|------|
| ETHSYNC_IN, ETHRXD to ETHCLOCK rising edge setup time | t <sub>SMDVKH</sub> | 1.5 | _   | ns   | _    |
| ETHCLOCK rising edge to ETHSYNC_IN, ETHRXD hold time  | t <sub>SMDXKH</sub> | 1.0 | _   | ns   | _    |
| ETHCLOCK rising edge to ETHSYNC, ETHTXD output delay  | t <sub>SMXR</sub>   | 1.5 | 5.5 | ns   | _    |

The following figure shows the SMII mode signal timing.



Figure 18. SMII Mode Signal Timing

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.6.3.4 RMII AC Timing Specifications

This section describes the RMII transmit and receive AC timing specifications.

### 2.6.3.4.1 RMII Transmit AC Timing Specifications

The following table shows the RMII transmit AC timing specifications.

### **Table 30. RMII Transmit AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                                  | Symbol             | Min | Тур  | Max  | Unit | Note |
|--------------------------------------------|--------------------|-----|------|------|------|------|
| REF_CLK clock period                       | t <sub>RMT</sub>   | _   | 20.0 | _    | ns   | _    |
| REF_CLK duty cycle                         | t <sub>RMTH</sub>  | 35  | _    | 65   | %    | _    |
| REF_CLK peak-to-peak jitter                | t <sub>RMTJ</sub>  | _   | _    | 250  | ps   | _    |
| Rise time REF_CLK (20%–80%)                | t <sub>RMTR</sub>  | 1.0 | _    | 4.0  | ns   | _    |
| Fall time REF_CLK (80%–20%)                | t <sub>RMTF</sub>  | 1.0 | _    | 4.0  | ns   | _    |
| REF_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub> | 2.0 | _    | 10.0 | ns   | _    |

The following figure shows the RMII transmit AC timing diagram.



Figure 19. RMII Transmit AC Timing Diagram

### 2.6.3.4.2 RMII Receive AC Timing Specifications

The following table provides the RMII receive AC timing specifications.

### **Table 31. RMII Receive AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                   | Symbol            | Min | Тур  | Max | Unit | Note |
|-----------------------------|-------------------|-----|------|-----|------|------|
| REF_CLK clock period        | t <sub>RMR</sub>  | _   | 20.0 | _   | ns   | _    |
| REF_CLK duty cycle          | t <sub>RMRH</sub> | 35  | _    | 65  | %    | 1    |
| REF_CLK peak-to-peak jitter | t <sub>RMRJ</sub> | _   | _    | 250 | ps   | 1    |
| Rise time REF_CLK (20%–80%) | t <sub>RMRR</sub> | 1.0 |      | 4.0 | ns   | 1    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Ethernet Interface**

Table 31. RMII Receive AC Timing Specifications (continued)

For recommended operating conditions, see Table 3

| Parameter                                                 | Symbol             | Min | Тур | Max | Unit | Note |
|-----------------------------------------------------------|--------------------|-----|-----|-----|------|------|
| Fall time REF_CLK (80%–20%)                               | t <sub>RMRF</sub>  | 1.0 | _   | 4.0 | ns   | 1    |
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK rising edge | t <sub>RMRDV</sub> | 4.0 | _   | _   | ns   | _    |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK rising edge  | t <sub>RMRDX</sub> | 2.0 | _   | _   | ns   | _    |

#### Note:

1. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

The following figure provides the AC test load.



Figure 20. AC Test Load

The following figure shows the RMII receive AC timing diagram.



Figure 21. RMII Receive AC Timing Diagram

# 2.6.3.5 TBI AC Timing Specifications

This section describes the TBI transmit and receive AC timing specifications.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.6.3.5.1 TBI Transmit AC Timing Specifications

The following table provides the TBI transmit AC timing specifications.

### **Table 32. TBI Transmit AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                              | Symbol              | Min | Тур | Max | Unit | Note |
|----------------------------------------|---------------------|-----|-----|-----|------|------|
| GTX_CLK clock period                   | t <sub>GTX</sub>    | _   | 8.0 | _   | ns   | _    |
| TCG[9:0] setup time GTX_CLK going high | t <sub>TTKHDV</sub> | 2.0 | _   | _   | ns   | _    |
| GTX_CLK to TCG[9:0] delay time         | t <sub>TTKHDX</sub> | 1.0 | _   | _   | ns   | 1    |
| GTX_CLK rise (20%-80%)                 | t <sub>TTXZ</sub>   | 0.7 | _   | _   | ns   | _    |
| GTX_CLK fall time (80%–20%)            | t <sub>TTXF</sub>   | 0.7 | _   | _   | ns   | _    |

#### Note:

The following figure shows the TBI transmit AC timing diagram.



Figure 22. TBI Transmit AC Timing Diagram

### 2.6.3.5.2 TBI Receive AC Timing Specifications

The following table provides the TBI receive AC timing specifications.

### **Table 33. TBI Receive AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                                | Symbol                              | Min | Тур  | Max | Unit | Note |
|------------------------------------------|-------------------------------------|-----|------|-----|------|------|
| PMA_RX_CLK[0:1] clock period             | t <sub>TRX</sub>                    | _   | 16.0 | _   | ns   | 1    |
| PMA_RX_CLK[0:1] skew                     | t <sub>SKTRX</sub>                  | 7.5 | _    | 8.5 | ns   | _    |
| PMA_RX_CLK[0:1] duty cycle               | t <sub>TRXH</sub> /t <sub>TRX</sub> | 40  | _    | 60  | %    | 2    |
| RCG[9:0] setup time to rising PMA_RX_CLK | t <sub>TRDVKH</sub>                 | 2.5 |      |     | ns   | _    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

<sup>1.</sup> Data valid t<sub>TTKHDV</sub> to GTX\_CLK minimum setup time is a function of clock and maximum hold time (min setup = cycle time – max delay).

Table 33. TBI Receive AC Timing Specifications (continued)

For recommended operating conditions, see Table 3

| Parameter                                 | Symbol              | Min | Тур | Max | Unit | Note |
|-------------------------------------------|---------------------|-----|-----|-----|------|------|
| RCG[9:0] hold time to rising PMA_RX_CLK   | t <sub>TRDXKH</sub> | 1.5 | _   | _   | ns   | _    |
| PMA_RX_CLK[0:1] clock rise time (20%-80%) | t <sub>TRXR</sub>   | 0.7 | _   | 2.4 | ns   | 2    |
| PMA_RX_CLK[0:1] clock fall time (80%-20%) | t <sub>TRXF</sub>   | 0.7 | _   | 2.4 | ns   | 2    |

#### Note:

- 1. The frequency of RX\_CLK should not exceed the frequency of gigabit Ethernet reference clock by more than 300 ppm.
- 2. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

The following figure provides the AC test load.



Figure 23. AC Test Load

The following figure shows the TBI receive AC timing diagram.



Figure 24. TBI Receive AC Timing Diagram

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.6.3.6 TBI Single-Clock Mode AC Specifications

The following table shows the TBI single-clock mode receive AC timing specifications.

### Table 34. TBI Single-Clock Mode Receive AC Timing Specifications

For recommended operating conditions, see Table 3

| Parameter                                 | Symbol             | Min | Тур | Max | Unit | Note |
|-------------------------------------------|--------------------|-----|-----|-----|------|------|
| RX_CLK clock period                       | t <sub>TRR</sub>   | 7.5 | 8.0 | 8.5 | ns   | 1    |
| RX_CLK duty cycle                         | t <sub>TRRH</sub>  | 40  | 50  | 60  | %    | 2    |
| RX_CLK peak-to-peak jitter                | t <sub>TRRJ</sub>  | _   | _   | 250 | ps   | 2    |
| Rise time RX_CLK (20%–80%)                | t <sub>TRRR</sub>  | _   | _   | _   | ns   | 2    |
| Fall time RX_CLK (80%–20%)                | t <sub>TRRF</sub>  | _   | _   | _   | ns   | 2    |
| RCG[9:0] setup time to RX_CLK rising edge | t <sub>TRRDV</sub> | 2.0 | _   | _   | ns   | _    |
| RCG[9:0] hold time to RX_CLK rising edge  | t <sub>TRRDX</sub> | 1.0 | _   | _   | ns   | _    |

#### Note:

- 1. The frequency of RX\_CLK should not exceed the frequency of gigabit Ethernet reference clock by more than 300 ppm.
- 2. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

The following figure shows the TBI single-clock mode receive AC timing diagram.



Figure 25. TBI Single-Clock Mode Receive AC Timing Diagram

# 2.6.3.7 RGMII and RTBI AC Timing Specifications

The following table presents the RGMII and RTBI AC timing specifications.

### Table 35. RGMII and RTBI AC Timing Specifications

For recommended operating conditions, see Table 3

| Parameter                                  | Symbol <sup>1</sup>                 | Min  | Тур | Max | Unit | Notes   |
|--------------------------------------------|-------------------------------------|------|-----|-----|------|---------|
| Data to clock output skew (at transmitter) | t <sub>SKRGT_TX</sub>               | -500 | 0   | 500 | ps   | 5       |
| Data to clock input skew (at receiver)     | t <sub>SKRGT_RX</sub>               | 1.2  | _   | 2.6 | ns   | 2       |
| Clock period duration                      | t <sub>RGT</sub>                    | 7.2  | 8.0 | 8.8 | ns   | 3       |
| Duty cycle for 10BASE-T and 100BASE-TX     | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40   | 50  | 60  | %    | 3, 4, 6 |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Ethernet Interface**

### Table 35. RGMII and RTBI AC Timing Specifications (continued)

For recommended operating conditions, see Table 3

| Parameter              | Symbol <sup>1</sup>                 | Min | Тур | Max  | Unit | Notes |
|------------------------|-------------------------------------|-----|-----|------|------|-------|
| Duty cycle for Gigabit | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45  | 50  | 55   | %    | 6     |
| Rise time (20%–80%)    | t <sub>RGTR</sub>                   | _   | _   | 1.75 | ns   | 6     |
| Fall time (20%–80%)    | t <sub>RGTF</sub>                   | _   | _   | 1.75 | ns   | 6     |

#### Notes:

- 1. In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).
- 2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns is added to the associated clock signal. Many PHY vendors already incorporate the necessary delay inside their chip. If so, additional PCB delay is probably not needed.
- 3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.
- 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between.
- 5. The frequency of RX\_CLK should not exceed the frequency of gigabit ethernet reference clock by more than 300 ppm.
- 6. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The following figure shows the RGMII and RTBI AC timing and multiplexing diagrams.



Figure 26. RGMII and RTBI AC Timing and Multiplexing Diagrams

### 2.6.4 SGMII Interface Electrical Characteristics

Each SGMII port features a 4-wire AC-coupled serial link from the SerDes interface of MPC8569E as shown in Figure 27, where  $C_{TX}$  is the external (on board) AC-coupled capacitor. Each output pin of the SerDes transmitter differential pair features  $50-\Omega$  output impedance. Each input of the SerDes receiver differential pair features  $50-\Omega$  on-die termination to GND. The reference circuit of the SerDes transmitter and receiver is shown in Figure 45.

### 2.6.4.1 SGMII DC Electrical Characteristics

This section discusses the electrical characteristics for the SGMII interface.

# 2.6.4.1.1 DC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK

The characteristics and DC requirements of the separate SerDes reference clock are described in Section 2.9.2.3, "DC Level Requirement for SerDes Reference Clocks."

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### **Ethernet Interface**

### 2.6.4.1.2 SGMII Transmit DC Timing Specifications

Table 36 and Table 37 describe the SGMII SerDes transmitter and receiver AC-coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs,  $SD_TX[n]$  and  $\overline{SD_TX[n]}$ , as shown in Figure 28.

### **Table 36. SGMII DC Transmitter Electrical Characteristics**

At recommended operating conditions with  $XV_{DD}$  = 1.0 V ± 3% and 1.1 V ± 3%.

| Parameter                                                                      | Symbol          | Min                                                                | Тур   | Max                                                             | Unit | Notes                       |
|--------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------|-------|-----------------------------------------------------------------|------|-----------------------------|
| Output high voltage                                                            | V <sub>OH</sub> | _                                                                  | _     | XV <sub>DD-Typ</sub> /2 +  V <sub>OD</sub>   <sub>-max</sub> /2 | mV   | 1                           |
| Output low voltage                                                             | V <sub>OL</sub> | XV <sub>DD-Typ</sub> /2 –<br> V <sub>OD</sub>   <sub>-max</sub> /2 | _     | _                                                               | mV   | 1                           |
| Output differential voltage <sup>2, 3, 4</sup> (XV <sub>DD-Typ</sub> at 1.0 V) | V <sub>OD</sub> | 320.0                                                              | 500.0 | 725.0                                                           | mV   | Equalization setting: 1.0×  |
|                                                                                |                 | 293.8                                                              | 459.0 | 665.6                                                           |      | Equalization setting: 1.09× |
|                                                                                |                 | 266.9                                                              | 417.0 | 604.7                                                           |      | Equalization setting: 1.2×  |
|                                                                                |                 | 240.6                                                              | 376.0 | 545.2                                                           |      | Equalization setting: 1.33× |
|                                                                                |                 | 213.1                                                              | 333.0 | 482.9                                                           |      | Equalization setting: 1.5×  |
|                                                                                |                 | 186.9                                                              | 292.0 | 423.4                                                           |      | Equalization setting: 1.71× |
|                                                                                |                 | 160.0                                                              | 250.0 | 362.5                                                           |      | Equalization setting: 2.0x  |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### Table 36. SGMII DC Transmitter Electrical Characteristics (continued)

At recommended operating conditions with XV<sub>DD</sub> = 1.0 V  $\pm$  3% and 1.1 V  $\pm$  3%.

| Parameter                                                                      | Symbol          | Min   | Тур   | Max   | Unit | Notes                       |
|--------------------------------------------------------------------------------|-----------------|-------|-------|-------|------|-----------------------------|
| Output differential voltage <sup>2, 3, 4</sup> (XV <sub>DD-Typ</sub> at 1.1 V) | V <sub>OD</sub> | 352.0 | 550.0 | 797.5 | mV   | Equalization setting: 1.0×  |
|                                                                                |                 | 323.1 | 504.9 | 732.1 |      | Equalization setting: 1.09× |
|                                                                                |                 | 293.6 | 458.7 | 665.1 |      | Equalization setting: 1.2×  |
|                                                                                |                 | 264.7 | 413.6 | 599.7 |      | Equalization setting: 1.33× |
|                                                                                |                 | 234.4 | 366.3 | 531.1 |      | Equalization setting: 1.5×  |
|                                                                                |                 | 205.6 | 321.2 | 465.7 |      | Equalization setting: 1.71× |
|                                                                                |                 | 176.0 | 275.0 | 398.8 |      | Equalization setting: 2.0×  |
| Output impedance (single-ended)                                                | R <sub>O</sub>  | 40    | 50    | 60    | Ω    | _                           |

#### Notes:

- 1. This does I not align to DC-coupled SGMII.
- $2. \ |V_{OD}| = |V_{SD\_TXn} V_{\overline{SD\_TX}n}|. \ |V_{OD}| \ \text{is also referred as output differential peak voltage}. \ V_{TX-DIFFp-p} = 2 \times \ |V_{OD}|.$
- 3. The  $|V_{OD}|$  value shown in the table assumes the following transmit equalization setting in the XMITEQAB (for SerDes lanes 0 & 1) or XMITEQEF (for SerDes lanes 2 & 3) bit field of the MPC8569E SerDes control register:
  - The MSB (bit 0) of the above bit field is set to zero (selecting the full V<sub>DD-DIFF-p-p</sub> amplitude—power up default);
  - The LSB (bit [1:3]) of the above bit field is set based on the equalization setting shown in table.
- 4. The  $|V_{OD}|$  value shown in the Typ column is based on the condition of  $XV_{DD-Typ} = 1.0V$  and  $1.1 \ V$ , no common mode offset variation, SerDes transmitter is terminated with  $100-\Omega$  differential load between  $SD_TX[n]$  and  $\overline{SD_TX}[n]$ .

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### **Ethernet Interface**

The following figure shows an example of a 4-wire AC-coupled SGMII serial link connection.



Figure 27. 4-Wire AC-Coupled SGMII Serial Link Connection Example

The following figure shows the SGMII transmitter DC measurement circuit.



Figure 28. SGMII Transmitter DC Measurement Circuit

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.6.4.1.3 SGMII DC Receiver Electrical Characteristics

The following table lists the SGMII DC receiver electrical characteristics. Source synchronous clocking is not supported. Clock is recovered from the data.

#### Table 37. SGMII DC Receiver Electrical Characteristics

At recommended operating conditions with  $XV_{DD} = 1.0 \text{ V} \pm 3\%$  and 1.1 V  $\pm 3\%$ .

| Parameter                      | ,          | Symbol                  | Min Typ Max |     |      | Unit | Notes |
|--------------------------------|------------|-------------------------|-------------|-----|------|------|-------|
| DC Input voltage range         |            | _                       |             | N/A |      | _    | 1     |
| Input differential voltage     | LSTS = 001 | V <sub>RX_DIFFp-p</sub> | 100         | _   | 1200 | mV   | 2, 4  |
|                                | LSTS = 100 |                         | 175         | _   |      |      |       |
| Loss of signal threshold       | LSTS = 001 | V <sub>LOS</sub>        | 30          | _   | 100  | mV   | 3, 4  |
|                                | LSTS = 100 |                         | 65          | _   | 175  |      |       |
| Receiver differential input in | npedance   | Z <sub>RX_DIFF</sub>    | 80          | _   | 120  | Ω    | _     |

#### Notes:

- 1. Input must be externally AC-coupled.
- 2.  $V_{RX\_DIFFp-p}$  is also referred to as peak-to-peak input differential voltage.
- 3. The concept of this parameter is equivalent to the electrical idle detect threshold parameter in PCI Express. See Section 2.10.2, "PCI Express DC Physical Layer Specifications," and Section 2.10.3, "PCI Express AC Physical Layer Specifications," for further explanation.
- 4. The LSTS shown in this table refers to the LSTS2 or LSTS3 bit field of the MPC8569E's SerDes control register SRDSCR4.

### 2.6.4.2 SGMII AC Timing Specifications

This section discusses the AC timing specifications for the SGMII interface.

# 2.6.4.2.1 AC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK

Note that the SGMII clock requirements for SD\_REF\_CLK and SD\_REF\_CLK are intended to be used within the clocking guidelines specified by Section 2.9.2.4, "AC Requirements for SerDes Reference Clocks."

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.6.4.2.2 SGMII Transmit AC Timing Specifications

The following table provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter.

### Table 38. SGMII Transmit AC Timing Specifications

At recommended operating conditions with  $XV_{DD} = 1.0 \text{ V} \pm 3\%$  and 1.1 V  $\pm 3\%$ .

| Parameter             | Symbol          | Min    | Тур | Max    | Unit   | Notes |
|-----------------------|-----------------|--------|-----|--------|--------|-------|
| Deterministic jitter  | JD              | _      | _   | 0.17   | UI p-p | _     |
| Total jitter          | JT              | _      | _   | 0.35   | UI p-p | 2     |
| Unit interval         | UI              | 799.92 | 800 | 800.08 | ps     | 1     |
| AC coupling capacitor | C <sub>TX</sub> | 75     | 100 | 200    | nF     | 3     |

#### Notes:

- 1. Each UI is 800 ps ± 100 ppm.
- 2. See Figure 30 for single frequency sinusoidal jitter limits.
- 3. The external AC coupling capacitor is required. It is recommended that it be placed near the device transmitter outputs.

### 2.6.4.2.3 SGMII AC Measurement Details

Transmitter and receiver AC characteristics are measured at the transmitter outputs (SD\_TXn and  $\overline{\text{SD}_T\text{X}n}$ ) or at the receiver inputs (SD\_RXn and  $\overline{\text{SD}_R\text{X}n}$ ), as depicted in the following figure, respectively.



Figure 29. SGMII AC Test/Measurement Load

### 2.6.4.2.4 SGMII Receiver AC Timing Specifications

The following table provides the SGMII receive AC timing specifications. The AC timing specifications do not include RefClk jitter. Source synchronous clocking is not supported. Clock is recovered from the data.

### Table 39. SGMII Receive AC Timing Specifications

At recommended operating conditions with XV<sub>DD</sub> = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%.

| Parameter                                          | Symbol | Min  | Тур | Max | Unit   | Notes   |
|----------------------------------------------------|--------|------|-----|-----|--------|---------|
| Deterministic Jitter Tolerance                     | JD     | 0.37 | _   | _   | UI p-p | 1, 2, 4 |
| Combined Deterministic and Random Jitter Tolerance | JDR    | 0.55 | _   | _   | UI p-p | 1, 2, 4 |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### Table 39. SGMII Receive AC Timing Specifications (continued)

At recommended operating conditions with XV  $_{DD}$  = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%.

| Parameter              | Symbol | Min    | Тур    | Max               | Unit   | Notes   |
|------------------------|--------|--------|--------|-------------------|--------|---------|
| Total Jitter Tolerance | JT     | 0.65   | _      | _                 | UI p-p | 1, 2, 4 |
| Bit Error Ratio        | BER    | _      | _      | 10 <sup>-12</sup> | _      | _       |
| Unit Interval          | UI     | 799.92 | 800.00 | 800.08            | ps     | 3       |

#### Notes:

- 1. Measured at receiver.
- 2. See RapidIO 1x/4x LP Serial Physical Layer Specification for interpretation of jitter specifications.
- 3. Each UI is 800 ps ± 100 ppm.
- 4. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of the following figure.



Figure 30. Single Frequency Sinusoidal Jitter Limits

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 2.6.5 QUICC Engine Block IEEE 1588 AC Specifications

The following table provides the QUICC Engine block IEEE 1588 AC timing specifications.

Table 40. QUICC Engine Block IEEE 1588 AC Timing Specifications

| Parameter                       | Symbol                                                         | Min                              | Тур | Max                     | Unit | Notes |
|---------------------------------|----------------------------------------------------------------|----------------------------------|-----|-------------------------|------|-------|
| QE_1588_CLK clock period        | t <sub>T1588CLK</sub>                                          | 3.8                              | _   | T <sub>RX_CLK</sub> × 7 | ns   | 1, 3  |
| QE_1588_CLK duty cycle          | t <sub>T1588</sub> CLKH <sup>/</sup><br>t <sub>T1588</sub> CLK | 40                               | 50  | 60                      | %    | 5     |
| QE_1588_CLK peak-to-peak jitter | t <sub>T1588CLKINJ</sub>                                       | _                                | _   | 250                     | ps   | 5     |
| Rise time QE_1588_CLK (20%–80%) | t <sub>T1588</sub> CLKINR                                      | 1.0                              | _   | 2.0                     | ns   | 5     |
| Fall time QE_1588_CLK (80%–20%) | t <sub>T1588</sub> CLKINF                                      | 1.0                              | _   | 2.0                     | ns   | 5     |
| QE_1588_CLK_OUT clock period    | t <sub>T1588CLKOUT</sub>                                       | 2 × t <sub>T1588CLK</sub>        | _   | _                       | ns   | _     |
| QE_1588_CLK_OUT duty cycle      | t <sub>T1588CLKOTH</sub> /<br>t <sub>T1588CLKOUT</sub>         | 30                               | 50  | 70                      | %    | _     |
| QE_1588_PPS_OUT                 | t <sub>T1588OV</sub>                                           | 0.5                              | _   | 4.0                     | ns   | _     |
| QE_1588_TRIG_IN pulse width     | t <sub>T1588TRIGH</sub>                                        | 2 × t <sub>T1588CLK</sub><br>MAX | _   | _                       | ns   | 2     |
| QE_PTP_SOF_TX_IN pulse width    | t <sub>T1588</sub> TRIGH                                       | T <sub>TX_CLK</sub> × 2          | _   | _                       | ns   | 4     |
| QE_PTP_SOF_RX_IN pulse width    | t <sub>T1588TRIGH</sub>                                        | T <sub>RX_CLK</sub> × 2          | _   | _                       | ns   | 4     |

#### Notes:

- T<sub>RX\_CLK</sub> is the max clock period of the QUICC Engine block's receiving clock selected by TMR\_CTRL[CKSEL]. See the QUICC Engine Block with Protocol Interworking Reference Manual, for a description of TMR\_CTRL registers.
- 2. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the QUICC Engine Block with Protocol Interworking Reference Manual, for a description of TMR\_CTRL registers.
- 3. The maximum value of  $t_{T1588CLK}$  is not only defined by the value of  $t_{RX\_CLK}$ , but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of  $t_{T1588CLK}$  are 2800, 280, and 56 ns, respectively.
- 4. The minimum value of  $t_{TX/RXCLK}$  is defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the value of  $t_{TX/RXCLK}$  are 800, 80, and 16 ns, respectively.
- 5. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

The following figure shows the data and command output AC timing diagram.



<sup>1</sup>QUICC Engine block IEEE 1588 Output AC timing: The output delay is counted starting at the rising edge if t<sub>T11588CLKOUT</sub> is non-inverting. Otherwise, it is counted starting at the falling edge.

Figure 31. QUICC Engine Block IEEE 1588 Output AC Timing

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The following figure shows the data and command input AC timing diagram.



Figure 32. QUICC Engine Block IEEE 1588 Input AC Timing

The following figure shows the data and command input AC timing diagram.



Figure 33. QUICC Engine Block IEEE 1588 Input AC Timing (SOF TRIG)

# 2.7 Ethernet Management Interface

The electrical characteristics specified in this section apply to the MII management interface signals management data input/output (MDIO) and management data clock (MDC). The electrical characteristics for GMII, RGMII, TBI, and RTBI are specified in Section 2.6, "Ethernet Interface."

# 2.7.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The following table provides the DC electrical characteristics for MDIO and MDC.

Table 41. MII Management DC Electrical Characteristics

At recommended operating conditions with  $LV_{DD} = 3.3 \text{ V}$ 

| Parameter                                                            | Symbol          | Min | Max  | Unit | Notes |
|----------------------------------------------------------------------|-----------------|-----|------|------|-------|
| Input high voltage                                                   | V <sub>IH</sub> | 2.0 | _    | V    | _     |
| Input low voltage                                                    | V <sub>IL</sub> | _   | 0.90 | V    | _     |
| Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V) | I <sub>IH</sub> | 1   | 40   | μΑ   | 1     |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Ethernet Management Interface**

#### Table 41. MII Management DC Electrical Characteristics (continued)

At recommended operating conditions with  $LV_{DD} = 3.3 \text{ V}$ 

| Parameter                                                                 | Symbol          | Min  | Max | Unit | Notes |
|---------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V)       | I <sub>IL</sub> | -600 | _   | μΑ   | 1     |
| Output high voltage (LV <sub>DD</sub> = Min, $I_{OH} = -4.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.4  | _   | V    | _     |
| Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 4.0 mA)     | V <sub>OL</sub> | _    | 0.4 | V    | _     |

#### Note:

# 2.7.1.1 MII Management AC Electrical Specifications

The following table provides the MII management AC timing specifications.

#### Table 42. MII Management AC Timing Specifications

At recommended operating conditions with  $LV_{DD} = 3.3 \text{ V} \pm 5\%$ .

| Parameter                  | Symbol <sup>1</sup> | Min                                   | Тур | Max                                   | Unit | Notes   |
|----------------------------|---------------------|---------------------------------------|-----|---------------------------------------|------|---------|
| MDC frequency              | f <sub>MDC</sub>    | _                                     | 2.5 | _                                     | MHz  | 2       |
| MDC period                 | t <sub>MDC</sub>    | _                                     | 400 | _                                     | ns   | _       |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32                                    | _   | _                                     | ns   | _       |
| MDC to MDIO valid          | t <sub>MDKHDV</sub> | 2×(t <sub>plb_clk</sub> *8)           | _   | _                                     | ns   | 4       |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | $(16 \times t_{\text{plb\_clk}}) - 3$ | _   | $(16 \times t_{\text{plb\_clk}}) + 3$ | ns   | 3, 4, 5 |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 10                                    | _   | _                                     | ns   | _       |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0                                     | _   | _                                     | ns   | _       |
| MDC rise time              | t <sub>MDCR</sub>   | _                                     | _   | 10                                    | ns   | _       |
| MDC fall time              | t <sub>MDCF</sub>   | _                                     | _   | 10                                    | ns   |         |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the Mgmt Clock CE\_MDC).
- 3. This parameter is dependent on the platform clock frequency. The delay is equal to 16 platform clock periods ±3 ns. For example, with a platform clock of 400 MHz, the min/max delay is 40 ns ± 3 ns.
- 4.  $t_{\text{plb\_clk}}$  is the QUICC Engine block clock/2.
- 5. MDC to MDIO Data valid  $t_{\text{MDKHDV}}$  is a function of clock period and max delay time ( $t_{\text{MDKHDX}}$ ). (Min setup = cycle time max delay

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

<sup>1.</sup> The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2 and Table 3.

The following figure shows the MII management AC timing diagram.



Figure 34. MII Management Interface Timing Diagram

# 2.8 HDLC, BISYNC, Transparent, and Synchronous UART Interfaces

This section describes the DC and AC electrical specifications for the high level data link control (HDLC), BISYNC, transparent, and synchronous UART interfaces of the MPC8569E.

# 2.8.1 HDLC, BISYNC, Transparent, and Synchronous UART DC Electrical Characteristics

The following table provides the DC electrical characteristics for the HDLC, BISYNC, Transparent, and synchronous UART interfaces.

Table 43. HDLC, BISYNC, and Transparent DC Electrical Characteristics

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. The min  $V_{\text{IL}}$  and max  $V_{\text{IH}}$  values are based on the respective min and max  $OV_{\text{IN}}$  values found in Table 3.
- 2. The symbol  $OV_{IN}$  represents the input voltage of the supply. It is referenced in Table 3.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 2.8.2 HDLC, BISYNC, Transparent, and Synchronous UART AC Timing Specifications

The following table provides the input and output AC timing specifications for the HDLC, BISYNC, and Transparent protocols.

### Table 44. HDLC, BISYNC, and Transparent AC Timing Specifications

For recommended operating conditions, see Table 3

| Characteristic                         | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|----------------------------------------|---------------------|-----|-----|------|-------|
| Outputs—Internal clock delay           | t <sub>HIKHOV</sub> | 0   | 5.5 | ns   | 2     |
| Outputs—External clock delay           | t <sub>HEKHOV</sub> | 1   | 8.4 | ns   | 2     |
| Outputs—Internal clock high Impedance  | t <sub>HIKHOX</sub> | 0   | 5.5 | ns   | 2     |
| Outputs—External clock high Impedance  | t <sub>HEKHOX</sub> | 1   | 8   | ns   | 2     |
| Inputs—Internal clock input setup time | t <sub>HIIVKH</sub> | 6   | _   | ns   | _     |
| Inputs—External clock input setup time | t <sub>HEIVKH</sub> | 4   | _   | ns   | _     |
| Inputs—Internal clock input hold time  | t <sub>HIIXKH</sub> | 0   | _   | ns   | _     |
| Inputs—External clock input hold time  | t <sub>HEIXKH</sub> | 1.3 | _   | ns   | _     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
- 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

The following table provides the input and output AC timing specifications for the synchronous UART protocols.

Table 45. Synchronous UART AC Timing Specifications

For recommended operating conditions, see Table 3

| Characteristic                         | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|----------------------------------------|---------------------|-----|-----|------|-------|
| Outputs—Internal clock delay           | t <sub>HIKHOV</sub> | 0   | 11  | ns   | 2     |
| Outputs—External clock delay           | t <sub>HEKHOV</sub> | 1   | 14  | ns   | 2     |
| Outputs—Internal clock high Impedance  | t <sub>HIKHOX</sub> | 0   | 11  | ns   | 2     |
| Outputs—External clock high Impedance  | t <sub>HEKHOX</sub> | 1   | 14  | ns   | 2     |
| Inputs—Internal clock input setup time | t <sub>HIIVKH</sub> | 10  | _   | ns   | _     |
| Inputs—External clock input setup time | t <sub>HEIVKH</sub> | 8   | _   | ns   | _     |
| Inputs—Internal clock input hold time  | t <sub>HIIXKH</sub> | 0   | _   | ns   | _     |
| Inputs—External clock input hold time  | t <sub>HEIXKH</sub> | 1   | _   | ns   | _     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$  for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$  for outputs. For example,  $t_{HIKHOX}$  symbolizes the outputs internal timing (HI) for the time  $t_{serial}$  memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
- 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The following figure provides the AC test load.



Figure 35. AC Test Load

Figure 36 and Figure 37 represent the AC timing from Table 44 and Table 45. Note that although the specifications generally refer to the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Also note that the clock edge is selectable.

The following figure shows the timing with external clock.



Figure 36. AC Timing (External Clock) Diagram

The following figure shows the timing with internal clock.



Figure 37. AC Timing (Internal Clock) Diagram

# 2.9 High-Speed SerDes Interfaces (HSSI)

The MPC859E features a serializer/deserializer (SerDes) interface to be used for high-speed serial interconnect applications. The SerDes interface can be used for PCI Express and/or Serial RapidIO and/or SGMII data transfers.

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter (Tx) and receiver (Rx) reference circuits are also shown.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 2.9.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

The below figure shows how the signals are defined. For illustration purposes only, one SerDes lane is used in the description. The following figure shows the waveform for either a transmitter output ( $SDn_TX$  and  $\overline{SDn_TX}$ ) or a receiver input ( $SDn_RX$  and  $\overline{SDn_RX}$ ). Each signal swings between A volts and B volts where A > B.



Figure 38. Differential Voltage Definitions for Transmitter or Receiver

Using this waveform, the definitions are as shown in the following list. To simplify the illustration, the definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment:

#### **Single-Ended Swing**

The transmitter output signals and the receiver input signals  $SD_TX$ ,  $\overline{SD_TX}$ ,  $SD_RX$  and  $\overline{SD_RX}$  each have a peak-to-peak swing of A-B volts. This is also referred as each signal wire's single-ended swing.

### Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing):

The differential output voltage (or swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{SD\_TX} - V_{\overline{SD\_TX}}$ . The  $V_{OD}$  value can be either positive or negative.

#### **Differential Input Voltage, V**<sub>ID</sub> (or **Differential Input Swing**):

The differential input voltage (or swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{SD\_RX} - V_{\overline{SD\_RX}}$ . The  $V_{ID}$  value can be either positive or negative.

# Differential Peak Voltage, $V_{DIFFp}$

The peak value of the differential transmitter output signal or the differential receiver input signal is defined as the differential peak voltage,  $V_{DIFFp} = |A - B|$  volts.

# Differential Peak-to-Peak, $V_{DIFFp-p}$

Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A-B to -(A-B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage,  $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times |(A-B)|$  volts, which is twice the differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .

#### **Differential Waveform**

The differential waveform is constructed by subtracting the inverting signal ( $\overline{SD_-TX}$ , for example) from the non-inverting signal ( $\overline{SD_-TX}$ , for example) within a differential pair. There is only one

#### MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. See Figure 43 as an example for differential waveform.

### Common Mode Voltage, $V_{cm}$

The common mode voltage is equal to half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,

 $V_{cm\_out} = (V_{SD\_TX} + V_{\overline{SD\_TX}}) \div 2 = (A+B) \div 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. It may be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset on some occasions.

To illustrate these definitions using real values, consider the example of a current mode logic (CML) transmitter that has a common mode voltage of 2.25 V and outputs, TD and  $\overline{\text{TD}}$ . If these outputs have a swing from 2.0 V to 2.5 V, the peak-to-peak voltage swing of each signal (TD or  $\overline{\text{TD}}$ ) is 500 mV p-p, which is referred to as the single-ended swing for each signal. Because the differential signaling environment is fully symmetrical in this example, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV. In other words, V<sub>OD</sub> is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp-D</sub>) is 1000 mV p-p.

### 2.9.2 SerDes Reference Clocks

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clock inputs are SD\_REF\_CLK and SD\_REF\_CLK for PCI Express, Serial RapidIO, and SGMII interface, respectively.

The following sections describe the SerDes reference clock requirements and provide application information.

### 2.9.2.1 SerDes Spread Spectrum Clock Source Recommendations

SD\_REF\_CLK/SD\_REF\_CLK are designed to work with spread spectrum clock for PCI Express protocol only with the spreading specification defined in Table 46. When using spread spectrum clocking for PCI Express, both ends of the link partners should use the same reference clock. For best results, a source without significant unintended modulation must be used.

The spread spectrum clocking cannot be used if the same SerDes reference clock is shared with other non-spread spectrum supported protocols. For example, if the spread spectrum clocking is desired on a SerDes reference clock for PCI Express and the same reference clock is used for any other protocol such as SGMII/SRIO due to the SerDes lane usage mapping option, spread spectrum clocking cannot be used at all.

Table 46. SerDes Spread Spectrum Clock Source Recommendations

At recommended operating conditions. See Table 3.

| Parameter            | Min | Max  | Unit | Notes |
|----------------------|-----|------|------|-------|
| Frequency modulation | 30  | 33   | kHz  | _     |
| Frequency spread     | +0  | -0.5 | %    | 1     |

#### Note:

1. Only down spreading is allowed.

### 2.9.2.2 SerDes Reference Clock Receiver Characteristics

The following figure shows a receiver reference diagram of the SerDes reference clocks.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0



Figure 39. Receiver of SerDes Reference Clocks

The characteristics of the clock signals are as follows:

- The supply voltage requirements for XV<sub>DD</sub> are as specified in Table 3.
- The SerDes reference clock receiver reference circuit structure is as follows:
  - The SD\_REF\_CLK and SD\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 39. Each differential clock input (SD\_REF\_CLK or SD\_REF\_CLK) has a 50-Ω termination to SCOREGND followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. See the differential mode and single-ended mode description below for further detailed requirements.
- The maximum average current requirement that also determines the common mode voltage range
  - When the SerDes reference clock differential inputs are DC-coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA because the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V ÷ 50 = 8 mA) while the minimum common mode input level is 0.1 V above SCOREGND. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV.
  - If the device driving the SD\_REF\_CLK and  $\overline{\text{SD}_{REF}_{CLK}}$  inputs cannot drive 50  $\Omega$  to SCOREGND DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip.
- The input amplitude requirement
  - This requirement is described in detail in the following sections.

# 2.9.2.3 DC Level Requirement for SerDes Reference Clocks

The DC level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below.

- Differential mode
  - The input amplitude of the differential clock must be between 400 and 1600 mV differential peak-peak (or between 200 and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-or AC-coupled connections.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

— For external DC-coupled connection, as described in Section 2.9.2.2, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 and 400 mV. The following figure shows the SerDes reference clock input requirement for DC-coupled connection scheme.



Figure 40. Differential Reference Clock Input DC Requirements (External DC-Coupled)

— For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SCOREGND. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SCOREGND). The following figure shows the SerDes reference clock input requirement for AC-coupled connection scheme.



Figure 41. Differential Reference Clock Input DC Requirements (External AC-Coupled)

- Single-ended mode
  - The reference clock can also be single-ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400 and 800 mV peak-peak (from V<sub>min</sub> to V<sub>max</sub>) with SD\_REF\_CLK either left unconnected or tied to ground.
  - The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 42 shows the SerDes reference clock input requirement for single-ended signaling mode.
  - To meet the input amplitude requirement, the reference clock inputs might need to be DC- or AC-coupled externally. For the best noise performance, the reference of the clock could be DC- or AC-coupled into the unused phase (\$\overline{SD\_REF\_CLK}\$) through the same source impedance as the clock input (\$\overline{SD\_REF\_CLK}\$) in use.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **High-Speed SerDes Interfaces (HSSI)**



Figure 42. Single-Ended Reference Clock Input DC Requirements

# 2.9.2.4 AC Requirements for SerDes Reference Clocks

The following table lists AC requirements for the PCI Express, SGMII, and Serial RapidIO SerDes reference clocks to be guaranteed by the customer's application design.

Table 47. SD\_REF\_CLK and SD\_REF\_CLK Input Clock Requirements

At recommended operating conditions with ScoreVDD = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                                                                                                        | Symbol                                 | Min  | Тур     | Max | Unit | Notes |
|------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------|-----|------|-------|
| SD_REF_CLK/SD_REF_CLK frequency range                                                                            | t <sub>CLK_REF</sub>                   |      | 100/125 |     | MHz  | 1     |
| SD_REF_CLK/SD_REF_CLK clock frequency tolerance                                                                  | t <sub>CLK_TOL</sub>                   | -350 | _       | 350 | ppm  | _     |
| SD_REF_CLK/SD_REF_CLK reference clock duty cycle (measured at 1.6 V)                                             | t <sub>CLK_DUTY</sub>                  | 40   | 50      | 60  | %    | 7     |
| SD_REF_CLK/SD_REF_CLK max deterministic peak-peak jitter at 10 <sup>-6</sup> BER                                 | t <sub>CLK_DJ</sub>                    | _    |         | 42  | ps   | 7     |
| SD_REF_CLK/SD_REF_CLK total reference clock jitter at 10 <sup>-6</sup> BER (peak-to-peak jitter at refClk input) | t <sub>CLK_TJ</sub>                    | _    | _       | 86  | ps   | 2, 7  |
| SD_REF_CLK/SD_REF_CLK rising/falling edge rate                                                                   | t <sub>CLKRR</sub> /t <sub>CLKFR</sub> | 1    | _       | 4   | V/ns | 3, 7  |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### Table 47. SD\_REF\_CLK and SD\_REF\_CLK Input Clock Requirements (continued)

At recommended operating conditions with ScoreVDD = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                                                                  | Symbol                | Min | Тур | Max  | Unit | Notes   |
|----------------------------------------------------------------------------|-----------------------|-----|-----|------|------|---------|
| Differential input high voltage                                            | V <sub>IH</sub>       | 200 | _   | _    | mV   | 4       |
| Differential input low voltage                                             | V <sub>IL</sub>       | _   | _   | -200 | mV   | 4       |
| Rising edge rate (SDn_REF_CLK) to falling edge rate (SDn_REF_CLK) matching | Rise-Fall<br>Matching | _   | _   | 20   | %    | 5, 6, 7 |

#### Notes:

- 1. Caution: Only 100 and 125 have been tested. In-between values will not work correctly with the rest of the system.
- 2. Limits from PCI Express CEM Rev 2.0
- 3. Measured from –200 mV to +200 mV on the differential waveform (derived from SD\_REF\_CLK minus SD\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 43.
- 4. Measurement taken from differential waveform
- 5. Measurement taken from single-ended waveform
- 6. Matching applies to rising edge for SD\_REF\_CLK and falling edge rate for SD\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SD\_REF\_CLK rising meets SD\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SD\_REF\_CLK must be compared to the fall edge rate of SD\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 44.
- 7. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing



Figure 43. Differential Measurement Points for Rise and Fall Time



Figure 44. Single-Ended Measurement Points for Rise and Fall Time Matching

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.9.2.5 SerDes Transmitter and Receiver Reference Circuits

The following figure shows the reference circuits for SerDes data lane's transmitter and receiver.



Figure 45. SerDes Transmitter and Receiver Reference Circuits

The DC and AC specification of SerDes data lanes are defined in each interface protocol section (SGMII, PCI Express, or Serial Rapid IO) in this document based on the application usage

- Section 2.6.4, "SGMII Interface Electrical Characteristics"
- Section 2.10, "PCI Express"
- Section 2.11, "Serial RapidIO (SRIO)"

Note that external AC-coupling capacitor is required for the above three serial transmission protocols with the capacitor value defined in the specification of each protocol section.

# 2.9.2.6 Clocking Dependencies

The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a  $\pm 300$  ppm tolerance.

# 2.10 PCI Express

This section describes the DC and AC electrical specifications for the PCI Express bus of the MPC8569E.

# 2.10.1 PCI Express DC Requirements for SD\_REF\_CLK and SD\_REF\_CLK

For more information, see Section 2.9.2.3, "DC Level Requirement for SerDes Reference Clocks."

# 2.10.2 PCI Express DC Physical Layer Specifications

This section contains the DC specifications for the physical layer of PCI Express on this device.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 2.10.2.1 PCI Express DC Physical Layer Transmitter Specifications

This section discusses the PCI Express DC physical layer transmitter specifications for 2.5 Gb/s.

The following table defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins.

Table 48. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output DC Specifications

At recommended operating conditions with XV<sub>DD</sub> = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                                         | Symbol                   | Min | Тур                                      | Max  | Unit | Comments                                                                                                                                                                         |
|---------------------------------------------------|--------------------------|-----|------------------------------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential peak-to-peak output voltage          | V <sub>TX-DIFFp-p</sub>  | 800 | 1000 <sup>2</sup> /<br>1100 <sup>3</sup> | 1200 | mV   | $V_{TX-DIFFp-p} = 2 \times  V_{TX-D+} - V_{TX-D-} $ See note 1.                                                                                                                  |
| De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO</sub> | 3.0 | 3.5                                      | 4.0  | dB   | Ratio of the $V_{TX\text{-DIFFp-p}}$ of the second and following bits after a transition divided by the $V_{TX\text{-DIFFp-p}}$ of the first bit after a transition. See Note 1. |
| DC differential TX impedance                      | Z <sub>TX-DIFF-DC</sub>  | 80  | 100                                      | 120  | Ω    | TX DC Differential mode Low Impedance                                                                                                                                            |
| Transmitter DC impedance                          | Z <sub>TX-DC</sub>       | 40  | 50                                       | 60   | Ω    | Required TX D+ as well as D– DC Impedance during all states                                                                                                                      |

#### Note

- Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 46 and measured over any 250 consecutive TX UIs.
- 2. Typ- $V_{TX-DIFFp-p}$  with  $XV_{DD} = 1.0 \text{ V}$
- 3. Typ- $V_{TX-DIFFp-p}$  with  $XV_{DD} = 1.1 \text{ V}$

# 2.10.2.2 PCI Express DC Physical Layer Receiver Specifications

This section discusses the PCI Express DC physical layer receiver specifications for 2.5 Gb/s

The following table defines the DC specifications for the PCI Express (2.5 Gb/s) differential input at all receivers (RXs). The parameters are specified at the component pins.

Table 49. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input DC Specifications

At recommended operating conditions with ScoreVDD = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                                     | Symbol                  | Min | Тур | Max  | Unit | Comments                                                          |
|-----------------------------------------------|-------------------------|-----|-----|------|------|-------------------------------------------------------------------|
| Differential input<br>peak-to-peak<br>voltage | V <sub>RX-DIFFp-p</sub> | 175 | _   | 1200 | mV   | $V_{RX-DIFFp-p} = 2 \times  V_{RX-D+} - V_{RX-D-} $ . See note 1. |
| DC differential input impedance               | Z <sub>RX-DIFF-DC</sub> | 80  | 100 | 120  | Ω    | RX DC Differential mode impedance. See Note 2.                    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **PCI Express**

#### Table 49. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input DC Specifications (continued)

At recommended operating conditions with ScoreVDD = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                             | Symbol                               | Min | Тур | Max | Unit | Comments                                                                                                    |
|---------------------------------------|--------------------------------------|-----|-----|-----|------|-------------------------------------------------------------------------------------------------------------|
| DC input impedance                    | Z <sub>RX-DC</sub>                   | 40  | 50  | 60  | Ω    | Required RX D+ as well as D– DC impedance (50 ± 20% tolerance). See Notes 1 and 2.                          |
| Powered down<br>DC input<br>impedance | Z <sub>RX-HIGH-IMP-DC</sub>          | 50  | _   | _   |      | Required RX D+ as well as D– DC Impedance when the receiver terminations do not have power. See Note 3.     |
| Electrical idle detect threshold      | V <sub>RX-IDLE-DET-</sub><br>DIFFp-p | 65  | _   | 175 | mV   | $V_{RX-IDLE-DET-DIFFp-p} = 2 \times  V_{RX-D+} - V_{RX-D-} .$ Measured at the package pins of the receiver. |

#### Notes:

- 1. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 46 must be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 3. The RX DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit will not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.

# 2.10.3 PCI Express AC Physical Layer Specifications

This section contains the DC specifications for the physical layer of PCI Express on this device.

# 2.10.3.1 PCI Express AC Physical Layer Transmitter Specifications

This section discusses the PCI Express AC physical layer transmitter specifications for 2.5 Gb/s.

The following table defines the PCI Express (2.5Gb/s) AC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

### Table 50. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output AC Specifications

At recommended operating conditions with XV<sub>DD</sub> = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                                                                    | Symbol                                       | Min    | Тур    | Max    | Unit | Comments                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------|----------------------------------------------|--------|--------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Unit Interval                                                                | UI                                           | 399.88 | 400.00 | 400.12 | ps   | Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. See Note 1.                                                                                                                                                                                                                                                                |
| Minimum TX eye width                                                         | T <sub>TX-EYE</sub>                          | 0.70   | _      | _      | UI   | The maximum transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI. See Notes 2 and 3.                                                                                                                                                                                                                                                         |
| Maximum time between the jitter median and maximum deviation from the median | T <sub>TX-EYE-MEDIAN-</sub><br>to-MAX-JITTER | _      | _      | 0.15   | UI   | Jitter is defined as the measurement variation of the crossing points ( $V_{TX\text{-DIFFp-p}} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2 and 3. |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### Table 50. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output AC Specifications (continued)

At recommended operating conditions with XV<sub>DD</sub> = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter             | Symbol          | Min | Тур | Max | Unit | Comments                                                                                                                                      |
|-----------------------|-----------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| AC-coupling capacitor | C <sub>TX</sub> | 75  |     | 200 |      | All transmitters are AC-coupled. The AC-coupling is required either within the media or within the transmitting component itself. See Note 4. |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 46 and measured over any 250 consecutive TX UIs.
- 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The MPC8569E SerDes transmitter does not have CTX built-in. An external AC-coupling capacitor is required.

### 2.10.3.2 PCI Express AC Physical Layer Receiver Specifications

This section discusses the PCI Express AC physical layer receiver specifications for 2.5 Gb/s.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **PCI Express**

The following table defines the AC specifications for the PCI Express (2.5 Gb/s) differential input at all receivers (RXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

### Table 51. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input AC Specifications

At recommended operating conditions with ScoreVDD = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                                                                     | Symbol                                       | Min    | Тур    | Max    | Unit | Comments                                                                                                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------------------------------|----------------------------------------------|--------|--------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Unit interval                                                                 | UI                                           | 399.88 | 400.00 | 400.12 | ps   | Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. See Note 1.                                                                                                                                                                                                                                                           |
| Minimum<br>receiver eye<br>width                                              | T <sub>RX-EYE</sub>                          | 0.4    | _      | _      | UI   | The maximum interconnect media and transmitter jitter that can be tolerated by the receiver can be derived as $T_{\text{RX-MAX-JITTER}} = 1 - T_{\text{RX-EYE}} = 0.6 \text{ UI. See Notes 2 and 3.}$                                                                                                                                                                 |
| Maximum time between the jitter median and maximum deviation from the median. | T <sub>RX-EYE-MEDIA</sub><br>N-to-MAX-JITTER | 1      | _      | 0.3    | UI   | Jitter is defined as the measurement variation of the crossing points ( $V_{RX-DIFFp-p}=0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2, 3, and 4. |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 46 must be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 2.10.4 Compliance Test and Measurement Load

The AC timing and voltage parameters must be verified at the measurement point. The package pins of the device must be connected to the test/measurement load within 0.2 inches of that load, as shown in the following figure.

#### **NOTE**

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D- package pins.



Figure 46. Compliance Test/Measurement Load

# 2.11 Serial RapidIO (SRIO)

This section describes the DC and AC electrical specifications for the Serial RapidIO interface of the MPC8569E, for the LP-serial physical layer. The electrical specifications cover both single- and multiple-lane links. Two transmitters (short and long run) and a single receiver are specified for each of three baud rates, 1.25, 2.50, and 3.125 GBaud.

Two transmitter specifications allow for solutions ranging from simple board-to-board interconnect to driving two connectors across a backplane. A single receiver specification is given that will accept signals from both the short- and long-run transmitter specifications.

The short-run transmitter must be used mainly for chip-to-chip connections on either the same printed-circuit board or across a single connector. This covers the case where connections are made to a mezzanine (daughter) card. The minimum swings of the short-run specification reduce the overall power used by the transceivers.

The long-run transmitter specifications use larger voltage swings that are capable of driving signals across backplanes. This allows a user to drive signals across two connectors and a backplane. The specifications allow a distance of at least 50 cm at all baud rates.

All unit intervals are specified with a tolerance of  $\pm 100$  ppm. The worst case frequency difference between any transmit and receive clock is 200 ppm.

To ensure interoperability between drivers and receivers of different vendors and technologies, AC-coupling at the receiver input must be used. Signal Definitions

# 2.11.1 Signal Definitions

This section defines terms used in the description and specification of differential signals used by the LP-Serial links. Figure 47 shows how the signals are defined. The figures show waveforms for either a transmitter output (TD and  $\overline{\text{TD}}$ ) or a receiver input

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### Serial RapidIO (SRIO)

(RD and  $\overline{RD}$ ). Each signal swings between A volts and B volts where A > B. Using these waveforms, the definitions are as follows:

- 1. The transmitter output signals and the receiver input signals TD,  $\overline{\text{TD}}$ , RD, and  $\overline{\text{RD}}$  each have a peak-to-peak swing of A B volts
- 2. The differential output signal of the transmitter,  $V_{OD}$ , is defined as  $V_{TD} V_{\overline{TD}}$
- 3. The differential input signal of the receiver,  $V_{ID}$ , is defined as  $V_{RD} V_{\overline{RD}}$
- 4. The differential output signal of the transmitter and the differential input signal of the receiver each range from A B to –(A B) volts
- 5. The peak value of the differential transmitter output signal and the differential receiver input signal is A B volts
- 6. The peak-to-peak value of the differential transmitter output signal and the differential receiver input signal is 2 × (A − B) volts



Figure 47. Differential Peak-Peak Voltage of Transmitter or Receiver

To illustrate these definitions using real values, consider the case of a CML (current mode logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and  $\overline{\text{TD}}$ , has a swing that goes between 2.5 and 2.0 V. Using these values, the peak-to-peak voltage swing of the signals TD and  $\overline{\text{TD}}$  is 500 mV p-p. The differential output signal ranges between 500 and -500 mV. The peak differential voltage is 500 mV. The peak-to-peak differential voltage is 1000 mV p-p.

# 2.11.2 Equalization

With the use of high speed serial links, the interconnect media will cause degradation of the signal at the receiver. Effects such as inter-symbol interference (ISI) or data dependent jitter are produced. This loss can be large enough to degrade the eye opening at the receiver beyond what is allowed in the specification. To negate a portion of these effects, equalization can be used. The most common equalization techniques that can be used are:

- Pre-emphasis on the transmitter
- A passive high pass filter network placed at the receiver. This is often referred to as passive equalization.
- The use of active circuits in the receiver. This is often referred to as adaptive equalization.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 2.11.3 DC Requirements for Serial RapidIO

This section explains the DC requirements for the Serial RapidIO interface.

# 2.11.3.1 DC Requirements for Serial RapidIO SD\_REF\_CLK and SD\_REF\_CLK

The characteristics and DC requirements of the separate SerDes reference clocks of the SRIO interface are described in Section 2.9.2.3, "DC Level Requirement for SerDes Reference Clocks."

### 2.11.3.2 DC Serial RapidIO Timing Transmitter Specifications

The LP-serial transmitter electrical and timing specifications are given in the following sections.

The differential return loss, S11, of the transmitter in each case are better than the following:

- $-10 \text{ dB for (Baud Frequency)} \div 10 < \text{Freq(f)} < 625 \text{ MHz}$
- -10 dB + 10log(f ÷ 625 MHz) dB for 625 MHz ≤Freq(f) ≤Baud Frequency

The reference impedance for the differential return loss measurements is 100- $\Omega$  resistive. Differential return loss includes contributions from on-chip circuitry, chip packaging, and any off-chip components related to the driver. The output impedance requirement applies to all valid output levels.

It is recommended that the 20%–80% rise/fall time of the transmitter, as measured at the transmitter output, in each case have a minimum value 60 ps.

It is recommended that the timing skew at the output of an LP-serial transmitter between the two signals that comprise a differential pair not exceed 25 ps at 1.25 GB, 20 ps at 2.50 GB, and 15 ps at 3.125 GB.

The following table defines the serial RapidIO transmitter DC specifications.

Table 52. SRIO Transmitter DC Timing Specifications—1.25, 2.5, and 3.125 GBauds

At recommended operating conditions with  $XV_{DD}$  = 1.0 V ± 3%. and 1.1 V ± 3%

| Parameter                             | Symbol              | Min   | Тур | Max  | Unit   | Notes |
|---------------------------------------|---------------------|-------|-----|------|--------|-------|
| Output voltage                        | V <sub>O</sub>      | -0.40 | _   | 2.30 | V      | 1     |
| Long-run differential output voltage  | V <sub>DIFFPP</sub> | 800   | _   | 1600 | mV p-p | _     |
| Short-run differential output voltage | V <sub>DIFFPP</sub> | 500   | _   | 1000 | mV p-p | _     |

#### Note:

# 2.11.3.3 DC Serial RapidIO Receiver Specifications

The LP-serial receiver electrical and timing specifications are given in the following sections.

Receiver input impedance shall result in a differential return loss better that 10 dB and a common mode return loss better than 6 dB from 100 MHz to  $(0.8) \times$  (baud frequency). This includes contributions from on-chip circuitry, the chip package, and any off-chip components related to the receiver. AC coupling components are included in this requirement. The reference impedance for return loss measurements is  $100-\Omega$  resistive for differential return loss and  $25-\Omega$  resistive for common mode.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

<sup>1.</sup> Voltage relative to COMMON of either signal comprising a differential pair.

#### Serial RapidIO (SRIO)

The following table defines the serial RapidIO receiver DC specifications.

#### Table 53. SRIO Receiver DC Timing Specifications—1.25 GBaud, 2.5 GBaud, 3.125 GBaud

At recommended operating conditions with ScoreVDD = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%.

| Parameter                  | Symbol          | Min | Тур | Max  | Unit   | Notes |
|----------------------------|-----------------|-----|-----|------|--------|-------|
| Differential input voltage | V <sub>IN</sub> | 200 | _   | 1600 | mV p-p | 1     |

#### Note:

# 2.11.4 AC Requirements for Serial RapidIO

This section explains the AC requirements for the Serial RapidIO interface.

# 2.11.4.1 AC Requirements for Serial RapidIO SD\_REF\_CLK and SD\_REF\_CLK

Note that the Serial RapidIO clock requirements for SD*n*\_REF\_CLK and SD*n*\_REF\_CLK are intended to be used within the clocking guidelines specified by Section 2.9.2.4, "AC Requirements for SerDes Reference Clocks."

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

<sup>1.</sup> Measured at receiver

# 2.11.4.2 AC Requirements for Serial RapidIO Transmitter

The following table defines the transmitter AC specifications for the Serial RapidIO. The AC timing specifications do not include RefClk jitter

### **Table 54. SRIO Transmitter AC Timing Specifications**

At recommended operating conditions with XV<sub>DD</sub> = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                  | Symbol         | Min          | Typical | Max          | Unit   | Notes |
|----------------------------|----------------|--------------|---------|--------------|--------|-------|
| Deterministic jitter       | $J_D$          | _            | _       | 0.17         | UI p-p | _     |
| Total jitter               | J <sub>T</sub> | _            | _       | 0.35         | UI p-p | _     |
| Unit Interval: 1.25 GBaud  | UI             | 800 – 100ppm | 800     | 800 + 100ppm | ps     | _     |
| Unit Interval: 2.5 GBaud   | UI             | 400 – 100ppm | 400     | 400 + 100ppm | ps     | _     |
| Unit Interval: 3.125 GBaud | UI             | 320 – 100ppm | 320     | 320 + 100ppm | ps     | _     |

The following table defines the receiver AC specifications for Serial RapidIO. The AC timing specifications do not include RefClk jitter.

### **Table 55. SRIO Receiver AC Timing Specifications**

At recommended operating conditions with ScoreVDD = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%.

| Parameter                                          | Symbol         | Min          | Typical | Max               | Unit   | Notes |
|----------------------------------------------------|----------------|--------------|---------|-------------------|--------|-------|
| Deterministic jitter tolerance                     | J <sub>D</sub> | 0.37         |         | _                 | UI p-p | 1, 3  |
| Combined deterministic and random jitter tolerance | $J_{DR}$       | 0.55         | _       | _                 | UI p-p | 1, 3  |
| Total jitter tolerance <sup>2</sup>                | J <sub>T</sub> | 0.65         | _       | _                 | UI p-p | 1, 3  |
| Bit error rate                                     | BER            | _            | _       | 10 <sup>-12</sup> | _      | _     |
| Unit Interval: 1.25 GBaud                          | UI             | 800 – 100ppm | 800     | 800 + 100ppm      | ps     | _     |
| Unit Interval: 2.5 GBaud                           | UI             | 400 – 100ppm | 400     | 400 + 100ppm      | ps     | _     |
| Unit Interval: 3.125 GBaud                         | UI             | 320 – 100ppm | 320     | 320 + 100ppm      | ps     | _     |

#### Notes:

- 1. Measured at receiver
- 2. Total jitter is composed of three components: deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 48. The sinusoidal jitter component is included to ensure margin for low-frequency jitter, wander, noise, crosstalk, and other variable system effects.
- 3. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0



Figure 48. Single Frequency Sinusoidal Jitter Limits

# 2.12 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces of the MPC8569E.

# 2.12.1 I<sup>2</sup>C DC Electrical Characteristics

The following table provides the DC electrical characteristics for the  $I^2C$  interface.

### Table 56. I<sup>2</sup>C DC Electrical Characteristics

For recommended operating conditions, see Table 3

| Parameter                                                           | Symbol          | Min | Max | Unit | Notes |
|---------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                  | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                   | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | $V_{OL}$        | 0   | 0.4 | V    | 2     |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### Table 56. I<sup>2</sup>C DC Electrical Characteristics (continued)

For recommended operating conditions, see Table 3

| Parameter                                                                                                                              | Symbol              | Min | Max | Unit | Notes |
|----------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|-------|
| Pulse width of spikes that must be suppressed by the input filter                                                                      | t <sub>I2KHKL</sub> | 0   | 50  | ns   | 3     |
| Input current each I/O pin (input voltage is between $0.1 \times \text{OV}_{\text{DD}}$ and $0.9 \times \text{OV}_{\text{DD}}$ (max) ) | I <sub>I</sub>      | -10 | 10  | μΑ   | 4     |
| Capacitance for each I/O pin                                                                                                           | C <sub>I</sub>      | _   | 10  | pF   | _     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.
- 2. Output voltage (open drain or open collector) condition = 3 mA sink current.
- 3. See the MPC8569E PowerQUICC III Integrated Processor Family Reference Manual for information about the digital filter used.
- 4. I/O pins obstruct the SDA and SCL lines if  ${
  m OV}_{
  m DD}$  is switched off.

# 2.12.2 I<sup>2</sup>C AC Electrical Specifications

The following table provides the AC timing parameters for the I<sup>2</sup>C interface.

### Table 57. I<sup>2</sup>C AC Timing Specifications

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%

| Parameter                                                                                    | Symbol <sup>1</sup> | Min      | Max | Unit | Notes |
|----------------------------------------------------------------------------------------------|---------------------|----------|-----|------|-------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0        | 400 | kHz  | 2     |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3      | _   | μs   | _     |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6      | _   | μs   | _     |
| Setup time for a repeated START condition                                                    | t <sub>l2SVKH</sub> | 0.6      | _   | μs   | _     |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6      | _   | μs   | _     |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100      | _   | ns   | _     |
| Data input hold time:  CBUS compatible masters  I <sup>2</sup> C bus devices                 |                     | <u>_</u> |     | μѕ   | 3     |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | _        | 0.9 | μs   | 4     |
| Setup time for STOP condition                                                                | t <sub>I2PVKH</sub> | 0.6      | _   | μs   | _     |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3      | _   | μs   | _     |

### Table 57. I<sup>2</sup>C AC Timing Specifications (continued)

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%

| Parameter                                                                       | Symbol <sup>1</sup> | Min                    | Max | Unit | Notes |
|---------------------------------------------------------------------------------|---------------------|------------------------|-----|------|-------|
| Noise margin at the LOW level for each connected device (including hysteresis)  | V <sub>NL</sub>     | 0.1 × OV <sub>DD</sub> |     | V    | _     |
| Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub>     | 0.2 × OV <sub>DD</sub> |     | V    | _     |
| Capacitive load for each bus line                                               | Cb                  | _                      | 400 | pF   | _     |

#### Notes:

- 1. The symbols used for timing specifications herein follow the pattern  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$  (reference)(state) for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)}$  (reference)(state)(signal)(state) for outputs. For example,  $t_{12DVKH}$  symbolizes  $I^2C$  timing (I2) with respect to the time data input signals (D) reaching the valid state (V) relative to the  $t_{12C}$  clock reference (K) going to the high (H) state or setup time. Also,  $t_{12SXKL}$  symbolizes  $I^2C$  timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the  $t_{12C}$  clock reference (K) going to the low (L) state or hold time. Also,  $t_{12PVKH}$  symbolizes  $I^2C$  timing (I2) for the time that the data with respect to the STOP condition (P) reaches the valid state (V) relative to the  $t_{12C}$  clock reference (K) going to the high (H) state or setup time.
- 2. The requirements for I<sup>2</sup>C frequency calculation must be followed. See Freescale application note AN2919, "Determining the I2C Frequency Divider Ratio for SCL."
- 3. As a transmitter, the MPC8659E provides a delay time of at least 300 ns for the SDA signal (referred to as the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of a START or STOP condition. When the MPC8569E acts as the I<sup>2</sup>C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the MPC8569E does not generate an unintended START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If under some rare condition, the 300 ns SDA output delay time is required for the MPC8569E as transmitter, application note AN2919, referred to in note 4 below, is recommended.
- 4. The maximum t<sub>I2OVKI</sub> must be met only if the device does not stretch the LOW period (t<sub>I2CI</sub>) of the SCL signal.

The following figure provides the AC test load for the I<sup>2</sup>C.



Figure 49. I<sup>2</sup>C AC Test Load

The following figure shows the AC timing diagram for the I<sup>2</sup>C bus.



Figure 50. I<sup>2</sup>C Bus AC Timing Diagram

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.13 **GPIO**

This section describes the DC and AC electrical characteristics for the GPIO interface.

### 2.13.1 GPIO DC Electrical Characteristics

The following table provides the DC electrical characteristics for the GPIO interface when operating from a 3.3 V supply

#### Table 58. GPIO DC Electrical Characteristics (3.3 V)

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ )        | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $OV_{IN}$  respective values found in Table 3.
- 2. The symbol  $OV_{IN}$  represents the input voltage of the supply. It is referenced in Table 3.

# 2.13.2 GPIO AC Timing Specifications

The following table provides the GPIO input and output AC timing specifications.

#### Table 59. GPIO Input AC Timing Specifications

For recommended operating conditions, see Table 3

| Parameter                       | Symbol             | Min | Unit | Notes |
|---------------------------------|--------------------|-----|------|-------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20  | ns   | 1     |

#### Notes:

1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs must be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation.

The following figure provides the AC test load for the GPIO.



Figure 51. GPIO AC Test Load

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.14 JTAG Controller

This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface.

### 2.14.1 JTAG DC Electrical Characteristics

The following table provides the JTAG DC electrical characteristics.

#### **Table 60. JTAG DC Electrical Characteristics**

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 2.14.2 JTAG AC Timing Specifications

The following table provides the JTAG AC timing specifications as defined in Figure 52 through Figure 55.

### **Table 61. JTAG AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                                         | Symbol <sup>1</sup>                  | Min | Max  | Unit | Notes |
|---------------------------------------------------|--------------------------------------|-----|------|------|-------|
| JTAG external clock frequency of operation        | $f_{ m JTG}$                         | 0   | 33.3 | MHz  | _     |
| JTAG external clock cycle time                    | t <sub>JTG</sub>                     | 30  | _    | ns   | _     |
| JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub>                  | 15  | _    | ns   | _     |
| JTAG external clock rise and fall times           | t <sub>JTGR</sub> /t <sub>JTGF</sub> | 0   | 2    | ns   | 4     |
| TRST assert time                                  | t <sub>TRST</sub>                    | 25  | _    | ns   | 2     |
| Input setup times                                 | t <sub>JTDVKH</sub>                  | 4   | _    | ns   | _     |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Table 61. JTAG AC Timing Specifications (continued)**

For recommended operating conditions, see Table 3

| Parameter           |                           | Symbol <sup>1</sup> | Min      | Max      | Unit | Notes |
|---------------------|---------------------------|---------------------|----------|----------|------|-------|
| Input hold times    |                           | t <sub>JTDXKH</sub> | 10       | _        | ns   | _     |
| Output valid times: | Boundary-scan data<br>TDO |                     | <u> </u> | 15<br>10 | ns   | 3     |
| Output hold times   |                           | t <sub>JTKLDX</sub> | 0        | _        | ns   | 3     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the invalid state (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 3. All outputs are measured from the midpoint voltage of the falling edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50- $\Omega$  load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 4. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing

The following figure provides the AC test load for TDO and the boundary-scan outputs of the device.



Figure 52. AC Test Load for the JTAG Interface

The following figure provides the JTAG clock input timing diagram.



Figure 53. JTAG Clock Input Timing Diagram

The following figure provides the TRST timing diagram.



Figure 54. TRST Timing Diagram

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Enhanced Local Bus Controller**

The following figure provides the boundary-scan timing diagram.



Figure 55. Boundary-Scan Timing Diagram

# 2.15 Enhanced Local Bus Controller

This section describes the DC and AC electrical specifications for the enhanced local bus interface of the MPC8569E.

### 2.15.1 Enhanced Local Bus DC Electrical Characteristics

The following table provides the DC electrical characteristics for the enhanced local bus interface when operating at  $BV_{DD} = 3.3 \text{ V DC}$ .

Table 62. Enhanced Local Bus DC Electrical Characteristics (3.3 V DC)

For recommended operating conditions, see Table 3

| Parameter                                                                    | Symbol          | Min | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (BV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ )      | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)          | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 3
- 2. The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 2.1.1.1, "Recommended Operating Conditions."

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The following table provides the DC electrical characteristics for the enhanced local bus interface when operating at  $BV_{DD} = 2.5 \text{ V DC}$ .

Table 63. Enhanced Local Bus DC Electrical Characteristics (2.5 V DC)

For recommended operating conditions, see Table 3

| Parameter                                                                    | Symbol          | Min  | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 1.70 | _   | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | _    | 0.7 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _    | ±40 | μΑ   | 2     |
| Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA)        | V <sub>OH</sub> | 2.0  | _   | V    | _     |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA)          | V <sub>OL</sub> | _    | 0.4 | V    | _     |

#### Note:

- 1. The min V<sub>II</sub> and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 3
- The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 2.1.1.1, "Recommended Operating Conditions."

The following table provides the DC electrical characteristics for the enhanced local bus interface when operating at  $BV_{DD} = 1.8 \text{ V DC}$ .

Table 64. Enhanced Local Bus DC Electrical Characteristics (1.8 V DC)

For recommended operating conditions, see Table 3

| Parameter                                                                    | Symbol          | Min  | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 1.25 | _   | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | _    | 0.6 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _    | ±40 | μΑ   | 2     |
| Output high voltage (BV <sub>DD</sub> = min, $I_{OH} = -0.5 \text{ mA}$ )    | V <sub>OH</sub> | 1.35 | _   | V    | _     |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)        | V <sub>OL</sub> | _    | 0.4 | V    | _     |

#### Note:

- 1. The min  $V_{\text{IL}}$  and max  $V_{\text{IH}}$  values are based on the respective min and max  $BV_{\text{IN}}$  values found in Table 3
- 2. The symbol  $V_{IN}$ , in this case, represents the  $BV_{IN}$  symbol referenced in Section 2.1.1.1, "Recommended Operating Conditions."

# 2.15.2 Enhanced Local Bus AC Electrical Specifications

This section describes the AC timing specifications for the enhanced local bus interface.

#### 2.15.2.1 Test Condition

The following figure provides the AC test load for the enhanced local bus.



Figure 56. Enhanced Local Bus AC Test Load

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Enhanced Local Bus Controller**

# 2.15.2.2 Enhanced Local Bus AC Timing Specifications for PLL Enable Mode

For PLL enable mode, all timings are relative to the rising edge of LSYNC\_IN.

The following table describes the timing specifications of the enhanced local bus interface at  $BV_{DD} = 3.3 \text{ V}$ , 2.5 V and 1.8 V for PLL enable mode.

Table 65. Enhanced Local Bus Timing Specifications (BV<sub>DD</sub> = 3.3 V 2.5 V and 1.8 V) —PLL Enabled Mode For recommended operating conditions, see Table 3

| Parameter                                                           | Symbol <sup>1</sup>                 | Min                                                              | Max | Unit                                                                     | Notes |
|---------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------|-----|--------------------------------------------------------------------------|-------|
| Enhanced local bus cycle time                                       | t <sub>LBK</sub>                    | 7.5                                                              | 12  | ns                                                                       | _     |
| Enhanced local bus duty cycle                                       | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45                                                               | 55  | %                                                                        | 5     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                | t <sub>LBKSKEW</sub>                | _                                                                | 680 | ps                                                                       | 2     |
| Input setup                                                         | t <sub>LBIVKH</sub>                 | 2                                                                | _   | ns                                                                       | _     |
| Input hold                                                          | t <sub>LBIXKH</sub>                 | 1.0                                                              | _   | ns                                                                       | _     |
| Output delay<br>(Except LALE)                                       | t <sub>LBKHOV</sub>                 | _                                                                | 3.8 | ns                                                                       | _     |
| Output hold<br>(Except LALE)                                        | t <sub>LBKHOX</sub>                 | 0.6                                                              | _   | ns                                                                       | _     |
| Enhanced local bus clock to output high impedance for LAD/LDP       | t <sub>LBKHOZ</sub>                 | _                                                                | 3.8 | ns                                                                       | 3     |
| LALE output negation to LAD/LDP output transition (LATCH hold time) | t <sub>LBONOT</sub>                 | 1 – 0.475 ns<br>(LBCR[AHD]=0)<br>½ – 0.475 ns<br>(LBCR[AHD] = 1) | _   | eLBC controller<br>clock cycle<br>(= 1 platform<br>clock cycle in<br>ns) | 4     |

#### Notes:

- 1. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN to  $BV_{DD}/2$  of the signal in question.
- 2. Skew measured between different LCLK signals at BV<sub>DD</sub>/2.
- 3. For purposes of active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. t<sub>LBONOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBONOT</sub> is determined by LBCR[AHD]. The unit is the eLBC controller clock cycle. The eLBC controller clock refers to the internal clock that runs the local bus controller, not the external LCLK. LCLK cycle = eLBC controller clock cycle × LCRR[CLKDIV]. After power on reset, LBCR[AHD] defaults to 0 and eLBC runs at maximum hold time.
- 5. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The following figure shows the AC timing diagram for PLL-enabled mode.



Figure 57. Local Bus AC Timing Diagram (PLL Enabled)

The above figure applies to all three controllers that eLBC supports: GPCM, UPM and FCM.

For input signals, the AC timing data is used directly for all three controllers.

#### **Enhanced Local Bus Controller**

For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by  $t_{acs}$  (0, ½, ½, 1, 1 + ½, 2, 3 cycles), so the final delay is  $t_{acs} + t_{LBKHOV}$ .

The following figure shows how the AC timing diagram applies to GPCM. The same principle applies to UPM and FCM.



<sup>1</sup> t<sub>addr</sub> is programmable and determined by LCRR[EADC] and ORx[EAD].

Figure 58. GPCM Output Timing Diagram (PLL Enabled)

# 2.15.2.3 Enhanced Local Bus AC Timing Specifications for PLL Bypass Mode

All output signal timings are relative to the falling edge of any LCLKs for PLL bypass mode. The external circuit must use the rising edge of the LCLKs to latch the data.

All input timings except LUPWAIT/LFRB are relative to the rising edge of LCLKs. LUPWAIT/LFRB are relative to the falling edge of LCLKs.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

 $<sup>^{2}</sup>$   $t_{arcs}$ ,  $t_{awcs}$ ,  $t_{aoe}$ ,  $t_{rc}$ ,  $t_{oen}$ ,  $t_{awe}$ ,  $t_{wc}$ ,  $t_{wen}$  are determined by ORx. Refer to reference manual.

The following table describes the timing specifications of the enhanced local bus interface at  $BV_{DD} = 3.3$ , 2.5, and 1.8 V DC with PLL disabled.

Table 66. Enhanced Local Bus Timing Specifications (BV<sub>DD</sub> = 3.3 V, 2.5 V, and 1.8 V)—PLL Bypassed For recommended operating conditions, see Table 3

| Parameter                                                           | Symbol <sup>1</sup>                 | Min                                                          | Max | Unit                                                                                | Notes |
|---------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------|-----|-------------------------------------------------------------------------------------|-------|
| Enhanced local bus cycle time                                       | t <sub>LBK</sub>                    | 12                                                           | _   | ns                                                                                  | _     |
| Enhanced local bus duty cycle                                       | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45                                                           | 55  | %                                                                                   | 6     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                | t <sub>LBKSKEW</sub>                | _                                                            | 150 | ps                                                                                  | 2     |
| Input setup<br>(except LUPWAIT/LFRB)                                | t <sub>LBIVKH</sub>                 | 6.5                                                          | _   | ns                                                                                  | _     |
| Input hold (except LUPWAIT/LFRB)                                    | t <sub>LBIXKH</sub>                 | 1                                                            | _   | ns                                                                                  | _     |
| Input setup<br>(for LUPWAIT/LFRB)                                   | t <sub>LBIVKL</sub>                 | 6.5                                                          | _   | ns                                                                                  | _     |
| Input hold<br>(for LUPWAIT/LFRB)                                    | t <sub>LBIXKL</sub>                 | 1                                                            | _   | ns                                                                                  | _     |
| Output delay<br>(Except LALE)                                       | t <sub>LBKLOV</sub>                 | _                                                            | 1.5 | ns                                                                                  | _     |
| Output hold<br>(Except LALE)                                        | t <sub>LBKLOX</sub>                 | -3.5                                                         | _   | ns                                                                                  | 5     |
| Enhanced local bus clock to output high impedance for LAD/LDP       | t <sub>LBKLOZ</sub>                 | _                                                            | 2   | ns                                                                                  | 3     |
| LALE output negation to LAD/LDP output transition (LATCH hold time) | <sup>‡</sup> LBONOT                 | 1 – 1 ns<br>(LBCR[AHD] = 0)<br>1/2 – 1 ns<br>(LBCR[AHD] = 1) | _   | eLBC<br>controller<br>clock<br>cycle<br>(=1<br>platform<br>clock<br>cycle in<br>ns) | 4     |

#### Notes:

- 1. All signals are measured from BV<sub>DD</sub>/2 of rising/falling edge of LCLK to BV<sub>DD</sub>/2 of the signal in question.
- 2. Skew measured between different LCLK signals at BV<sub>DD</sub>/2.
- 3. For purposes of active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. t<sub>LBONOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBONOT</sub> is determined by LBCR[AHD]. The unit is the eLBC controller clock cycle, which is the internal clock that runs the local bus controller, not the external LCLK. LCLK cycle = eLBC controller clock cycle × LCRR[CLKDIV]. After power on reset, LBCR[AHD] defaults to 0 and eLBC runs at maximum hold time.
- 5. Output hold is negative. This means that output transition happens earlier than the falling edge of LCLK.
- 6. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Enhanced Local Bus Controller**

The following figure shows the AC timing diagram for PLL bypass mode.



Figure 59. Enhanced Local Bus Signals (PLL Bypass Mode)

The above figure applies to all three controllers that eLBC supports: GPCM, UPM, and FCM.

For input signals, the AC timing data is used directly for all three controllers.

For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by  $t_{acs}$  (0, ½, ½, 1, 1 + ½, 1 + ½, 2, 3 cycles), so the final delay is  $t_{acs}$  +  $t_{LBKHOV}$ .

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The following figure shows how the AC timing diagram applies to GPCM in PLL bypass mode. The same principle applies to UPM and FCM.



 $<sup>^{1}</sup>$   $t_{addr}$  is programmable and determined by LCRR[EADC] and ORx[EAD].

Figure 60. GPCM Output Timing Diagram (PLL Bypass Mode)

# 2.16 Enhanced Secure Digital Host Controller (eSDHC)

This section describes the DC and AC electrical specifications for the eSDHC interface of the MPC8569E.

### 2.16.1 eSDHC DC Electrical Characteristics

The following table provides the DC electrical characteristics for the eSDHC interface of the MPC8569E.

Table 67. eSDHC Interface DC Electrical Characteristics

At recommended operating conditions with  $OV_{DD} = 3.3 \text{ V}$ 

| Characteristic      | Symbol          | Condition                                            | Min                                 | Max                                 | Unit | Notes |
|---------------------|-----------------|------------------------------------------------------|-------------------------------------|-------------------------------------|------|-------|
| Input high voltage  | V <sub>IH</sub> | _                                                    | 0.625 × OV <sub>DD</sub>            | _                                   | V    | 1     |
| Input low voltage   | V <sub>IL</sub> | _                                                    | _                                   | $0.25 \times \text{OV}_{\text{DD}}$ | V    | 1     |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 μA at<br>OV <sub>DD</sub> min | $0.75 \times \text{OV}_{\text{DD}}$ | _                                   | V    | _     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 100 μA at<br>OV <sub>DD</sub> min  | _                                   | 0.125 × OV <sub>DD</sub>            | V    | _     |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

<sup>&</sup>lt;sup>2</sup> t<sub>arcs</sub>, t<sub>awes</sub>, t<sub>aoe</sub>, t<sub>rc</sub>, t<sub>oen</sub>, t<sub>awe</sub>, t<sub>wc</sub>, t<sub>wen</sub> are determined by ORx. Refer to the MPC8569E reference manual.

#### **Enhanced Secure Digital Host Controller (eSDHC)**

#### Table 67. eSDHC Interface DC Electrical Characteristics (continued)

At recommended operating conditions with  $OV_{DD} = 3.3 \text{ V}$ 

| Characteristic               | Symbol                           | Condition                 | Min                    | Max | Unit | Notes |
|------------------------------|----------------------------------|---------------------------|------------------------|-----|------|-------|
| Output high voltage          | V <sub>OH</sub>                  | I <sub>OH</sub> = -100 μA | OV <sub>DD</sub> - 0.2 | _   | V    | 2     |
| Output low voltage           | V <sub>OL</sub>                  | I <sub>OL</sub> = 2 mA    | _                      | 0.3 | V    | 2     |
| Input/output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | _                         | -10                    | 10  | μΑ   | _     |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. Open drain mode for MMC cards only.

# 2.16.2 eSDHC AC Timing Specifications

The following table provides the eSDHC AC timing specifications as defined in Figure 61 and Figure 62.

### Table 68. eSDHC AC Timing Specifications

At recommended operating conditions with OV<sub>DD</sub> = 3.3 V

| Parameter                                                                                 | Symbol <sup>1</sup>                         | Min  | Max            | Unit | Notes   |
|-------------------------------------------------------------------------------------------|---------------------------------------------|------|----------------|------|---------|
| SD_CLK clock frequency: SD/SDIO full speed/high speed mode MMC full speed/high speed mode | f <sub>SHSCK</sub>                          | 0    | 25/50<br>20/52 | MHz  | 2, 4    |
| SD_CLK clock low time—High speed/Full speed mode                                          | t <sub>SHSCKL</sub>                         | 7/10 | _              | ns   | 4       |
| SD_CLK clock high time—High speed/Full speed mode                                         | t <sub>SHSCKH</sub>                         | 7/10 | _              | ns   | 4       |
| SD_CLK clock rise and fall times                                                          | t <sub>SHSCKR/</sub><br>t <sub>SHSCKF</sub> | _    | 3              | ns   | 4, 5    |
| Input setup times: SD_CMD, SD_DATx, SD_CD to SD_CLK                                       | t <sub>SHSIVKH</sub>                        | 3.7  | _              | ns   | 3, 4, 6 |
| Input hold times: SD_CMD, SD_DATx, SD_CD to SD_CLK                                        | t <sub>SHSIXKH</sub>                        | 2.5  | _              | ns   | 4, 6    |
| Output delay time: SD_CLK to SD_CMD, SD_DATx valid                                        | t <sub>SHSKHOV</sub>                        | -3   | 3              | ns   | 4, 6    |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern t<sub>(first three letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first three letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>FHSKHOV</sub> symbolizes eSDHC high speed mode device timing (SHS) clock reference (K) going to the high (H) state, with respect to the output (O) reaching the invalid state (X) or output hold time. Note that in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. In full speed mode, clock frequency value can be 0–25 MHz for a SD/SDIO card and 0–20 MHz for a MMC card. In high speed mode, clock frequency value can be 0–50 MHz for a SD/SDIO card and 0–52 MHz for a MMC card.
- To satisfy setup timing, one way board routing delay between Host and Card, on SD\_CLK, SD\_CMD and SD\_DATx should not exceed 0.65ns.
- 4. Ccard  $\leq 0$  pF, (1 card) and  $C_L = C_{BUS} + C_{HOST} + C_{CARD} \leq 40$  pF.
- 5. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.
- 6. The parameter values apply to both full speed and high speed modes.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The following figure provides the eSDHC clock input timing diagram.



Figure 61. eSDHC Clock Input Timing Diagram

The following figure provides the data and command input/output timing diagram.



Figure 62. eSDHC Data and Command Input/Output Timing Diagram Referenced to Clock

## 2.17 Timers

This section describes the DC and AC electrical specifications for the timers of the MPC8569E.

## 2.17.1 Timers DC Electrical Characteristics

The following table provides the timers DC electrical characteristics.

**Table 69. Timers DC Electrical Characteristics** 

For recommended operating conditions, see Table 3

| Parameter                                                               | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                      | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                       | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OVIN = 0 V or OVIN = OVDD)                               | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ ) | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)     | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. The min  $V_{\text{IL}}$  and max  $V_{\text{IH}}$  values are based on the respective min and max  $OV_{\text{IN}}$  values found in Table 3.
- 2. The symbol  ${\rm OV}_{\rm IN}$  represents the input voltage of the supply. It is referenced in Table 3.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

## 2.17.2 Timers AC Timing Specifications

The following table provides the timers input and output AC timing specifications.

### Table 70. Timers Input AC Timing Specifications

For recommended operating conditions, see Table 3

| Parameter                         | Symbol             | Тур | Unit | Notes |
|-----------------------------------|--------------------|-----|------|-------|
| Timers inputs—minimum pulse width | t <sub>TIWID</sub> | 20  | ns   | 1, 2  |

#### Notes:

- 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.
- 2. Timers inputs and outputs are asynchronous to any visible clock. Timers outputs must be synchronized before use by any external synchronous logic. Timers inputs are required to be valid for at least t<sub>TIWID</sub> ns to ensure proper operation.

The following figure provides the AC test load for the timers.



Figure 63. Timers AC Test Load

## 2.18 Programmable Interrupt Controller (PIC)

This section describes the DC and AC electrical specifications for the PIC of the MPC8569E.

## 2.18.1 PIC DC Electrical Characteristics

The following table provides the DC electrical characteristics for the external interrupt pins  $\overline{IRQ}[0:6]$ ,  $\overline{IRQ}[8:11]$  and  $\overline{IRQ}_{-}OUT$  of the PIC, as well as the port interrupts of the QUICC Engine block.

### **Table 71. PIC DC Electrical Characteristics**

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μА   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.
- 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

## 2.18.2 PIC AC Timing Specifications

The following table provides the PIC input and output AC timing specifications.

### **Table 72. PIC Input AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                      | Symbol             | Min | Max | Unit   | Notes |
|--------------------------------|--------------------|-----|-----|--------|-------|
| PIC inputs—minimum pulse width | t <sub>PIWID</sub> | 3   | _   | SYSCLK | 1     |

#### Note:

 PIC inputs and outputs are asynchronous to any visible clock. PIC outputs must be synchronized before use by any external synchronous logic. PIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge-triggered mode.

## 2.19 SPI Interface

This section describes the SPI DC and AC electrical specifications of the MPC8569E.

## 2.19.1 SPI DC Electrical Characteristics

The following table provides the SPI DC electrical characteristics.

### **Table 73. SPI DC Electrical Characteristics**

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.
- 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

## 2.19.2 SPI AC Timing Specifications

The following table and provide the SPI input and output AC timing specifications.

### Table 74. SPI AC Timing Specifications

For recommended operating conditions, see Table 3

| Parameter                                            | Symbol <sup>1</sup> | Min | Max | Unit | Note |
|------------------------------------------------------|---------------------|-----|-----|------|------|
| SPI outputs valid—Master mode (internal clock) delay | t <sub>NIKHOV</sub> | _   | 6   | ns   | 2    |
| SPI outputs hold—Master mode (internal clock) delay  | t <sub>NIKHOX</sub> | 0.5 | _   | ns   | 2    |
| SPI outputs valid—Slave mode (external clock) delay  | t <sub>NEKHOV</sub> | _   | 9   | ns   | 2    |
| SPI outputs hold—Slave mode (external clock) delay   | t <sub>NEKHOX</sub> | 2   | _   | ns   | 2    |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### Table 74. SPI AC Timing Specifications (continued)

For recommended operating conditions, see Table 3

| Parameter                                                | Symbol <sup>1</sup> | Min | Max | Unit | Note |
|----------------------------------------------------------|---------------------|-----|-----|------|------|
| SPI inputs—Master mode (internal clock) input setup time | t <sub>NIIVKH</sub> | 4   | _   | ns   | _    |
| SPI inputs—Master mode (internal clock) input hold time  | t <sub>NIIXKH</sub> | 0   | _   | ns   | _    |
| SPI inputs—Slave mode (external clock) input setup time  | t <sub>NEIVKH</sub> | 4   | _   | ns   | _    |
| SPI inputs—Slave mode (external clock) input hold time   | t <sub>NEIXKH</sub> | 2   | _   | ns   | _    |

#### Note:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOX</sub> symbolizes the internal timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X).
- Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

The following figure provides the AC test load for the SPI.



Figure 64. SPI AC Test Load

Figure 65 and Figure 66 represent the AC timing from Table 74. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

The following figure shows the SPI timing in slave mode (external clock).



Note: The clock edge is selectable on SPI.

Figure 65. SPI AC Timing in Slave Mode (External Clock) Diagram

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

The following figure shows the SPI timing in master mode (internal clock).



Figure 66. SPI AC Timing in Master Mode (Internal Clock) Diagram

## 2.20 TDM/SI

This section describes the DC and AC electrical specifications for the time-division-multiplexed and serial interface of the MPC8569E.

## 2.20.1 TDM/SI DC Electrical Characteristics

The following table provides the DC electrical characteristics for the MPC8569E TDM/SI.

Table 75. TDM/SI DC Electrical Characteristics

| Characteristic                                                        | Symbol          | Min  | Max                    | Unit | Notes |
|-----------------------------------------------------------------------|-----------------|------|------------------------|------|-------|
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4  | _                      | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)   | V <sub>OL</sub> | _    | 0.4                    | V    | _     |
| Input high voltage                                                    | V <sub>IH</sub> | 2.0  | OV <sub>DD</sub> + 0.3 | V    | _     |
| Input low voltage                                                     | V <sub>IL</sub> | -0.3 | 0.8                    | V    | _     |
| Input current (0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> )               | I <sub>IN</sub> | _    | ±40                    | μΑ   | 1     |

#### Note:

## 2.20.2 TDM/SI AC Timing Specifications

The following table provides the TDM/SI input and output AC timing specifications.

## NOTE: Rise/Fall Time on QE Input Pins

The rise / fall time on QE input pins should not exceed 5ns. This must be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of Vcc; fall time refers to transitions from 90% to 10% of Vcc.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

<sup>1.</sup> The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> referenced in Table 2 and Table 3.

Table 76. TDM/SI AC Timing Specifications<sup>1</sup>

| Characteristic                                | Symbol <sup>2</sup> | Min | Max | Unit |
|-----------------------------------------------|---------------------|-----|-----|------|
| TDM/SI outputs—External clock delay           | t <sub>SEKHOV</sub> | 2   | 11  | ns   |
| TDM/SI outputs—External clock High Impedance  | t <sub>SEKHOX</sub> | 2   | 10  | ns   |
| TDM/SI inputs—External clock input setup time | t <sub>SEIVKH</sub> | 5   | _   | ns   |
| TDM/SI inputs—External clock input hold time  | t <sub>SEIXKH</sub> | 2   | _   | ns   |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. The symbols used for timing specifications follow the pattern  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$  for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$  for outputs. For example,  $t_{SEKHOX}$  symbolizes the TDM/SI outputs external timing (SE) for the time  $t_{TDM/SI}$  memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).

The following figure provides the AC test load for the TDM/SI.



Figure 67. TDM/SI AC Test Load

The below figure represents the AC timing from Table 76. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. The following figure shows the TDM/SI timing with external clock.



Note: The clock edge is selectable on TDM/SI.

Figure 68. TDM/SI AC Timing (External Clock) Diagram

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

### 2.21 USB Interface

This section provides the AC and DC electrical specifications for the USB interface of the MPC8569E.

## 2.21.1 USB DC Electrical Characteristics

The following table provides the USB DC electrical characteristics.

### **Table 77. USB DC Electrical Characteristics**

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ )        | V <sub>OH</sub> | 2.8 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.3 | V    | _     |
| Differential input sensitivity                                                 | V <sub>DI</sub> | 0.2 | _   | V    | 3     |
| Differential common mode range                                                 | V <sub>CM</sub> | 0.8 | 2.5 | V    | 3     |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. The symbol  $OV_{IN}$  represents the input voltage of the supply. It is referenced in Table 3.
- 3. Applies to low/full speed

## 2.21.2 USB AC Electrical Specifications

The following table describes the general USB timing specifications.

#### **Table 78. USB General Timing Parameters**

For recommended operating conditions, see Table 3

| Parameter                    | Symbol <sup>1</sup> | Min    | Max | Unit | Notes                       |
|------------------------------|---------------------|--------|-----|------|-----------------------------|
| USB clock cycle time         | t <sub>usck</sub>   | 20.83  | _   | ns   | Full speed 48 MHz           |
| USB clock cycle time         | t <sub>USCK</sub>   | 166.67 | _   | ns   | Low speed 6 MHz             |
| Skew between TXP and TXN     | t <sub>USTSPN</sub> | _      | 5   | ns   | 2                           |
| Skew among RXP, RXN, and RXD | tusrspnd            | _      | 10  | ns   | Full-speed transitions,     |
| Skew among RXP, RXN, and RXD | t <sub>USRPND</sub> | _      | 100 | ns   | Low-speed transitions,<br>2 |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern  $t_{(first\ two\ letters\ of\ functional\ block)(state)(signal)}$  for receive signals and  $t_{(first\ two\ letters\ of\ functional\ block)(state)(signal)}$  for transmit signals. For example,  $t_{USRSPND}$  symbolizes USB timing (US) for the USB receive signals skew (RS) among RXP, RXN, and RXD (PND). Also,  $t_{USTSPN}$  symbolizes USB timing (US) for the USB transmit signals skew (TS) between TXP and TXN (PN).
- 2. Skew measurements are done at OV<sub>DD</sub>/2 of the rising or falling edge of the signals.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **UTOPIA/POS Interface**

The following figure provide the AC test load for the USB.



Figure 69. USB AC Test Load

## 2.22 UTOPIA/POS Interface

This section describes the DC and AC electrical specifications for the UTOPIA interface.

## 2.22.1 UTOPIA/POS DC Electrical Characteristics

The following table provides the DC electrical characteristics.

### Table 79. UTOPIA/POS DC Electrical Characteristics

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

## 2.22.2 UTOPIA/POS AC Timing Specifications

The following table provides the UTOPIA/POS input and output AC timing specifications.

## Table 80. UTOPIA/POS AC Timing Specifications<sup>1</sup>

| Characteristic                                    | Symbol <sup>2</sup> | Min | Max  | Unit |
|---------------------------------------------------|---------------------|-----|------|------|
| UTOPIA/POS outputs—Internal clock delay           | t <sub>UIKHOV</sub> | 0   | 8.0  | ns   |
| UTOPIA/POS outputs—External clock delay           | t <sub>UEKHOV</sub> | 1.0 | 10.0 | ns   |
| UTOPIA/POS outputs—Internal clock high Impedance  | t <sub>UIKHOX</sub> | 0   | 8.0  | ns   |
| UTOPIA/POS outputs—External clock high impedance  | t <sub>UEKHOX</sub> | 1.0 | 10.0 | ns   |
| UTOPIA/POS inputs—Internal clock input setup time | t <sub>UIIVKH</sub> | 6.4 | _    | ns   |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

| Table 80. UTOPIA/POS AC Timing Specifications <sup>1</sup> (continue | Table 80. | <b>UTOPIA/POS</b> | <b>AC Timing</b> | Specifications <sup>1</sup> | (continued |
|----------------------------------------------------------------------|-----------|-------------------|------------------|-----------------------------|------------|
|----------------------------------------------------------------------|-----------|-------------------|------------------|-----------------------------|------------|

| Characteristic                                    | Symbol <sup>2</sup> | Min | Max | Unit |
|---------------------------------------------------|---------------------|-----|-----|------|
| UTOPIA/POS inputs—External clock input setup time | t <sub>UEIVKH</sub> | 4.0 | _   | ns   |
| UTOPIA/POS inputs—Internal clock input hold time  | t <sub>UIIXKH</sub> | 0   | _   | ns   |
| UTOPIA/POS inputs—External clock input hold time  | t <sub>UEIXKH</sub> | 1.2 |     | ns   |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. The symbols used for timing specifications follow the pattern  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$  for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)}$  for outputs. For example,  $t_{UIKHOX}$  symbolizes the UTOPIA/POS outputs internal timing (UI) for the time  $t_{Utopia}$  memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).

The following figure provides the AC test load for the UTOPIA/POS.



Figure 70. UTOPIA/POS AC Test Load

Figure 71 and Figure 72 represent the AC timing from Table 80. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

The following figure shows the UTOPIA/POS timing with external clock.



Figure 71. UTOPIA/POS AC Timing (External Clock) Diagram

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### **Thermal Characteristics**

The following figure shows the UTOPIA/POS timing with internal clock.



Figure 72. UTOPIA/POS AC Timing (Internal Clock) Diagram

## 3 Thermal

This section describes the thermal specifications of the MPC8569E.

## 3.1 Thermal Characteristics

The following table provides the package thermal characteristics of the MPC8569E.

Characteristic **JEDEC Board** Symbol Value Unit **Notes** Junction-to-ambient Natural Convection Single layer board (1s) 16 ° C/W 1, 2  $R_{\theta JA}$ Junction-to-ambient Natural Convection ° C/W Four layer board (2s2p) 12 1, 2  $R_{\theta JA}$ ° C/W Junction-to-ambient (at 200 ft/min) Single layer board (1s)  $R_{\theta JA}$ 12 1, 2 9 ° C/W Junction-to-ambient (at 200 ft/min) Four layer board (2s2p)  $R_{\theta JA}$ 1, 2 5 Junction-to-board thermal  $\mathsf{R}_{\theta\mathsf{JB}}$ ° C/W 3  $\mathsf{R}_{\theta\mathsf{JC}}$ 1.0 ° C/W 4 Junction-to-case thermal

**Table 81. Package Thermal Characteristics** 

#### Notes:

- Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 and JESD51-6 with the board (JESD51-9) horizontal.
- 3. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 4. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

## 3.2 Recommended Thermal Model

Information about Flotherm models of the package or thermal data not available in this document can be obtained from your local Freescale sales office.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

## 3.3 Thermal Management Information

This section provides thermal management information for the flip chip plastic ball grid array (FC-PBGA) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design—the heat sink, airflow, and thermal interface material.

The recommended attachment method to the heat sink is illustrated in the following figure. The heat sink must be attached to the printed-circuit board with the spring force centered over the package. This spring force should not exceed 10 pounds force (45 Newtons).



Figure 73. Package Exploded Cross-Sectional View

The system board designer can choose among several types of commercially-available heat sinks to determine the appropriate one to place on the device. Ultimately, the final selection of an appropriate heat sink depends on factors such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost.

## 3.3.1 Internal Package Conduction Resistance

For the package, the intrinsic internal conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-board thermal resistance

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### Package Parameters for the MPC8569E

The following figure depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



Figure 74. Package with Heat Sink Mounted to a Printed-Circuit Board

The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and the heat sink attach material (or thermal interface material), and to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms.

## 3.3.2 Thermal Interface Materials

A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. The performance of thermal interface materials improves with increased contact pressure; this performance characteristic chart is generally provided by the thermal interface vendor. The recommended method of mounting heat sinks on the package is by means of a spring clip attachment to the printed-circuit board (see Figure 73).

The system board designer can choose among several types of commercially-available thermal interface materials.

# 4 Package Description

The following section describes the detailed content and mechanical description of the package.

## 4.1 Package Parameters for the MPC8569E

The following table provides the package parameters for the FC-PBGA. The package type is  $29 \text{ mm} \times 29 \text{ mm}$ , 783 plastic ball grid array (FC-PBGA).

 Parameter
 PBGA

 Package outline
 29 mm × 29 mm

**Table 82. Package Parameters** 

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

## Package Parameters for the MPC8569E

**Table 82. Package Parameters (continued)** 

| Parameter               | PBGA                         |
|-------------------------|------------------------------|
| Interconnects           | 783                          |
| Ball pitch              | 1 mm                         |
| Ball diameter (typical) | 0.6 mm                       |
| Solder ball (lead-free) | 96.5% Sn<br>3% Ag<br>0.5% Cu |

## 4.2 Mechanical Dimensions of the FC-PBGA with Full Lid

The following figure shows the mechanical dimensions and bottom surface nomenclature for the MPC8569E FC-PBGA package with full lid.



#### Notes:

- <sup>1</sup> All dimensions are in millimeters.
- <sup>2</sup> Dimensions and tolerances per ASME Y14.5M-1994.
- <sup>3</sup> Maximum solder ball diameter measured parallel to datum A.
- <sup>4</sup> Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- <sup>5</sup> Parallelism measurement shall exclude any effect of mark on top surface of package.
- <sup>6</sup> All dimensions are symmetric across the package center lines unless dimensioned otherwise.
- <sup>7</sup> 29.2 mm maximum package assembly (lid and laminate) x and y.

Figure 75. MPC8569E FC-PBGA Package with Full Lid

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 5 Ordering Information

Contact your local Freescale sales office or regional marketing team for ordering information.

Ordering information for the parts fully covered by this specification document is provided in Section 5.1, "Part Numbers Fully Addressed by This Document."

## 5.1 Part Numbers Fully Addressed by This Document

The following table shows the device nomenclature.

**Table 83. Device Nomenclature** 

| MPC                               | nnnn               | E                    | С                                                | VT                          | AA                                             | х                             | G               | R                                                                        |
|-----------------------------------|--------------------|----------------------|--------------------------------------------------|-----------------------------|------------------------------------------------|-------------------------------|-----------------|--------------------------------------------------------------------------|
| Prod-<br>uct<br>Code <sup>1</sup> | Part<br>Identifier | Security<br>Engine   | Temperature<br>Range                             | Package <sup>2</sup>        | Processor<br>Frequency <sup>3</sup>            | DDR<br>Frequency <sup>4</sup> | QE<br>Frequency | Revision Level                                                           |
| MPC<br>PPC                        | 8569               | E = included         | Blank = 0° to<br>105° C<br>C = -40° to<br>105° C | VT = Pb<br>free,<br>FC-PBGA | AN = 800 MHz<br>AQ = 1067 MHz<br>AU = 1333 MHz | L = 667 MHz                   | J = 533 MHz     | · · · · · · — · · ·                                                      |
|                                   |                    | Blank = not included |                                                  |                             |                                                |                               |                 | A = Rev. 2.0 (SVR<br>= 0x8080_0020<br>B = Rev. 2.1 (SVR<br>= 0x8080_0021 |

### Notes:

- 1. MPC stands for "qualified." PPC stands for pre-production samples.
- 2. See Section 4, "Package Description," for more information on available package types.
- Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.
- 4. See Table 84 for the corresponding maximum platform frequency.

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

## 5.2 Part Marking

Parts are marked as the example shown in the following figure.



FC-PBGA

#### Notes:

MPC8569xxxxxx is the orderable part number.

MMMMM is the mask number.

CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States.

ATWLYYWW is the traceability code.

Figure 76. Part Marking for FC-PBGA Device

## 5.3 Part Numbering

The following table list all part numbers that are offered for MPC8569E.

Table 84. MPC8569 Part Numbers

| Core / DDR / QE /<br>Platform (MHz) | Standard Temp<br>Without Security | Standard Temp<br>With Security | Extended Temp<br>Without Security | Extended Temp<br>With Security | Note |
|-------------------------------------|-----------------------------------|--------------------------------|-----------------------------------|--------------------------------|------|
| 800 / 600 / 400 / 400               | MPC8569VTANKG                     | MPC8569EVTANKG                 | MPC8569CVTANKG                    | MPC8569ECVTANKG                | 1, 2 |
| 1067 / 667/ 533 / 533               | MPC8569VTAQLJ                     | MPC8569EVTAQLJ                 | MPC8569CVTAQLJ                    | MPC8569ECVTAQLJ                | 1, 2 |
| 1333 / 800 / 667 / 533              | MPC8569VTAUNL                     | MPC8569EVTAUNL                 | _                                 | _                              | 1, 2 |

#### Notes:

- 1. Standard Temperature and Extended Temperature with Security parts are available for Pre-production samples. The prefix is PPC instead of MPC.
- 2. Part numbers that end with a "blank" indicate rev 1.0 silicon; part numbers that end with an "A" are rev 2.0 silicon; part numbers that end with a "B" are rev 2.1 silicon.

## 6 Product Documentation

The following documents are required for a complete description of the device and are needed to design properly with the part.

- MPC8569E PowerQUICC III Integrated Processor Reference Manual (document number: MPC8569ERM)
- e500 PowerPC Core Reference Manual (document number: E500CORERM)
- QUICC Engine Block Reference Manual with Protocol Interworking (document number: QEIWRM)

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

# 7 Document Revision History

The following table provides a revision history for this document.

### **Table 85. Document Revision History**

| Revision | Date    | Substantive Change(s)  |
|----------|---------|------------------------|
| 0        | 06/2011 | Initial Public Release |

MPC8569E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 0

#### How to Reach Us:

**Home Page:** 

www.freescale.com

Web Support:

http://www.freescale.com/support

**USA/Europe or Locations Not Listed:** 

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +303-675-2140 Fax: +303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, and PowerQUICC are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2008–2011 Freescale Semiconductor, Inc.

Document Number: MPC8569EEC

Rev. 0 06/2011



