**Technical Data** 

# Integrated Quad Half-Bridge and Triple High-Side with **Embedded MCU and LIN for High End Mirror**

The 908E621 is an integrated single-package solution that includes a high-performance HC08 microcontroller with a SMARTMOS™ analog control IC. The HC08 includes flash memory, a timer, enhanced serial communications interface (ESCI), an analog-to-digital converter (ADC), serial peripheral interface (SPI) (only internal), and an internal clock generator module. The analog control die provides four half-bridge and three high-side outputs with diagnostic functions, a Hall-Effect sensor input, analog inputs, voltage regulator, window watchdog, and local interconnect network (LIN) physical layer.

The single-package solution, together with LIN, provides optimal application performance adjustments and space-saving PCB design. It is well suited for the control of automotive high-end mirrors.

#### **Features**

- High-Performance M68HC908EY16 Core
- 16 K Bytes of On-Chip Flash Memory, 512 Bytes of RAM
- Internal Clock Generator Module (ICG)
- Two 16-Bit, 2-Channel Timers
- 10-Bit Analog-to-Digital Converter (ADC)
- LIN Physical Layer Interface
- Autonomous MCU Watchdog / MCU Supervision
- One Analog Input with Switchable Current Source
- Four Low RDS(ON) Half-Bridge Outputs
- Three Low RDS(ON) High-Side Outputs
- Wake-Up Input
- One 2/3-Pin Hall-Effect Sensor Input
- 12 Microcontroller I/Os

# Document Number: MM908E621 Rev 4.0, 6/2007

# 908E621

QUAD HALF-BRIDGE AND TRIPLE HIGH-SIDE SWITCH WITH EMBEDDED MCU AND



| ORDERING INFORMATION |                                        |             |  |  |
|----------------------|----------------------------------------|-------------|--|--|
| Device               | Temperature<br>Range (T <sub>A</sub> ) | Package     |  |  |
| MM908E621ACDWB/R2    | -40°C to 85°C                          | 54 SOICW-EP |  |  |



Figure 1. 908E621 Simplified Application Diagram

Freescale Semiconductor, Inc. reserves the right to change the detail specifications, as may be required, to permit improvements in the design of its products.

© Freescale Semiconductor, Inc., 2007. All rights reserved.



# Figure 2. 908E621 Simplified Internal Block Diagram

#### INTERNAL BLOCK DIAGRAM HS1[a:b] AOCST HVDD HB4 운 High Side Driver & Diagnostic High Side Driver High Side Driver & Diagnostic Switched VDD Half Bridge Driver & Diagnostic Half Bridge Driver & Diagnostic Half Bridge Driver & Diagnostic Analog Port with Current Source Half Bridge Driver & Diagnostic Driver & Diagnostic Wakeup Port HALLPORT Voltage Regulator GND[1:4] VSUP[1:8] 红 1 1 1 1 1 () 20 () () $\Omega$ () 25 **TESTMODE** Physical Layer Autonomous Watchdog Analog Multiplexer & CONTROL Reset Control LIN SPI $\subseteq$ RST\_A ĪRQ\_A RXD, TXD PWM, MISO SS MOSI, ADOUT, SPSCK PTE1/RXD PTD0/TACH0 PTD0/TACH0 PTA5/SPSCK PTC0/MISO PTC1/MOSI PTE1/RXD PTE0/TXD PTB0/AD0 PTA6/SS **\*PTD1/TACH** Configuration Register Module Periodic Wake-up Computer Operatir Properly Module Timebase Module Prescaler Module Interface Module Serial Peripheral Interface Module Single Breakpoint Break Module Enhanced Serial Communication Interface Module 2-channel Timer Interface Module Arbiter Module **BEMF Module** Interrupt Module 2-channel Timer 5-Bit Keyboard ĪRQ Internal Bus RST Security Module VREFH VDDA VREFL Digital Converter VSSA Module ser Flash, 15,872 Bytes Monitor ROM, 310 Bytes OSC2 Internal Clock OSC1 Generator Module 24 Integral System Integration Module Flash programming (Burn-in), ROM 1024 Bytes User RAM, 512 Bytes Power-ON Reset Module Single External IRQ Module User Flash Vector Control and Status Register, 64 Bytes ALU Space, 36 Bytes POWER VSSA/VREFL Registers **FVDD** VDDA/VREFH PTA3/KBD3 PTB3/AD3 PTA0/KBD0 PTA2/KBD2 PTA4/KBD4 PTB4/AD4 PTB5/AD5 PTC2/MCLK PTC3/OSC2 PTA1/KBD1 PTC4/OSC1 PTD1/TACH1 FLSVPP

# **TERMINAL CONNECTIONS**



Figure 3. Terminal Connections

#### **Table 1. Terminal Definitions**

A functional description of each terminal can be found in the Functional Terminal Description section beginning on page 21.

| Die             | Terminal    | Terminal Name                       | Formal Name                 | Definition                                                                                                                                                                                                     |
|-----------------|-------------|-------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCU             | 1<br>2<br>3 | PTC4/OSC1<br>PTC3/OSC2<br>PTC2/MCLK | Port C I/Os                 | These terminals are special-function, bidirectional I/O port terminals that are shared with other functional modules in the MCU.                                                                               |
| MCU             | 4<br>5<br>6 | PTB5/AD5<br>PTB4/AD4<br>PTB3/AD3    | Port B I/Os                 | These terminals are special-function, bidirectional I/O port terminals that are shared with other functional modules in the MCU.                                                                               |
| MCU             | 7           | ĪRQ                                 | External Interrupt<br>Input | This terminal is an asynchronous external interrupt input terminal.                                                                                                                                            |
| MCU             | 8           | RST                                 | External Reset              | This terminal is bidirectional, allowing a reset of the entire system. It is driven low when any internal reset source is asserted.                                                                            |
| MCU /<br>Analog | 9           | (PTD0/TACH0/BEMF<br>-> PWM)         | PWM signal                  | This terminal is the PWM signal test terminal. It internally connects the MCU PTD0/TACH0 terminal with the Analog die PWM input.  Note: Do not connect in the application.                                     |
| MCU             | 10          | PTD1/TACH1                          | Port D I/Os                 | This terminal is a special-function, bidirectional I/O port terminal that is shared with other functional modules in the MCU.                                                                                  |
| MCU /<br>Analog | 44          | (PTE1/RXD <- RXD)                   | LIN Transceiver<br>Output   | This terminal is the LIN Transceiver output test terminal. It internally connects the MCU PTE1/RXD terminal with the Analog die LIN transceiver output terminal RXD.  Note: Do not connect in the application. |

**Table 1. Terminal Definitions (continued)** 

A functional description of each terminal can be found in the <u>Functional Terminal Description</u> section beginning on page <u>21</u>.

| Die    | Terminal                               | Terminal Name                                                 | Formal Name                                        | Definition                                                                                                                                                                     |
|--------|----------------------------------------|---------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCU    | 45<br>48                               | VSSA/VREFL<br>VDDA/VREFH                                      | ADC Supply and Reference Terminals                 | These terminals are the power supply and voltage reference terminals for the analog-to-digital converter (ADC).                                                                |
| MCU    | 46<br>47                               | EVSS<br>EVDD                                                  | MCU Power Supply<br>Terminals                      | These terminals are the ground and power supply terminals, respectively. The MCU operates from a single power supply.                                                          |
| MCU    | 49<br>50<br>52<br>53<br>54             | PTA4/KBD4<br>PTA3/KBD3<br>PTA2/KBD2<br>PTA1/KBD1<br>PTA0/KBD0 | Port A I/Os                                        | These terminals are special-function, bidirectional I/O port terminals that are shared with other functional modules in the MCU.                                               |
| MCU    | 51                                     | FLSVPP                                                        | Test Terminal                                      | For test purposes only. Do not connect in the application.                                                                                                                     |
| Analog | 11                                     | RST_A                                                         | Internal Reset                                     | This terminal is the bidirectional reset terminal of the analog die.                                                                                                           |
| Analog | 12                                     | ĪRQ_Ā                                                         | Internal Interrupt<br>Output                       | This terminal is the interrupt output terminal of the analog die indicating errors or wake-up events.                                                                          |
| Analog | 13                                     | LIN                                                           | LIN Bus                                            | This terminal represents the single-wire bus transmitter and receiver.                                                                                                         |
| Analog | 14                                     | AOCST                                                         | Analog Input Trim<br>Terminal                      | This is the Analog Input Trim Terminal for the A0 input. This is to connect a known fixed resistor value to trim the current source measurement.                               |
| Analog | 15                                     | A0                                                            | Analog Input Terminal                              | This terminal is an analog input port with selectable source values.                                                                                                           |
| Analog | 16<br>19<br>25<br>30                   | GND1<br>GND2<br>GND3<br>GND4                                  | Power Ground<br>Terminals                          | These terminals are device power ground connections.                                                                                                                           |
| Analog | 29<br>26<br>20<br>17                   | HB1<br>HB2<br>HB3<br>HB4                                      | Half-Bridge Outputs                                | This device includes power MOSFETs configured as four half-bridge driver outputs. These outputs may be configured for DC motor drivers, or as high-side and low-side switches. |
|        | 17                                     | ПВ4                                                           |                                                    | Note: The HB3 and HB4 have a lower R <sub>DS(ON)</sub> then HB1 and HB2.                                                                                                       |
| Analog | 18<br>21<br>27<br>28<br>31<br>32<br>35 | VSUP1 VSUP2 VSUP3 VSUP4 VSUP5 VSUP6 VSUP7                     | Power Supply<br>Terminals                          | These terminals are device power supply terminals.                                                                                                                             |
| -      | 22<br>23                               | NC<br>NC                                                      | No Connect                                         | These terminals are not connected.                                                                                                                                             |
| Analog | 24                                     | TESTMODE                                                      | TESTMODE Input                                     | Terminal for test purpose only. In application this terminal needs to be tied GND.                                                                                             |
| Analog | 34<br>35                               | HS1a<br>HS1b                                                  | High-Side HS1<br>Output                            | This output terminal is a low R <sub>DS(ON)</sub> high-side switch.                                                                                                            |
| Analog | 36<br>38                               | HS2<br>HS3                                                    | High-Side HS2<br>Output<br>High-Side HS3<br>Output | These output terminals are low R <sub>DS(ON)</sub> high-side switches.                                                                                                         |
| Analog | 39                                     | H0                                                            | Hall-Effect Sensor /<br>General Purpose<br>Input   | This terminal provides an input for a Hall-effect sensor or general purpose input.                                                                                             |
| Analog | 40                                     | L0                                                            | Wake-up Input                                      | This terminal provides an high voltage input, which is wake-up capable.                                                                                                        |
| Analog | 41                                     | HVDD                                                          | Switchable V <sub>DD</sub><br>Output               | This terminal is a switchable V <sub>DD</sub> output for driving resistive loads requiring a regulated 5.0 V supply; e.g. potentiometers.                                      |

# **Table 1. Terminal Definitions (continued)**

A functional description of each terminal can be found in the <u>Functional Terminal Description</u> section beginning on page <u>21</u>.

| Die    | Terminal | Terminal Name | Formal Name                 | Definition                                                                                               |
|--------|----------|---------------|-----------------------------|----------------------------------------------------------------------------------------------------------|
| Analog | 42       | VDD           | Voltage Regulator<br>Output | The +5.0 V voltage regulator output terminal is intended to supply the embedded microcontroller.         |
| Analog | 43       | VSS           | Voltage Regulator<br>Ground | Ground terminal for the connection of all non-power ground connections (microcontroller and sensors).    |
| _      | EP       | Exposed Pad   | Exposed Pad                 | The exposed pad terminal on the bottom side of the package conducts heat from the chip to the PCB board. |

# **MAXIMUM RATINGS**

# **Table 2. Maximum Ratings**

All voltages are with respect to ground unless otherwise noted. Exceeding limits on any terminal may cause permanent damage to the device.

| Rating                                                                                               | Symbol                  | Value                          | Unit |
|------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|------|
| ELECTRICAL RATINGS                                                                                   |                         |                                |      |
| Supply Voltage                                                                                       |                         |                                | V    |
| Analog Chip Supply Voltage under Normal Operation (Steady-State)                                     | $V_{SUP(SS)}$           | -0.3 to 28                     |      |
| Analog Chip Supply Voltage under Transient Conditions (1)                                            | V <sub>SUP(PK)</sub>    | -0.3 to 40                     |      |
| MCU Chip Supply Voltage                                                                              | $V_{DD}$                | -0.3 to 5.5                    |      |
| Input Terminal Voltage                                                                               |                         |                                | V    |
| Analog Chip                                                                                          | V <sub>IN(ANALOG)</sub> | -0.3 to 5.5                    |      |
| Microcontroller Chip                                                                                 | $V_{IN(MCU)}$           | $V_{SS}$ -0.3 to $V_{DD}$ +0.3 |      |
| Maximum Microcontroller Current per Terminal                                                         |                         |                                | mA   |
| All Terminals except VDD, VSS, PTA0:PTA4                                                             | I <sub>PIN(1)</sub>     | ±15                            |      |
| PTA0:PTA4                                                                                            | I <sub>PIN(2)</sub>     | ±25                            |      |
| Maximum Microcontroller VSS Output Current                                                           | I <sub>MVSS</sub>       | 100                            | mA   |
| Maximum Microcontroller VDD Input Current                                                            | I <sub>MVDD</sub>       | 100                            | mA   |
| LIN Supply Voltage                                                                                   |                         |                                | V    |
| Normal Operation (Steady-State)                                                                      | V <sub>BUS(SS)</sub>    | -18 to 40                      |      |
| Transient Input Voltage (per ISO7637 Specification) and with External Components (Figure 4, page 18) | V <sub>BUS(PK)</sub>    | -150 to 100                    |      |
| ESD Voltage (2)                                                                                      |                         |                                | V    |
| Human Body Model H0 terminal                                                                         | V <sub>ESD1-1</sub>     | ±1000                          |      |
| Human Body Model all other terminals                                                                 | V <sub>ESD1-2</sub>     | ±2000                          |      |
| Machine Model                                                                                        | $V_{ESD2}$              | ±200                           |      |
| Charge Device Model                                                                                  | $V_{ESD3}$              | ±750                           |      |

#### Notes

- 1. Transient capability for pulses with a time of t < 0.5 sec.
- 2. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP} = 100 \text{ pF}, R_{ZAP} = 1500 \Omega$ ), the Machine Model ( $C_{ZAP} = 200 \text{ pF}, R_{ZAP} = 0 \Omega$ ) and the Charge Device Model, Robotic ( $C_{ZAP} = 4.0 \text{ pF}$ ).

#### Table 2. Maximum Ratings (continued)

All voltages are with respect to ground unless otherwise noted. Exceeding limits on any terminal may cause permanent damage to the device.

| Rating                                                 | Symbol            | Value      | Unit |
|--------------------------------------------------------|-------------------|------------|------|
| THERMAL RATINGS                                        |                   |            |      |
| Operating Ambient Temperature (3)                      | T <sub>A</sub>    | -40 to 85  | °C   |
| Operating Junction Temperature (4)                     | T <sub>J</sub>    | -40 to 125 | °C   |
| Storage Temperature                                    | T <sub>STG</sub>  | -40 to 150 | °C   |
| Peak Package Reflow Temperature During Reflow (6), (7) | T <sub>PPRT</sub> | Note 7     | °C   |

#### Notes

- 3. The limiting factor is junction temperature; taking into account the power dissipation, thermal resistance, and heat sinking.
- 4. The temperature of analog and MCU die is strongly linked via the package, but can differ in dynamic load conditions, usually because of higher power dissipation on the analog die. The analog die temperature must not exceed 150°C under these conditions.
- 5. Terminal soldering temperature is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 6. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 7. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL),
  - Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.

# STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics**

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V  $_{SUP}$   $\leq$  16 V,  $-40^{\circ}C$   $\leq$   $T_{J}$   $\leq$  125°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $T_{A}$  = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                                                                  | Symbol                | Min      | Тур      | Max | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|----------|-----|------|
| SUPPLY VOLTAGE RANGE                                                                                                                                            |                       |          |          |     |      |
| Nominal Operating Voltage                                                                                                                                       | V <sub>SUP1</sub>     | 9.0      | _        | 16  | V    |
| Extended Operating Voltage (LIN only 818V) <sup>(9)</sup>                                                                                                       | V <sub>SUP2</sub>     | 7.5      | _        | 20  | V    |
| SUPPLY CURRENT RANGE                                                                                                                                            | •                     | •        | •        | •   | 1    |
| Normal Mode (9)                                                                                                                                                 |                       |          |          |     |      |
| V <sub>SUP</sub> = 12 V, Analog Chip in Normal Mode (PSON=1), MCU Operating Using Internal Oscillator at 32 MHz (8.0 MHz Bus Frequency), SPI, ESCI, ADC Enabled | I <sub>RUN</sub>      | _        | 25       | _   | mA   |
| Stop Mode <sup>(9), (10)</sup>                                                                                                                                  | I <sub>STOP</sub>     | _        | 40       | 50  | μΑ   |
| V <sub>SUP</sub> = 12 V, Voltage Regulator with limited current capability<br>Sleep Mode <sup>(9)</sup> , <sup>(10)</sup>                                       |                       |          | 12       | 20  |      |
| V <sub>SUP</sub> = 12 V, Voltage Regulator off                                                                                                                  | ISLEEP                | _        | 12       | 20  | μА   |
| DIGITAL INTERFACE RATINGS (ANALOG DIE)                                                                                                                          |                       | <u>I</u> | <u>I</u> |     | I    |
| Output terminals RST_A, IRQ_A, RXD (MISO probe only)                                                                                                            |                       |          |          |     | V    |
| Low-state Output Voltage (I <sub>OUT</sub> = -1.5 mA)                                                                                                           | V <sub>OL</sub>       | -        | -        | 0.4 |      |
| High-state Output Voltage ( <sub>IOUT</sub> = 250 uA)                                                                                                           | V <sub>OH</sub>       | 3.85     | -        | _   |      |
| Output terminal RXD - Capacitance (11)                                                                                                                          | C <sub>OUT</sub>      | -        | 4.0      | _   | pF   |
| Input terminals RST_A, PWM (SS, MOSI, TXD probe only)                                                                                                           |                       |          |          |     | V    |
| Input Logic Low Voltage                                                                                                                                         | $V_{IL}$              | -        | -        | 1.5 |      |
| Input Logic High Voltage                                                                                                                                        | V <sub>IH</sub>       | 3.5      | -        | -   |      |
| Input terminals - Capacitance (11)                                                                                                                              | C <sub>IN</sub>       | -        | 4.0      | _   | pF   |
| Terminals IRQ_A, RST_A - Pullup Resistor                                                                                                                        | R <sub>PULLUP1</sub>  | -        | 10       | -   | kOhm |
| Terminals SS - Pullup Resistor                                                                                                                                  | R <sub>PULLUP2</sub>  | -        | 100      | -   | kOhm |
| Terminals MOSI, SPSCK, PWM - Pull-down Resistor                                                                                                                 | R <sub>PULLDOWN</sub> | -        | 100      | _   | kOhm |
| Terminal TXD - PULLup Current Source                                                                                                                            | I <sub>PULLUP</sub>   | -        | 35       | -   | μА   |

#### Notes

- 8. Device is fully functional, but some of the parameters might be out of spec.
- 9. Total current measured at GND terminals.
- 10. Stop and Sleep mode current will increase if  $V_{SUP}$  exceeds 15 V.
- 11. This parameter is guaranteed by process monitoring but is not production tested.

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                       | Symbol               | Min  | Тур | Max  | Unit     |
|----------------------------------------------------------------------|----------------------|------|-----|------|----------|
| SYSTEM RESETS AND INTERRUPTS                                         | <u> </u>             |      |     | •    | •        |
| Low Voltage Reset (LVR)                                              |                      |      |     |      |          |
| Threshold                                                            | $V_{LVRON}$          | 3.8  | 4.2 | 4.65 | V        |
| Hysteresis                                                           | V <sub>LVR_HYS</sub> | 50   | _   | 300  | mV       |
| Low Voltage Interrupt (LVI)                                          |                      |      |     |      | V        |
| Threshold                                                            | $V_{LVION}$          | 6.0  | _   | 7.5  |          |
| Hysteresis                                                           | V <sub>LVI_HYS</sub> | 0.3  | _   | 8.0  |          |
| High Voltage Interrupt (HVI)                                         |                      |      |     |      | V        |
| Threshold                                                            | V <sub>HVION</sub>   | 20   | _   | 24   |          |
| Hysteresis                                                           | V <sub>HVI_HYS</sub> | 0.5  | _   | 1.5  |          |
| High Temperature Interrupt (HTI) (12)                                |                      |      |     |      | °C       |
| Threshold T <sub>J</sub>                                             | T <sub>ION</sub>     | 125  | _   | 150  |          |
| Hysteresis                                                           | T <sub>IH</sub>      | 5.0  | _   | 10.0 |          |
| High Temperature Reset (HTR) (12)                                    |                      |      |     |      | °C       |
| Threshold T <sub>J</sub>                                             | T <sub>RON</sub>     | 155  | _   | 180  |          |
| Hysteresis                                                           | T <sub>IH</sub>      | 5.0  | _   | 10.0 |          |
| VOLTAGE REGULATOR (13)                                               | <u> </u>             |      |     | I    | <u> </u> |
| Normal Mode Output Voltage (14)                                      |                      |      |     |      | V        |
| I <sub>OUT</sub> = 60 mA, 7.5V < V <sub>SUP</sub> < 20V              | V <sub>DDRUN1</sub>  | 4.75 | 5.0 | 5.25 |          |
| $I_{OUT}$ = 60 mA, $V_{SUP}$ < 7.5V and $V_{SUP}$ > 20V              | V <sub>DDRUN2</sub>  | 4.75 | 5.0 | 5.25 |          |
| Normal Mode Total Output Current                                     | I <sub>OUTRUN</sub>  | _    | 120 | 150  | mA       |
| Load Regulation - $I_{OUT}$ = 60 mA, $V_{SUP}$ = 9V, $T_{J}$ = 125°C | $V_{LR}$             | _    | _   | 100  | mV       |
| STOP Mode Output Voltage (14)                                        | V <sub>DDSTOP</sub>  | 4.75 | 5.0 | 5.25 | ٧        |
| STOP Mode Total Output Current                                       | I <sub>OUTSTOP</sub> | 150  | 500 | 850  | uA       |
|                                                                      |                      |      |     |      |          |

#### Notes

- 12. This parameter is guaranteed by process monitoring but is not production tested.
- 13. Specification with external low ESR ceramic capacitor 1.0  $\mu$ F< C < 4.7  $\mu$ F and 200 m $\Omega$   $\leq$  ESR  $\leq$  10  $\Omega$ . Its not recommended to use capacitor values above 4.7  $\mu$ F
- 14. When switching from Normal to Stop mode or from Stop mode to Normal mode, the output voltage can vary within the output voltage specification.

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                               | Symbol                   | Min                 | Тур | Max   | Unit |
|----------------------------------------------------------------------------------------------|--------------------------|---------------------|-----|-------|------|
| LIN PHYSICAL LAYER                                                                           |                          |                     |     |       |      |
| LIN Transceiver Output Voltage                                                               |                          |                     |     |       | V    |
| Recessive State, TXD HIGH, I <sub>OUT</sub> = 1.0 μA                                         | V <sub>LIN_REC</sub>     | V <sub>SUP</sub> -1 | _   | _     |      |
| Dominant State, TXD LOW, 500 $\Omega$ External Pullup Resistor                               | $V_{LIN\_DOM}$           | _                   | _   | 1.4   |      |
| Normal Mode Pullup Resistor to VSUP                                                          | R <sub>PU</sub>          | 20                  | 30  | 47    | kΩ   |
| Stop, Sleep Mode Pullup Current Source                                                       | I <sub>PU</sub>          | _                   | 20  | _     | μА   |
| Output Current Shutdown Threshold                                                            | I <sub>BLIM</sub>        | 100                 | 230 | 280   | mA   |
| Output Current Shutdown Timing                                                               | I <sub>BLS</sub>         | 5.0                 | -   | 40    | μs   |
| Leakage Current to GND                                                                       |                          |                     |     |       |      |
| V <sub>SUP</sub> Disconnected, V <sub>BUS</sub> at 18V                                       | I <sub>BUS</sub>         | -                   | 1.0 | 10    | μΑ   |
| Recessive state, $8V \le V_{SUP} \le 18V$ , $8V \le V_{BUS} \le 18V$ , $V_{BUS} \ge V_{SUP}$ | I <sub>BUS-PAS-REC</sub> | 0.0                 | 3.0 | 20    | μΑ   |
| GND Disconnected, $V_{GND} = V_{SUP}$ , $V_{BUS}$ at -18V                                    | I <sub>BUS-NOGND</sub>   | -1.0                | -   | 1.0   | mA   |
| LIN Receiver                                                                                 |                          |                     |     |       | VSUP |
| Receiver Threshold Dominant                                                                  | $V_{BUS\_DOM}$           | -                   | -   | 0.4   |      |
| Receiver Threshold Recessive                                                                 | V <sub>BUS_REC</sub>     | 0.6                 | _   | _     |      |
| Receiver Threshold Center                                                                    | V <sub>BUS_CNT</sub>     | 0.475               | 0.5 | 0.525 |      |
| Receiver Threshold Hysteresis                                                                | V <sub>BUS_HYS</sub>     | _                   | -   | 0.175 |      |

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                                   | Symbol                  | Min  | Тур  | Max  | Unit |
|----------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|------|
| HIGH-SIDE OUTPUT HS1                                                                                                             |                         |      |      |      |      |
| Switch On Resistance                                                                                                             |                         |      |      |      | mΩ   |
| $T_J = 25$ °C, $I_{LOAD} = 1.0 A$                                                                                                | R <sub>DS(ON)-HS1</sub> | -    | 185  | 225  |      |
| Overcurrent Shutdown                                                                                                             | I <sub>HSOC1</sub>      | 6.0  | _    | 9.0  | А    |
| Overcurrent Shutdown blanking time (15)                                                                                          | t <sub>OCB</sub>        | -    | 4-8  | -    | μs   |
| Current to Voltage Ratio $^{(16)}$<br>V <sub>ADOUT</sub> [V] / I <sub>HS</sub> [A], (measured and trimmed I <sub>HS</sub> = 2 A) | CR <sub>RATIOHS1</sub>  | 0.84 | 1.2  | 1.56 | V/A  |
| High-Side Switching Frequency (15)                                                                                               | f <sub>PWMHS</sub>      | -    | _    | 25   | kHz  |
| High-Side Free-Wheeling Diode Forward Voltage $T_J = 25^{\circ}\text{C}$ , $I_{LOAD} = 1 \text{ A}$                              | V <sub>HSF</sub>        | _    | 0.9  | _    | V    |
| Leakage Current                                                                                                                  | I <sub>LeakHS</sub>     | -    | <0.2 | 10   | μА   |

# HIGH-SIDE OUTPUTS HS2 AND HS3<sup>(17)</sup>

| Switch On Resistance                                                                                                             |                          |      |      |      | mΩ  |
|----------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|------|------|-----|
| $T_{J} = 25^{\circ}C$ , $I_{LOAD} = 1.0 A$                                                                                       | R <sub>DS(ON)-HS23</sub> | -    | 440  | 500  |     |
| Overcurrent Shutdown                                                                                                             | I <sub>HSOC23</sub>      | 3.6  | -    | 5.6  | Α   |
| Overcurrent Shutdown blanking time (15)                                                                                          | t <sub>OCB</sub>         | -    | 4-8  | -    | μs  |
| Current to Voltage Ratio $^{(16)}$<br>V <sub>ADOUT</sub> [V] / I <sub>HS</sub> [A], (measured and trimmed I <sub>HS</sub> = 2 A) | CR <sub>RATIOHS23</sub>  | 1.16 | 1.66 | 2.16 | V/A |
| High-Side Switching Frequency (15)                                                                                               | f <sub>PWMHS</sub>       | _    | _    | 25   | kHz |
| High-Side Free-Wheeling Diode Forward Voltage $T_J = 25$ °C, $I_{LOAD} = 1$ A                                                    | V <sub>HSF</sub>         | -    | 0.9  | _    | V   |
| Leakage Current                                                                                                                  | I <sub>LeakHS</sub>      | -    | <0.2 | 10   | μΑ  |

#### Notes

- 15. This parameter is guaranteed by process monitoring but is not production tested.
- 16. This parameter is guaranteed only if correct trimming was applied.
- 17. The high-side HS3 can be only used for resistive loads.

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                    | Symbol                   | Min  | Тур  | Max  | Unit |
|-----------------------------------------------------------------------------------|--------------------------|------|------|------|------|
| HALF-BRIDGE OUTPUTS HB1 AND HB2                                                   |                          |      |      |      |      |
| Switch On Resistance                                                              | R <sub>DS(ON)-HB12</sub> |      |      |      | mΩ   |
| High-Side, $T_J = 25^{\circ}C$ , $I_{LOAD} = 1.0 \text{ A}$                       | , ,                      | _    | 750  | 900  |      |
| Low-Side, $T_J = 25^{\circ}C$ , $I_{LOAD} = 1.0 A$                                |                          | _    | 750  | 900  |      |
| Overcurrent Shutdown                                                              | I <sub>HBOC12</sub>      |      |      |      | А    |
| High-Side                                                                         |                          | 1.0  | _    | 1.5  |      |
| Low-Side                                                                          |                          | 1.0  | _    | 1.5  |      |
| Overcurrent Shutdown blanking time <sup>(18)</sup>                                | t <sub>OCB</sub>         | -    | 4-8  | -    | μS   |
| Switching Frequency (18)                                                          | f <sub>PWM</sub>         | -    | _    | 25   | kHz  |
| Free-Wheeling Diode Forward Voltage                                               |                          |      |      |      | V    |
| High-Side, $T_J = 25^{\circ}C$ , $I_{LOAD} = 1.0 \text{ A}$                       | V <sub>HSF</sub>         | _    | 0.9  | -    |      |
| Low-Side, $T_J = 25^{\circ}C$ , $I_{LOAD} = 1.0 A$                                | $V_{LSF}$                | _    | 0.9  | _    |      |
| Leakage Current                                                                   | I <sub>LeakHB</sub>      | _    | <0.2 | 10   | μA   |
| Low-Side Current to Voltage Ratio (19)                                            | CR <sub>RATIOHB12</sub>  |      |      |      | V/A  |
| $V_{ADOUT}$ [V] / $I_{HB}$ [A], CSA = 1, (measured and trimmed $I_{HB}$ = 200 mA) |                          | 17.5 | 25.0 | 32.5 |      |
| $V_{ADOUT}$ [V] / $I_{HB}$ [A], CSA = 0, (measured and trimmed $I_{HB}$ = 500 mA) |                          | 3.5  | 5.0  | 6.5  |      |
| HALF-BRIDGE OUTPUTS HB3 AND HB4                                                   | <u> </u>                 |      | I.   | L    | 1    |
| Switch On Resistance                                                              | R <sub>DS(ON)-HB34</sub> |      |      |      | mΩ   |
| High-Side, $T_J = 25$ °C, $I_{LOAD} = 1.0 \text{ A}$                              | , ,                      | _    | 275  | 325  |      |
| Low-Side, $T_J = 25^{\circ}C$ , $I_{LOAD} = 1.0 A$                                |                          | -    | 275  | 325  |      |
| Overcurrent Shutdown                                                              | I <sub>HBOC34</sub>      |      |      |      | А    |
| High-Side                                                                         |                          | 4.8  | _    | 7.2  |      |
| Low-Side                                                                          |                          | 4.8  | _    | 7.2  |      |
| Overcurrent Shutdown blanking time <sup>(18)</sup>                                | t <sub>OCB</sub>         | -    | 4-8  | -    | μS   |
| Switching Frequency (18)                                                          | f <sub>PWM</sub>         | -    | -    | 25   | kHz  |
| Free-Wheeling Diode Forward Voltage                                               |                          |      |      |      | V    |

 $V_{HSF}$ 

 $V_{LSF}$ 

I<sub>LeakHB</sub>

CR<sub>RATIOHB34</sub>

#### Notes

Leakage Current

- 18. This parameter is guaranteed by process monitoring but is not production tested.
- 19. This parameter is guaranteed only if correct trimming was applied

 $V_{ADOUT}$  [V] /  $I_{HB}$  [A], CSA = 1, (measured and trimmed  $I_{HB}$  = 500 mA)

 $V_{ADOUT}[V] / I_{HB}[A]$ , CSA = 0, (measured and trimmed  $I_{HB}$  = 2 A)

#### 908E621

0.9

0.9

< 0.2

5.0

1.0

3.5

0.7

10

6.5

1.3

μΑ

V/A

High-Side,  $T_J = 25$ °C,  $I_{LOAD} = 1.0$  A

Low-Side,  $T_J = 25^{\circ}C$ ,  $I_{LOAD} = 1.0 A$ 

Low-Side Current to Voltage Ratio (19)

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                 | Symbol                | Min  | Тур | Max  | Unit  |  |  |
|--------------------------------------------------------------------------------|-----------------------|------|-----|------|-------|--|--|
| SWITCHABLE V <sub>DD</sub> OUTPUT HVDD                                         |                       |      |     |      |       |  |  |
| Overcurrent Shutdown                                                           | I <sub>HVDDOC</sub>   | 25   | 35  | 50   | mA    |  |  |
| Overcurrent Shutdown Blanking Time (20)                                        | t <sub>HVDDOCB</sub>  |      |     |      | μs    |  |  |
| HVDDT1:0 = 00                                                                  |                       | _    | 950 | _    |       |  |  |
| HVDDT1:0 = 01                                                                  |                       | _    | 536 | _    |       |  |  |
| HVDDT1:0 = 10                                                                  |                       | -    | 234 | -    |       |  |  |
| HVDDT1:0 = 11                                                                  |                       | -    | 78  | -    |       |  |  |
| Overcurrent Flag Delay (20)                                                    | t <sub>HVDDOCFD</sub> | _    | 0.5 | -    | ms    |  |  |
| Drop-Out Voltage @ I <sub>LOAD</sub> = 20 mA                                   | V <sub>HVDDDROP</sub> | -    | 110 | 300  | mV    |  |  |
| V <sub>SUP</sub> DOWN SCALER (21)                                              |                       |      |     |      |       |  |  |
| Voltage Ratio (RATIO <sub>VSUP</sub> = V <sub>SUP</sub> / V <sub>ADOUT</sub> ) | RATIO <sub>VSUP</sub> | 4.75 | 5.0 | 5.25 | _     |  |  |
| INTERNAL DIE TEMPERATURE SENSOR (21)                                           |                       |      |     |      | •     |  |  |
| Voltage / Temperature Slope (20)                                               | S <sub>TtoV</sub>     | _    | 26  | _    | mV/°C |  |  |
| Output Voltage @25°C                                                           | V <sub>T25</sub>      | 1.7  | 1.9 | 2.1  | V     |  |  |

#### Notes

- 20. This parameter is guaranteed by process monitoring but is not production tested.
- 21. This parameter is guaranteed only if correct trimming was applied

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V  $_{SUP} \leq$  16 V,  $-40^{\circ}C \leq$  T  $_{J} \leq$  125°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $T_A = 25^{\circ}$ C under nominal conditions unless otherwise noted

| Characteristic                                                   | Symbol              | Min | Тур                   | Max  | Unit |
|------------------------------------------------------------------|---------------------|-----|-----------------------|------|------|
| HALL-EFFECT SENSOR INPUT H0 - GENERAL PURPOSE INF<br>(H0MS = 0)  | PUT MODE            |     |                       |      |      |
| Input Voltage Low Threshold                                      | V <sub>LT</sub>     | _   | -                     | 1.5  | V    |
| Input Voltage High Threshold                                     | V <sub>HT</sub>     | 3.5 | -                     | _    | V    |
| Input Voltage Hysteresis                                         | V <sub>HH</sub>     | 100 | -                     | 500  | mV   |
| Pullup resistor                                                  | R <sub>PH</sub>     | 7.0 | 10                    | 13   | kΩ   |
| HALL-EFFECT SENSOR INPUT H0 - 2PIN HALL SENSOR INF<br>(H0MS = 1) | PUT MODE            |     |                       |      |      |
| Output Voltage                                                   |                     |     |                       |      | V    |
| V <sub>SUP</sub> < 17V                                           | V <sub>HALL1</sub>  | -   | V <sub>SUP</sub> -1.2 | -    |      |
| V <sub>SUP</sub> >17V                                            | V <sub>HALL2</sub>  | _   | _                     | 15.8 |      |
| Output Drop @ I <sub>OUT</sub> = 15mA                            | V <sub>H0D</sub>    | _   | -                     | 2.5  | V    |
| Sense Current Threshold                                          | I <sub>HSCT</sub>   | 6.0 | 7.9                   | 10   | mA   |
| Sense Current Hysteresis                                         | Iнscн               | 600 |                       | 1650 | μA   |
| Sense Current Limitation                                         | V <sub>HSCLIM</sub> | 20  | 40                    | 70   | mA   |
| ANALOG INPUT A0, A0CST                                           | •                   |     |                       |      |      |
| Current Source A0, A0CST (22) (23)                               |                     |     |                       |      | μA   |
| CSSEL1:0 = 00                                                    | I <sub>CS1</sub>    | -   | 40                    | -    |      |
| CSSEL1:0 = 01                                                    | I <sub>CS2</sub>    | _   | 120                   | -    |      |
| CSSEL1:0 = 10                                                    | I <sub>CS3</sub>    | _   | 320                   | _    |      |
| CSSEL1:0 = 11                                                    | I <sub>CS4</sub>    | _   | 800                   | -    |      |
| WAKE-UP INPUT L0                                                 |                     |     |                       |      |      |
| Input Voltage Threshold Low                                      | V <sub>LT</sub>     | -   | -                     | 1.5  | V    |
| Input Voltage Threshold High                                     | V <sub>HT</sub>     | 3.5 | -                     | -    | V    |
| Input Voltage Hysteresis                                         | V <sub>LH</sub>     | 0.5 | -                     | _    | V    |
| Input Current                                                    | I <sub>N</sub>      | -10 | -                     | 10   | μΑ   |
| Wake-Up Filter Time (24)                                         | t <sub>WUP</sub>    | _   | 20                    | -    | μs   |
|                                                                  |                     | 1   | 1                     |      | 1    |

#### Notes

- 22. This parameter is guaranteed only if correct trimming was applied
- The current values are optimized to read a NTC temperature sensor, e.g. EPCOS type B57861 (R25 = 3000Ω, R/T characteristic 8016)

This parameter is guaranteed by process monitoring but is not production tested.

# DYNAMIC ELECTRICAL CHARACTERISTICS

#### **Table 4. Dynamic Electrical Characteristics**

All characteristics are for the analog chip only. Please refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                | Symbol               | Min   | Тур | Max   | Unit |
|---------------------------------------------------------------------------------------------------------------|----------------------|-------|-----|-------|------|
| LIN PHYSICAL LAYER                                                                                            |                      |       |     |       |      |
| Driver Characteristics for Normal Slew Rate (25), (26)                                                        |                      |       |     |       |      |
| Dominant Propagation Delay TXD to LIN                                                                         | t <sub>DOM-MIN</sub> | _     | _   | 50    | μS   |
| Dominant Propagation Delay TXD to LIN                                                                         | t <sub>DOM-MAX</sub> | _     | _   | 50    | μS   |
| Recessive Propagation Delay TXD to LIN                                                                        | t <sub>REC-MIN</sub> | _     | _   | 50    | μS   |
| Recessive Propagation Delay TXD to LIN                                                                        | t <sub>REC-MAX</sub> | _     | _   | 50    | μS   |
| Duty Cycle 1: D1 = $t_{Bus\_rec(min)}$ / (2 x $t_{BIT}$ ), $t_{BIT}$ = 50 $\mu$ s, $V_{SUP}$ = 7.0V18V        | D1                   | 0.396 | -   | -     |      |
| Duty Cycle 2: D2 = $t_{Bus\_rec(max)}$ / (2 x $t_{BIT}$ ), $t_{BIT}$ = 50 $\mu$ s, $V_{SUP}$ = 7.6 $V$ 18 $V$ | D2                   | -     | -   | 0.581 |      |
| Driver Characteristics for Slow Slew Rate (25), (27)                                                          |                      | I     | •   | II.   |      |
| Dominant Propagation Delay TXD to LIN                                                                         | t <sub>DOM-MIN</sub> | _     | _   | 100   | μS   |
| Dominant Propagation Delay TXD to LIN                                                                         | t <sub>DOM-MAX</sub> | _     | _   | 100   | μS   |
| Recessive Propagation Delay TXD to LIN                                                                        | t <sub>REC-MIN</sub> | _     | _   | 100   | μS   |
| Recessive Propagation Delay TXD to LIN                                                                        | t <sub>REC-MAX</sub> | _     | _   | 100   | μS   |
| Duty Cycle 3: D3 = $t_{Bus\_rec(min)}$ / (2 x $t_{BIT}$ ), $t_{BIT}$ = 96 $\mu$ s, $V_{SUP}$ = 7.0V18V        | D3                   | 0.417 | -   | -     |      |
| Duty Cycle4: D4 = $t_{Bus\_rec(max)}$ / (2 x $t_{BIT}$ ), $t_{BIT}$ = 96 $\mu$ s, $V_{SUP}$ = 7.6V18V         | D4                   | -     | -   | 0.590 |      |
| Driver Characteristics for Fast Slew Rate                                                                     | <u> </u>             | 1     | •   |       | •    |
| LIN High Slew Rate (Programming Mode)                                                                         | SR <sub>FAST</sub>   | _     | 20  | _     | V/μs |
| Receiver Characteristics and Wake-Up Timings                                                                  | <u>'</u>             | 1     | •   | 1     | •    |
| Receiver Dominant Propagation Delay (28)                                                                      | t <sub>RL</sub>      | _     | 3.5 | 6.0   | μS   |
| Receiver Recessive Propagation Delay (28)                                                                     | t <sub>RH</sub>      | _     | 3.5 | 6.0   | μS   |
| Receiver Propagation Delay Symmetry                                                                           | t <sub>R-SYM</sub>   | -2.0  | _   | 2.0   | μS   |
| Bus Wake-Up Deglitcher                                                                                        | t <sub>PROPWL</sub>  | 30    | 50  | 150   | μS   |
| Bus Wake-Up Event Reported <sup>(29)</sup>                                                                    | tWAKE                | _     | 20  | _     | μS   |

## Notes

- 25.  $V_{SUP}$  from 7.0 V to 18 V, bus load R0 and C0 1.0 nF/1.0 k $\Omega$ , 6.8 nF/660  $\Omega$ , 10 nF/500  $\Omega$ . Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter.
- 26. See <u>Figure 6</u>, page <u>18</u>.
- 27. See Figure 7, page 19.
- 28. Measured between LIN signal threshold  $V_{\rm IL}$  or  $V_{\rm IH}$  and 50% of RXD signal.
- 29. t<sub>WAKE</sub> is typically 2 internal clock cycles after LIN rising edge detected. See <u>Figure 9</u> and <u>Figure 8</u>, page <u>19</u>. In Sleep mode the V<sub>DD</sub> rise time is strongly dependent upon the decoupling capacitor at VDD terminal.

All characteristics are for the analog chip only. Please refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                           | Symbol               | Min  | Тур  | Max  | Unit |
|------------------------------------------|----------------------|------|------|------|------|
| SPI INTERFACE TIMING                     | ·                    |      |      |      |      |
| SPI Operating Recommended Frequency (30) | f <sub>SPIOP</sub>   | 0.25 | _    | 4.0  | MHz  |
| State Machine                            | ·                    |      |      |      |      |
| Reset Low-Level Duration after VDD High  | t <sub>RST</sub>     | 0.8  | 1.25 | 1.94 | ms   |
| Normal Request Time-out                  | t <sub>NORMREQ</sub> | 51   | 80   | 124  | ms   |
| Window Watchdog Timer (31)               |                      |      |      |      |      |
| Watchdog Period (WDP1:0 = 00)            | t <sub>WD80</sub>    | 52   | 80   | 124  | ms   |
| Watchdog Period (WDP1:0 = 01)            | t <sub>WD40</sub>    | 26   | 40   | 62   | ms   |
| Watchdog Period (WDP1:0 = 10)            | t <sub>WD20</sub>    | 13   | 20   | 31   | ms   |
| Watchdog Period (WDP1:0 = 11)            | t <sub>WD10</sub>    | 6.5  | 10   | 15.5 | ms   |

#### Notes

- 30. This parameter is guaranteed by process monitoring but is not production tested.
- 31. This parameter is guaranteed only if correct trimming was applied. Additionally See Watchdog Period Range Value (AWD Trim) on page 49

# **MICROCONTROLLER PARAMETRICS**

# Table 5. Microcontroller

For a detailed microcontroller description, refer to the MC68HC908EY16 datasheet.

| Module | Description                                                                                                                    |  |
|--------|--------------------------------------------------------------------------------------------------------------------------------|--|
| Core   | High Performance HC08 Core with a Maximum Internal Bus Frequency of 8.0 MHz                                                    |  |
| Timer  | Two 16-Bit Timers with 2 Channels (TIM A and TIM B)                                                                            |  |
| Flash  | 16 K Bytes                                                                                                                     |  |
| RAM    | 512 Bytes                                                                                                                      |  |
| ADC    | 10-Bit Analog-to-Digital Converter                                                                                             |  |
| SPI    | SPI Module                                                                                                                     |  |
| ESCI   | Standard Serial Communication Interface (SCI) Module Bit-Time Measurement Arbitration Prescaler with Fine Baud-Rate Adjustment |  |
| ICG    | Internal Clock Generation Module                                                                                               |  |

# **TIMING DIAGRAMS**



Note: Waveform in accordance to ISO7637 part 1, test pulses 1, 2, 3a and 3b.

Figure 4. Test Circuit for Transient Test Pulses



Figure 5. Test Circuit for LIN Timing Measurements



Figure 6. LIN Timing Measurements for Normal Slew Rate



Figure 7. LIN Timing Measurements for Slow Slew Rate



Figure 8. Wake-Up Stop Mode Timing



Figure 9. Wake-Up Sleep Mode Timing



Figure 10. Power On Reset and Normal Request Time-out Timing

#### **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

The 908E621 was designed and developed as a highly integrated and cost-effective solution for automotive and industrial applications. For automotive body electronics, the 908E621 is well suited to perform complete mirror control via a three-wire LIN bus.

This device combines an HC908EY16 MCU core with flash memory together with a *SmartMOS* IC chip. The *SmartMOS* IC chip combines power and control in one chip. Power switches are provided on the *SmartMOS* IC configured as half-bridge outputs and three high-side switches. Other ports are also provided, which include one

Hall-effect sensor input port, one analog input port with a switched current source, one wake-up terminal, and a selectable HVDD terminal. An internal voltage regulator provides power to the MCU chip.

Also included in this device is a LIN physical layer, which communicates using a single wire. This enables this device to be compatible with three-wire bus systems, where one wire is used for communication, one for battery, and one for ground.

#### **FUNCTIONAL TERMINAL DESCRIPTION**

See Figure 2, 908E621 Simplified Internal Block Diagram, page  $\underline{2}$ , for a graphic representation of the various terminals referred to in the following paragraphs. Also, see the terminal diagram on <u>page 3</u> for a depiction of the terminal locations on the package.

#### **PORT A I/O TERMINALS**

These terminals are special-function, bidirectional I/O port terminals that are shared with other functional modules in the MCU. PTA0:PTA4 are shared with the keyboard interrupt terminals, KBD0:KBD4.

The PTA5/SPSCK terminal is not accessible in this device and is internally connected to the SPI clock terminal of the analog die.

The PTA6/SS terminal is not accessible in this device and is internally connected to the SPI slave select input of the analog die.

For details refer to the 68HC908EY16 datasheet.

#### **PORT B I/O TERMINALS**

These terminals are special-function, bidirectional I/O port terminals that are shared with other functional modules in the MCU. All terminals are shared with the ADC module.

PTB0/AD0 is internally connected to the ADOUT terminal of the analog die, allowing diagnostic measurements to be calculated; e.g., current recopy,  $V_{SUP}$ , etc.

The PTB1/AD1, PTB2/AD2, PTB6/AD6/TBCH0, PTB7/AD7/TBCH1 terminals are not accessible in this device.

For details refer to the 68HC908EY16 datasheet.

#### PORT C I/O TERMINALS

These terminals are special-function, bidirectional I/O port terminals that are shared with other functional modules in the

MCU. For example, PTC2: PTC4 are shared with the ICG module.

PTC0/MISO and PTC1/MOSI are not accessible in this device and are internally connected to the MISO and MOSI SPI terminals of the analog die.

For details refer to the 68HC908EY16 datasheet.

#### PORT D I/O TERMINALS

PTD0/TACH0/BEMF and PTD1/TACH1 are special-function, bidirectional I/O port terminals that can also be programmed to be timer terminals.

PTD0/TACH0 terminal is internally connected to the PWM input of the analog die and only accessible for test purposes (can not be used in the application).

For details refer to the 68HC908EY16 datasheet.

#### **PORT E I/O TERMINAL**

PTE0/TXD and PTE1/RXD are special-function, bidirectional I/O port terminals that can also be programmed to be enhanced serial communication.

PTE0/TXD is internally connected to the TXD terminal of the analog die. The connection for the receiver must be done externally.

PTE1/RXD is internally connected to the RXD terminal of the analog die and only accessible for test purposes (can not be used in the application).

For details refer to the 68HC908EY16 datasheet.

# EXTERNAL INTERRUPT TERMINAL (IRQ)

The IRQ terminal is an asynchronous external interrupt terminal. This terminal contains an internal pullup resistor that is always activated, even when the IRQ terminal is pulled LOW.

For details refer to the 68HC908EY16 datasheet.

# **EXTERNAL RESET TERMINAL (RST)**

A logic [0] on the RST terminal forces the MCU to a known startup state. RST is bidirectional, allowing a reset of the entire system. It is driven LOW when any internal reset source is asserted.

This terminal contains an internal pullup resistor that is always activated, even when the reset terminal is pulled I OW

For details refer to the 68HC908EY16 datasheet.

# POWER SUPPLY TERMINALS (VSUP1: VSUP8)

VSUP1:VSUP8 are device power supply terminals. The nominal input voltage is designed for operation from 12 V systems. Owing to the low ON-resistance and current requirements of the half-bridge driver outputs and high-side output drivers, multiple VSUP terminals are provided.

All VSUP terminals must be connected to get full chip functionality.

#### POWER GROUND TERMINALS (GND1:GND4)

GND1:GND4 are device power ground connections. Owing to the low ON-resistance and current requirements of the half-bridge driver outputs and high-side output drivers, multiple terminals are provided.

GND1 and GND2 terminals must be connected to get full chip functionality.

#### HALF-BRIDGE OUTPUT TERMINALS (HB1:HB4)

The 908E621 device includes power MOSFETs configured as four half-bridge driver outputs. The HB3:HB4 have a lower  $R_{\rm DS(ON)}$ , to run higher currents (e.g. fold motor), than the HB1:B2 outputs.

The HB1:HB4 outputs are short-circuit and overtemperature protected, and they feature current recopy. Over current protection is done on both high-side and low-side FET's. The current recopy are done on the low-side MOSFETs.

#### **HIGH-SIDE OUTPUT TERMINALS (HS1:HS3)**

The HS output terminals are a low  $R_{DS(ON)}$  high-side switches. Each HS switch is protected against overtemperature and overcurrent. The output is capable of limiting the inrush current with an automatic PWM or feature a real PWM capability using the PWM input.

The HS1 has a lower  $R_{DS(ON)}$ , to run higher currents (e.g. heater), than the HS2 and HS3 outputs.

For the HS1 two terminals (HS1a:HS1b) are necessary for the current capability and have to be connected externally.

**Important:** The HS3 can be only used to drive resistive loads.

# **HALL-EFFECT SENSOR INPUT TERMINAL (H0)**

The Hall-effect sensor input terminal H0 provides an input for Hall-effect sensors (2pin or 3pin) or a switch.

# **ANALOG INPUT TERMINALS (A0, A0CST)**

These terminals are analog inputs with selectable current source values. The A0CST is intent to trim the A0 input.

#### WAKE-UP INPUT TERMINAL (L0)

This terminal is 40V rated input. It can be used as wake-up source for a system wake-up. The input is falling or rising edge sensitive.

**Important:** If unused this terminal should be connected to VSUP or GND to avoid parasitic transitions. In Low Power Mode this could lead to random wake-up events.

# SWITCHABLE V<sub>DD</sub> OUTPUT TERMINAL (HVDD)

The HVDD terminal is a switchable  $V_{DD}$  output for driving resistive loads requiring a regulated 5.0 V supply; e.g., 3-terminal Hall-effect sensors or potentiometers. The output is short-circuit protected.

#### LIN BUS TERMINAL (LIN)

The LIN terminal represents the single-wire bus transmitter and receiver. It is suited for automotive bus systems and is based on the LIN bus specification.

# +5.0 V VOLTAGE REGULATOR OUTPUT TERMINAL (VDD)

The VDD terminal is needed to place an external capacitor to stabilize the regulated output voltage. The VDD terminal is intended to supply the embedded microcontroller.

**Important** The VDD terminal should not be used to supply other loads; use the HVDD terminal for this purpose. The VDD, EVDD and VDDA/VREFH terminals must be connected together.

# VOLTAGE REGULATOR GROUND TERMINAL (VSS)

The VSS terminal is the ground terminal for the connection of all non-power ground connections (microcontroller and sensors). **Important** VSS, EVSS and VSSA/VREFL terminals must be connected together.

#### RESET TERMINAL (RST\_A)

RST\_A is the bidirectional reset terminal of the analog die. It is an open drain with pullup resistor and must be connected to the RST terminal of the MCU.

# INTERRUPT TERMINAL (IRQ\_A)

IRQ\_A is the interrupt output terminal of the analog die indicating errors or wake-up events. It is an open drain with pullup resistor and must be connected to the IRQ terminal of the MCU.

# ADC SUPPLY/REFERENCE TERMINALS (VDDA/ VREFH AND VSSA/VREFL)

VDDA and VSSA are the power supply terminals for the analog-to-digital converter (ADC).

VREFH and VREFL are the reference voltage terminals for the ADC.

The supply and reference signals are internally connected.

It is recommended that a high quality ceramic decoupling capacitor be placed between these terminals.

For details refer to the 68HC908EY16 datasheet.

# MCU POWER SUPPLY TERMINALS (EVDD AND EVSS)

EVDD and EVSS are the power supply and ground terminals. The MCU operates from a single power supply.

Fast signal transitions on MCU terminals place high, shortduration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU.

For details refer to the 68HC908EY16 datasheet.



# **TEST MODE TERMINAL (TESTMODE)**

This terminal is for test purpose only. In the application this terminal has to be forced to GND.

For Programming/Test this terminal has to be forced to VDD to bring the analog die into Test mode. In Test mode the Reset Time-out (80ms) is disabled and the LIN receiver is disabled

NOTE: After detecting a RESET (internal or external) the PSON bit needs to be set within 80ms. If not the device will automatically enter sleep mode.

#### MCU TEST TERMINAL (FLSVPP)

This terminal is for test purposes only. This terminal should be either left open (not connected) or can be connected to GND.

# NO CONNECT TERMINALS (NC)

The NC terminals are not connected internally.

**Note:** Each of the NC terminals can be left open or connected to ground (recommended).

#### **EXPOSED PAD TERMINAL**

The exposed pad terminal on the bottom side of the package conducts heat from the chip to the PCB board. For thermal performance the pad must be soldered to the PCB board. It is recommended that the pad be connected to the ground potential.

# **FUNCTIONAL DEVICE OPERATION**

#### **OPERATIONAL MODES**

#### 908E621 ANALOG DIE MODES OF OPERATION

The 908E621 offers three operating modes: Normal (Run), Stop, and Sleep. In Normal mode the device is active and is operating under normal application conditions. The Stop and Sleep modes are low power modes with wake-up capabilities.

The different modes can be selected by the STOP and SLEEP bits in the System Control Register.

<u>Figure 11</u> describes how transitions are done between the different operating modes and <u>Table 6</u>, page <u>26</u>, gives an overview of the operating modes.



Figure 11. Operating Modes and Transitions

#### **Normal Mode**

This Mode is normal operating mode of the device, all functions and power stages are active and can be enabled/disabled. The voltage regulator provides the +5V  $\rm V_{DD}$  to the MCU.

After a reset (e.g. Power On Reset, Wake-Up from Sleep) the MCU has to set the PSON bit in the System Control Register within 80ms typical (t<sub>NORMREQ</sub>), this is to ensure the MCU has started up and is operating correctly. If the PSON bit is not set within the required time frame the device is entering SLEEP mode to reduce power consumption (fail safe).

This MCU monitoring can be disabled e.g. for programming by applying  $V_{\rm DD}$  on the TESTMODE terminal.

#### **Stop Mode**

In Stop mode the voltage regulator still supplies the MCU with  $V_{DD}$  (limited current capability). To enter the Stop mode the STOP bit in the System Control Register has to be set and the MCU has to be stopped also (see 908EY16 datasheet for details).

Wake-up from this mode is possible by LIN bus activity or the wake-up input L0 and is maskable with the LINIE and/or L0IE bits in the Interrupt Mask Register. The analog die is generating an interrupt on IRQ\_A terminal to wake-up the MCU. The wake-up / interrupt source can be evaluated with the L0IF and LINIF bits in the Interrupt Flag Register.

Stop mode has a higher current consumption than Sleep mode, but allows a quicker wake-up. Additionally the wake-up sources can be selected (maskable) which is not possible in Sleep mode.

<u>Figure 12</u> show the procedure to enter the Stop mode and how the system is waking up.



Figure 12. STOP mode Wake-up Procedure

#### Sleep Mode

In Sleep mode the voltage regulator is turned off and the MCU is not supplied ( $V_{DD} = 0 \text{ V}$ ) also the RST\_A terminal is pulled low.

To enter the Sleep mode the Sleep bit in the System Control Register has to be set.

Wake-up from this mode is possible by LIN bus activity or the wake-up input L0 and is not maskable. The wake-up

behaves like a power on reset. The wake-up / reset source can be evaluated by the LOWF and/or LINWF bits in the Reset Status Register.

Sleep mode has a lower current consumption than Stop mode, but requires a longer time to wake-up. The wake-up sources can not be selected (not maskable).

Figure 13 show the procedure to enter the Sleep mode and how a wake-up is performed.



Figure 13. SLEEP mode Wake-up Procedure

Table 6 summarized the Operating modes.

**Table 6. Operating Modes Overview** 

| Device Mode    | Voltage Regulator                                  | Wake-Up Capabilities                                           | RST_A<br>Output | MCU monitoring/<br>Watchdog<br>Function                                                              | Power Stages | LIN Interface                           |
|----------------|----------------------------------------------------|----------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------|
| Reset          | V <sub>DD</sub> ON                                 | N/A                                                            | LOW             | Disabled                                                                                             | Disabled     | Disabled                                |
| Normal Request | V <sub>DD</sub> ON                                 | N/A                                                            | HIGH            | t <sub>NORMREQ</sub> (80 ms<br>typical) time out to<br>set PSON bit in<br>System Control<br>Register | Disabled     | Disabled                                |
| Normal (Run)   | V <sub>DD</sub> ON                                 | N/A                                                            | HIGH            | Window Watchdog active if enabled                                                                    | Enabled      | Enabled                                 |
| Stop           | V <sub>DD</sub> ON with limited current capability | LIN wake-up,<br>L0 state change<br>(SPI PSON=1) <sup>(1)</sup> | HIGH            | Disabled                                                                                             | Disabled     | Recessive state with wake-up capability |
| Sleep          | V <sub>DD</sub> OFF                                | LIN wake-up<br>L0 state change                                 | LOW             | Disabled                                                                                             | Disabled     | Recessive state with wake-up capability |

#### Notes

#### **OPERATING MODES OF THE MCU**

For a detailed description of the operating modes of the MCU, refer to the MC68HC908EY16 datasheet.

#### **INTERRUPTS**

The 908E621 has seven different interrupt sources. An interrupt pulse on the IRQ\_A terminal is generated to report an event or fault to the MCU. All interrupts are maskable and can be enabled/disabled via the SPI (Interrupt Mask Register). After reset all interrupts are automatically disabled.

#### Low Voltage Interrupt

Low voltage interrupt (LVI) is related to external supply voltage VSUP. If this voltage falls below the LVI threshold, it will set the LVIF bit in the Interrupt Flag Register. In case the low voltage interrupt is enabled (LVIE = 1), an interrupt will be initiated.

During Sleep and Stop mode the low voltage interrupt circuitry is disabled.

# **High Voltage Interrupt**

The High voltage Interrupt (HVI) is related to the external supply voltage VSUP. If this voltage rises above the HVI threshold it will set the HVIF bit in the Interrupt Flag Register. In case the High voltage Interrupt is enabled (HVIE = 1), an interrupt will be initiated.

During Stop and Sleep mode the HVI circuitry is disabled.

#### **High Temperature Interrupt**

The high temperature interrupt (HTI) is generated by the on chip temperature sensors. If the chip temperature is above the HTI threshold the HTIF bit in the Interrupt Flag Register will be set. In case the high temperature interrupt is enabled (HTIE = 1), an interrupt will be initiated.

During Stop and Sleep mode the HTI circuitry is disabled.

# **LIN Interrupt**

The LIN Interrupt is related to the Stop mode. If the LIN interrupt is enabled (LINIE = 1) in Stop mode an interrupt is asserted, if a rising edge is detected and the bus was dominant longer than  $T_{propWL}.$  After the wake-up / interrupt the LINIF is indicating the reason for the wake-up / interrupt.

# **Power Stage Fail Interrupt**

The power stage fail flag indicates an error condition on any of the power stages (see Figure 14, page 27).

In case the power stage fail interrupt is enabled (PSFIE = 1), an interrupt will be initiated if:

During Stop and Sleep mode the PSFI circuitry is disabled.

#### **HO Input Interrupt**

The H0 interrupt flag H0IF is set in run mode by a state change of the H0F flag (rising or falling edge on the enabled

<sup>1.</sup> The SPI is still active in Stop mode. However, due to the limited current capability of the voltage regulator in Stop mode, the PSON bit has to be set before the increased current caused from a running MCU causes an LVR.

input). The interrupt function is available if the input is selected as General Purpose or as 2pin Hallsensor input. The interrupt is maskable with the H0IE bit in the Interrupt Mask Register.

During Stop and Sleep mode the H0l circuitry is disabled.

#### **L0** input Interrupt

The L0 interrupt flag L0IF is set in run mode by a state change of the L0F flag (rising or falling edge). The interrupt is maskable with the L0IE bit in the interrupt mask register.

# **INTERRUPT FLAG REGISTER (IFR)**

#### Register Name and Address: IFR - \$0A



#### LOIF - LO Input Flag Bit

This read/write flag is set on a falling or rising edge at the L0 input. Clear L0IF by writing a logic [1] to L0IF. Reset clears the L0IF bit. Writing a logic [0] to L0IF has no effect.

- 1 = rising or falling edge on L0 input detected
- 0 = no state change on L0 input detected

#### H0IF - H0 Input Flag Bit

This read/write flag is set on a falling or rising edge at the H0 input. Clear H0IF by writing a logic [1] to H0IF. Reset clears the H0IF bit. Writing a logic [0] to H0IF has no effect.

- 1 = state change on the hallflags detected
- 0 = no state change on the hallflags detected

#### LINIF - LIN Flag Bit

This read/write flag is set if a rising edge is detected and the bus was dominant longer than TpropWL. Clear LINIF by writing a logic [1] to LINIF. Reset clears the LINIF bit. Writing a logic [0] to LINIF has no effect.

- 1 = LIN bus interrupt has occurred
- 0 = not LIN bus interrupt occurred since last clear

# HTIF - High Temperature Flag Bit

This read/write flag is set on high temperature condition. Clear HTIF by writing a logic [1] to HTIF. If high temperature condition is still present while writing a logical one to HTIF, the writing has no effect. Therefore, a high temperature

interrupt cannot be lost due to inadvertent clearing of HTIF. Reset clears the HTIF bit. Writing a logic [0] to HTIF has no effect.

- 1 = high temperature condition has occurred
- 0 = high temperature condition has not occurred

#### LVIF - Low Voltage Flag Bit

This read/write flag is set on low voltage condition. Clear LVIF by writing a logic [1] to LVIF. If low voltage condition is still present while writing a logical one to LVIF, the writing has no effect. Therefore, a low voltage interrupt cannot be lost due to inadvertent clearing of LVIF.

Reset clears the LVIF bit. Writing a logic [0] to LVIF has no effect.

- 1 = low voltage condition has occurred
- 0 = low voltage condition has not occurred

#### HVIF - High Voltage Flag Bit

This read/write flag is set on high voltage condition. Clear HVIF by writing a logic [1] to HVIF. If high voltage condition is still present while writing a logical one to HVIF, the writing has no effect. Therefore, a high voltage interrupt cannot be lost due to inadvertent clearing of HVIF.

Reset clears the HVIF bit. Writing a logic [0] to HVIF has no effect.

- 1 = high voltage condition has occurred
- 0 = high voltage condition has not occurred

#### PSFIF - Power Stage Fail Bit

This read-only flag is set on a fail condition on one of the power outputs (HBx, HSx, HVDD, H0). Reset clears the PSFIF bit. Clear this flag, by writing a logic [1] to the appropriate fail flag.

- 1 = power stage fail condition has occurred
- 0 = power stage fail condition has not occurred



Figure 14. Principal Implementation of the PSFIF

# **INTERRUPT MASK REGISTER (IMR)**

#### Register Name and Address: IMR - \$09



#### L0IE - L0 Input Interrupt Enable Bit

This read/write bit enables CPU interrupts by the L0 flag, L0IF. Reset clears the L0IE bit.

- 1 = interrupt requests from L0IF flag enabled
- 0 = interrupt requests from L0IF flag disabled

#### H0IE - H0 Input Interrupt Enable Bit

This read/write bit enables CPU interrupts by the Hallport flag, H0IF. Reset clears the H0IE bit.

- 1 = interrupt requests from H0IF flag enabled
- 0 = interrupt requests from H0IF flag disabled

#### LINIE - LIN line Interrupt Enable Bit

This read/write bit enables CPU interrupts by the LIN flag, LINIF. Reset clears the LINIE bit.

- 1 = interrupt requests from LINIF flag enabled
- 0 = interrupt requests from LINIF flag disabled

#### HTRD - High Temperature Reset Disable Bit

This read/write bit disables the high temperature reset function. Reset clears the HTRD bit.

- 1 = high temperature reset is disabled
- 0 = high temperature reset is enabled

Note: Disabling of the high temperature reset can lead to a destruction of the part in cases of high temperature. This bit was foreseen for test purposes only!

#### HTIE - High Temperature Interrupt Enable Bit

This read/write bit enables CPU interrupts by the high temperature flag, HTIF. Reset clears the HTIE bit.

- 1 = interrupt requests from HTIF flag enabled
- 0 = interrupt requests from HTIF flag disabled

#### LVIE - Low Voltage Interrupt Enable Bit

This read/write bit enables CPU interrupts by the low voltage flag, LVIF.Reset clears the LVIE bit.

- 1 = interrupt requests from LVIF flag enabled
- 0 = interrupt requests from LVIF flag disabled

# HVIE - High Voltage Interrupt Enable Bit

This read/write bit enables CPU interrupts by the high voltage flag, HVIF.Reset clears the HVIE bit.

- 1 = interrupt requests from HVIF flag enabled
- 0 = interrupt requests from HVIF flag disabled

#### PSFIE - Power Stage Fail Interrupt Enable Bit

This read/write bit enables CPU interrupts by power stage fail flag, PSFIF. Reset clears the PSFIE bit.

- 1 = interrupt requests from PSFIF flag enabled
- 0 = interrupt requests from PSFIF flag disabled

#### **RESETS**

The 908E621 has four internal and one external reset source.

Each internal reset event will cause a reset pin low for  $t_{RST}$  (1.25 ms typical), after the reset event is gone.



Figure 15. Internal Reset Routing

# **RESET SOURCE**

#### **High Temperature Reset**

The device is protected against high temperature. When the chip temperature exceeds a certain temperature, a reset (HTR) is generated. The reset is flagged by bit HTR in the Interrupt Flag Register. A HTR event will reset all registers in the SPI excluding the RSR.

The HTR can be disabled by bit HTRD in the Interrupt Mask register.

Note: Disabling the high temperature reset can lead to destruction of the part in cases of high temperature. This bit was foreseen for test purposes only!

#### **Watchdog Reset**

The WatchDog module generates a reset, because of a watchdog time-out or wrong watchdog timer reset. Reset is flagged by bit WDR in the Reset Status Register. A Watchdog reset event will reset all registers in the SPI excluding the RSR.

#### Main VREG Low Voltage Reset

The LVR is related to the Main VDD. In case the voltage falls below a certain threshold, it will pull down the RST\_A terminal. Reset is flagged by bit LVR in the Reset Status

Register. A LVR event will reset all register in the SPI excluding the RSR.

#### **Power On Reset**

The POR is related to the internal 5V supply. In case the device detects a power on the POR bit in the Reset Status Register (RSR) is set. A power on reset will reset all register in the SPI including the RSR and set the POR bit.

The Power On Reset circuitry will force the  $\overline{RST}_A$  terminal low for  $t_{\overline{RST}}$  after the  $V_{DD}$  has reached its nominal value (above LVR Threshold). Also see <u>Figure 10</u>, page <u>20</u>).

# Reset terminal / external Reset

An external reset can be applied by pulling down the RST\_A terminal. The reset event is flagged by bit PINR in the reset status register.

#### **Reset Status Register**

This register contains five flags that shows the source of the last reset. A power-on reset sets the POR bit and clears all other bits in the Reset Status Register. All bits can be cleared by writing a one to the corresponding bit. Uncleared bits remain set as long as they are not cleared by a power-on reset or by software.

In addition the register includes two flags which will indicate the source of a wake-up from Sleep mode: Either LIN bus activity or an event on the L0 wake-up input terminal.

#### Register Name and Address: RSR - \$0D



#### POR-Power On Reset bit

This read/write bit is set after power on. Bit is cleared by writing a logic "1" to this location.

- 1 = Reset due to power on
- 0 = no power on reset

#### PINR— Reset forced from external Reset terminal bit

This read/write bit is set after an reset was forced on the external reset RST\_A terminal. Bit is cleared by writing an logic "1" to this location.

- 1 = reset source is external reset terminal
- 0 = no external reset

# WDR- Watch Dog Reset bit

This read/write flag is set due to watchdog time-out or wrong watchdog timer reset. Clear WDR by writing a logic "1" to WDR.

- 1 = reset source is watchdog
- 0 = no watchdog reset

#### HTR- High Temperature Reset bit

This read/write bit is set if the chip temperature exceeds a certain value. Bit is cleared by writing a logic "1" to this location.

- 1 = reset due to high temperature condition
- 0 = no high temperature reset

#### LVR-Low Voltage Reset bit

This read/write bit is set if the external VDD voltage coming from the main voltage regulator falls below a certain value. Bit is cleared by writing a logic "1" to this location.

- 1 = reset due to low voltage condition
- 0 = no low voltage reset

#### LINWF— LIN Wake-Up Flag

This read/write bit is set if a bus activity was the case of an wake-up. Bit is cleared by writing a logic "1" to this location.

- 1 = Wake-up due to bus activity
- 0 = no wake-up due to bus activity

#### LOWF-LO Wake-Up Flag

This read/write bit is set if a event on the L0 terminal caused an wake-up. Bit is cleared by writing a logic "1" to this location.

- 1 = Wake-Up due to L0 terminal
- 0 = no Wake-Up due to L0 terminal

## **ANALOG DIE INPUTS/OUTPUTS**

#### LIN PHYSICAL LAYER

The LIN bus terminal provides a physical layer for singlewire communication in automotive applications. The LIN physical layer is designed to meet the LIN physical layer specification.

The LIN driver is a low-side MOSFET with internal current limitation and thermal shutdown. An internal pullup resistor with a serial diode structure is integrated, so no external pullup components are required for the application in a slave node. The fall time from dominant to recessive and the rise time from recessive to dominant is controlled. The symmetry between both slew rate controls is guaranteed.

The slew rate can be selected for optimized operation at 10 and 20kBit/s as well as high baud rates for test and programming. The slew rate can be adapted with 2 bits SRS[1:0] in the System Control Register. The initial slew rate is optimized for 20kBit/s.

The LIN terminal offers high susceptibility immunity level from external disturbance, guaranteeing communication during external disturbance.

The LIN transmitter circuitry is enabled by setting the PSON bit in the System Control Register (SYSCTL).

If the transmitter works in the current limitation region, the LINCL bit in the System Status Register (SYSSTAT) is set and the LIN transceiver is disabled after a certain time.

For improved performance and safe behavior in case of LIN bus short to Ground or LIN bus leakage during low power mode the internal pull-up resistor on the LIN terminal is disconnected from VSUP and a small current source keeps the LIN bus at recessive level. In case of a LIN bus short to GND, this feature will reduce the current consumption in STOP and SLEEP modes.



Figure 16. LIN Interface

# **TXD Terminal**

The TXD terminal is the MCU interface to control the state of the LIN transmitter (see <a href="Figure 2">Figure 2</a>, page <a href="Pigure 2">Pigure 2</a>). When TXD is LOW, the LIN terminal is low (dominant state). When TXD is HIGH, the LIN output MOSFET is turned off (recessive state). The TXD terminal has an internal pull-up current source in order to set the LIN bus to recessive state in the event, for instance, the microcontroller could not control it during system power-up or power-down.

#### **RXD Terminal**

The RXD transceiver terminal is the MCU interface, which reports the state of the LIN bus voltage. LIN HIGH (recessive state) is reported by a high level on RXD, LIN LOW (dominant state) by a low level on RXD.

#### STOP Mode and Wake-up Feature

During STOP mode operation the transmitter of the physical layer is disabled and the internal pull-up resistor is disconnected from VSUP and a small current source keeps

the LIN terminal in recessive state. The receiver is still active and able to detect wake-up events on the LIN bus line.

If the LIN interrupt is enabled (LINIE bit in the Interrupt Mask register is set), a dominant level longer than  $T_{propWL}$  followed by an rising edge will set the LINIF flag and generate an interrupt which causes a system wake-up (see <u>Figure 8</u>, page <u>19</u>)

#### **SLEEP Mode and Wake-up Feature**

During SLEEP mode operation the transmitter of the physical layer is disabled and the internal pull-up resistor is disconnected from VSUP and a small current source keeps the LIN terminal in recessive state. The receiver is still active to be able to detect wake-up events on the LIN bus line.

A dominant level longer than T<sub>propWL</sub> followed by an rising edge will generate a system wake-up (reset) and set the LINWF flag in the Reset Status register (RSR). Also see Figure 9, page 19).

#### **A0 INPUT AND ANALOG MULTIPLEXER**

#### A0 - Analog Input

Input A0 is an analog input used for reading switches or as analog inputs for potentiometers, NTC, etc.

A0 is internally connected to the analog multiplexer. This terminal offers a switchable current source. To read the Analog Input the terminal has to be selected with the SS[3:0] bits in the A0MUCTL register.



Figure 17. Analog Input and Multiplexer

#### **A0 Current Source**

The terminal A0 provides a switchable current source, to be able to read in switches, NTC, etc. without the need of an additional supply line for the sensor. The overall enable of this feature is done by setting the PSON bit in the System Control register. In addition the terminal has to be selected with the SS[3:0] bits. The current source can be enabled with Bit CSON and adjusted with the bits CSSEL[1:0].

With the CSSEL[1:0] bit's four different current values can be selected (40, 120, 320 and  $800\mu A$ ). This function is ceased during STOP and SLEEP mode operation.

The current source is derived from the Vdd voltage and is constant up to an output voltage of ~4.75V.



To calibrate the current sources an extra terminal (A0CST) is foreseen. On this terminal an accurate resistor can to be connected. Switching the current sources to this resistor allows the user to measure the current and use the measured value for calculating the current on A0.

#### **Analog Multiplexer / ADOUT terminal**

The ADOUT terminal is the analog output interface to the Analog-to-digital converter of the MCU. To be able to have different sources for the MCU with one single signal an

analog multiplexer is integrated in the analog die. This multiplexer has eleven different sources, which can be selected with the SS[3:0] bits in the A0MUCTL register.

# Half-bridge (HB1:HB4) Current Recopy

The multiplexer is connected to the four current sense circuits on the low side FET of the half bridges. This sense circuits offers a voltage proportional to the current through the MOSFET. The resolution is depending on bit CSA in the A0 and Multiplexer control register (A0MUCTL).

#### High-side (HS1:HS3) Current Recopy

The multiplexer is connected to the three high-side switches. This sense circuits offers a voltage proportional to the current through the transistor.

#### **Analog Input A0 and A0CST**

A0 and A0CST are directly connected to the analog multiplexer. It offers the possibility to read analog values from the periphery.

#### **Temperature Sensor**

The analog die includes an on chip temperature sensor. This sensor offers a voltage which is proportional to the actual mean chip junction temperature.

#### **VSUP** prescaler

The VSUP prescaler offers a possibility to measure the external supply voltage. The output of this voltage is VSUP / RATIOVSUP.

#### A0 and Multiplexer Control Register (A0MUCTL)

Register Name and Address: A0MUCTL - \$08



#### CSON — Current Source on/off

This read/write bit enables the current source for the A0 or A0CST inputs

Reset clears CSON bit.

1 = Current Source enabled

0 = Current Source disabled

## CSSEL[1:0] — Current Source Select Bits

These read/write bits select the current source values for A0 or A0CST input.
Reset clears CSSEL[1:0] bits.

**Table 7. A0 Current Source Level Selection Bits** 

| CSSEL1 | CSSEL0 | Current Source Enable (typ.) |
|--------|--------|------------------------------|
| 0      | 0      | 40μΑ                         |
| 0      | 1      | 120µA                        |
| 1      | 0      | 320µA                        |
| 1      | 1      | 800μΑ                        |

#### CSA — H-Bridges Current Sense Amplification Select Bit

This read/write bit selects the current sense amplification of the H-Bridges HB1:HB4 current recopy. Reset clears the CSA bit.

1 = low current sense amplification

0 = high current sense amplification

# SS[3:0] — Analog Source Input Select Bits

These read/write bits selects the analog input source for the ADOUT terminal.

Reset clears the SS[3:0] bits

**Table 8. Analog Multiplexer Configuration Bits.** 

| SS3 | SS2 | SS1 | SS0 | Channel            |
|-----|-----|-----|-----|--------------------|
| 0   | 0   | 0   | 0   | current recopy HB1 |
| 0   | 0   | 0   | 1   | current recopy HB2 |
| 0   | 0   | 1   | 0   | current recopy HB3 |
| 0   | 0   | 1   | 1   | current recopy HB4 |
| 0   | 1   | 0   | 0   | current recopy HS1 |
| 0   | 1   | 0   | 1   | current recopy HS2 |
| 0   | 1   | 1   | 0   | current recopy HS3 |
| 0   | 1   | 1   | 1   | not used           |
| 1   | 0   | 0   | 0   | Chip temperature   |
| 1   | 0   | 0   | 1   | VSUP prescaler     |
| 1   | 0   | 1   | 0   | Terminal A0        |
| 1   | 0   | 1   | 1   | Terminal A0CST     |
| 1   | 1   | 0   | 0   | not used           |
| 1   | 1   | 0   | 1   | not used           |
| 1   | 1   | 1   | 0   | not used           |
| 1   | 1   | 1   | 1   | not used           |

### **Hall-Effect Sensor Input Terminal H0**

The H0 terminal can be configured as general purpose input (H0MS = 0) or as hall-effect sensor input (H0MS = 1) to be able to read 3pin / 2pin hall sensors or switches.



Figure 18. General purpose / hall-effect sensor input (H0)

#### **Current Coded Hallsensor Input**

H0 is selected as "2 pin hallsensor input", if the corresponding H0MS bit in the H0/L0 Status and Control Register (HLSCTL) is set. In this mode the terminal current to GND is monitored by a special sense circuitry. Setting bit H0EN in the H0/L0 Status and Control Register switches the output to VSUP and enable the sense circuitry. The result of the sense operation is given by the H0F flag. The flag is low if the sensed current is higher than the sense current threshold  $I_{\rm HSCT}$ . In this configuration the H0 terminal is protected (current limitation) against short circuit to GND.

After switching on the hallport (H0EN = "1") the hallsensor needs some time to stabilize the output. In RUN mode the software has to take care about waiting for a few  $\mu s$  (40) before sensing the hallflags.

The hallport output current is sensed. In case of an overcurrent (short to GND) the hallport overcurrent flag (H0OCF) is set and the current is limited. For proper operation of the current limitation an external capacitor (>100nF) close to the H0 terminal is required.



Figure 19. H0 used as 2-pin hallsensor input

# **General Purpose Input**

H0 is selected as general purpose input, if the H0MS bit in the H0/L0 Status and Control Register (HLSCTL) is cleared. In this mode the input is usable as standard 5V input. The H0 input has a selectable internal pull-up resistors. The pull-up can be switched off with the H0PD bit in the H0/L0 Status and Control Register (HLSCTL). After reset the internal pull-up is enabled.



Figure 20. H0 used as 3 pin hall-effect sensor input



Figure 21. H0 used to read in standard switches

# **H0** Interrupt

The interrupt functionality on this terminal is just available in RUN mode. H0 interrupt flag H0IF is set in run mode by a state change of the H0 flag (rising or falling edge on the

enabled input). The interrupt function is available if the input is selected as General Purpose or as 2pin Hallsensor input. The interrupt can be masked with the H0IE bit in the interrupt mask register.

#### Wake-up input L0

The device provides one wake-up capable input for reading VSUP or VDD related signals.

#### **RUN** mode

The actual input state is reflected in bit L0F of the H0/L0 Status and Control register (HLSCTL).

The L0 terminal offers an interrupt capability on rising and falling edge. The interrupt can be enabled with the L0IE bit in the Interrupt Mask register.

#### STOP/SLEEP mode

During STOP and SLEEP mode the terminal can be used to wake-up the device.

Before entering the STOP or SLEEP mode the actual state of the input is stored. If the state is changing during in the STOP or SLEEP mode a wake-up is initiated.

# H0 / L0 Status and Control Register (HLSCTL)

#### Register Name and Address: HLSCTL - \$07



#### LOF - LO Flag Bit

This read only flag reflects the state of the L0 input

1 = L0 input high

0 = L0 input low

#### H0OCF — H0 Overcurrent Flag Bit

This read/write flag is set at overcurrent condition on H0 during 2pin hallsensor mode. Clear H0OCF by writing a logic [1] to H0OCF.

Reset clears the H0OCF bit.

- 1 = overcurrent condition on H0 terminal has occurred
- 0 = no overcurrent condition on H0 terminal has occurred

#### H0F — H0 Flag Bit

This read only flag reflects the state of the H0 input

- 1 = Hallport sensed high / current below threshold detected
- 0 = Hallport sensed low / current above threshold detected

#### H0EN — H0 Input 2pin Hall-effect sensor Enable Bit

This read/write bit enables the 2pin hall-effect sensor sense circuitry.

Reset clears H0EN bit.

- 1 = Hallport H0 is switched on and sensed
- 0 = Hallport H0 disabled

#### H0PD — Hallport Pull-up Disable Bit

This read/write bit disables the H0 Pull-up resistor. Reset clears H0PD bit.

- 1 = Hallport Pull-up resistor on H0 disabled
- 0 = Hallport Pull-up resistor on H0 enabled

#### H0MS — H0 Mode Select

These read/write bits select the mode of the H0 input Reset clears H0MS bit.

- 1 = H0 is 2-pin hallsensor input
- 0 = H0 is general purpose input

### **Half-Bridge Outputs**

Outputs HB1:HB4 provide four low-resistive half-bridge output stages. The half-bridges can be used in H-Bridge, high-side or low-side configurations.

Reset clears all bits in the H-Bridge Output Register (HBOUT) owing to the fact that all half-bridge outputs are switched off.

HB1:HB4 output features

- Short circuit (overcurrent) protection on high-side and low-side MOSFETs
- Current recopy feature (low-side MOSFET)
- Overtemperature protection
- Overvoltage and undervoltage protection
- Active clamp on low-side MOSFET



Figure 22. Half-Bridge Push-Pull Output Driver

# **Half-Bridge Control**

Each output MOSFET can be controlled individually. The general enable of the circuitry is done by setting PSON in the System Control Register (SYSCTL). The HBx\_L and HBx\_H bits form one half bridge. It is not possible to switch on both MOSFETs in one half-bridge at the same time. If both bits are set, the high-side MOSFET is in PWM mode.

To avoid both MOSFETs (high-side and low-side) of one half-bridge being on at the same time, a break-before-make circuit exists. Switching the high-side MOSFET on is inhibited as long as the potential between gate and  $V_{SS}$  is not below a certain threshold. Switching the low-side MOSFET on is blocked as long as the potential between gate and source of the high-side MOSFET did not fall below a certain threshold.

# **HALF-BRIDGE OUTPUT REGISTER (HBOUT)**

### Register Name and Address: HBOUT - \$01



### HBx\_H, HBx\_L — Half Bridge Output Switches

These read/write bits select the output of each half-bridge output according to the following table.

Reset clears all HBx\_H, HBx\_L bits.

**Table 9. Half-Bridge Configuration** 

| HBx_H | HBx_L | Mode                                        |
|-------|-------|---------------------------------------------|
| 0     | 0     | Low-side and high-side MOSFET off           |
| 0     | 1     | High-side MOSFET off,<br>low-side MOSFET on |
| 1     | 0     | High-side MOSFET on,<br>low-side MOSFET off |
| 1     | 1     | High-side MOSFET in PWM mode                |

# Half-Bridge PWM mode

The PWM mode is selected by setting both HBxL and HBxH of one Half-bridge to "1". In this mode the high-side MOSFET is controlled by the incoming PWM signal on the PWM terminal (see Figure 2, page 2).

If the incoming signal is high, the high-side MOSFET is switched on.

If the incoming signal is low, the high-side MOSFET is switched off.

With the current recirculation mode control bit CRM in the Half-Bridge Status and Control Register (HBSCTL) the recirculation behavior in PWM mode can be controlled. If CRM is set the corresponding low-side MOSFET is switched on if the PWM controlled high-side MOSFET is off.

### Half-Bridge Current Recopy

Each low-side MOSFET has an additional sense output to allow a current recopy feature. These sense sources are internally amplified and switched to the Analog Multiplexer.

The factor for the Current Sense amplification can be selected via bit CSA in the A0MUCTL register (see page 32)

CSA = "1": low resolution selected

CSA = "0": high resolution selected

# **Half-Bridge Overtemperature Protection**

The outputs are protected against overtemperature conditions. Each power output comprises two different temperature thresholds.

The first threshold is the high temperature interrupt (HTI). If the temperature reaches this threshold the HTIF bit in the Interrupt Flag Register (IFR) is set and an interrupt will be initiated if HTIE bit in the Interrupt Mask register is set. In addition this interrupt can be used to automatically turn off the power stages. This shutdown can be enabled/disabled by Bits HTISO-1 in the System Control Register (SYSCTL).

The high temperature interrupts flag (HTIF) is cleared (and the outputs reenabled) by writing a "1" to the HTIF flag in the Interrupt Flag Register (IFR) or by a reset. Clearing this flag has no effect as long as a high temperature condition is present.

If the HTI shutdown is disabled, a second threshold high temperature reset (HTR) will be used to turn off all power stages (HB (all Fet's), HS, HVDD, H0) in order to protect the device.

### **Half-Bridge Overcurrent Protection**

The Half-Bridges are protected against short to GND, VSUP and load shorts. The overcurrent protection is implemented on each HB. If a overcurrent condition on the high-side MOSFET occurs the high-side MOSFET is automatically switched off. An overcurrent condition on the low-side MOSFET will automatically turn off the low-side MOSFET. In both cases the corresponding HBxOCF flag in the Half-Bridge Status and Control Register (HBSCTL) is set.

The overcurrent status flag is cleared (and the corresponding Half-Bridge MOSFETs reenabled) by writing a "1" to the HBxOCF in the Half-Bridge Status and Control Register (HBSCTL) or by a reset.

# Half-Bridge Overvoltage/Undervoltage Protection

The half-bridge outputs are protected against undervoltage and overvoltage conditions. This protection is done by the low and high voltage interrupt circuitry. If one of this flags (LVIF, HVIF) is set, the outputs are automatically disabled if the VIS bit in the System Control Register (SYSCTL) is cleared.

The overvoltage and undervoltage status flags are cleared (and the outputs reenabled) by writing a "1" to the LVIF / HVIF flags in the Interrupt Flag Register (IFR) or by a reset. Clearing this flag has no effect as long as the high voltage or low voltage condition is still present.

### Half-Bridge Status and Control Register (HBSCTL)



|       | Bit7   | 6 | 5 | 4 | 3          | 2   | 1          | Bit0       |
|-------|--------|---|---|---|------------|-----|------------|------------|
| Read  | CRM    | 0 | 0 | 0 | HB4<br>OCF | HB3 | HB2<br>OCF | HB1<br>OCF |
| Write | Ortivi |   |   |   | OCF        | OCF | OCF        | 001        |
| Reset | 0      | 0 | 0 | 0 | 0          | 0   | 0          | 0          |

### CRM — Current Recirculation Mode bit

This read/write bit selects the recirculation mode during PWM.

Reset clears the CRM bit.

### 1 = recirculation via switched on low-side MOSFET

0 = recirculation via low-side free wheeling diode

# HBxOCF — Half Bridges Overcurrent Flag Bit

This read/write bit indicates that an overcurrent condition on either the LS or the HS FET on HBx has occurred.

Clear HBxOCF and enable Half Bridge by writing a logic [1] to HBxOCF. Writing a logic [0] to HBxOCF has no effect. Reset clears the HBxOCF bit.

- 1 = overcurrent condition on HBx occurred
- 0 = no overcurrent condition on HBx

# **High-Side Drivers**

The high-side outputs are low resistive high-side switches, targeted for driving lamps. The high-sides are protected against overtemperature, overcurrent and overvoltage/undervoltage.



Figure 23. HS circuitry

#### **HIGH-SIDE OPERATING MODES**

The High-sides outputs are enabled if the PSON bit in the System Control Register (SYSCTL) is set.

Each high-side output is permanently switched on, if the HSxON bit in the High-Side Output Register (HSOUT) is set.

PWM control of the output is enabled, if the HSxPWM bit High-Side Output Register (HSOUT) is set. In this operating mode the high-side MOSFET is on, if the input PWM signal (PWM terminal) is high.

The below table shows the behavior of the high-side MOSFETs depending on the HSONx and PWMHSx bits.

Table 10. High-Side Configuration Bits

| HSxPWM | HSxON | Mode                                                                                                                                                                                                                                                                                                                           |
|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | 0     | High-side MOSFET off                                                                                                                                                                                                                                                                                                           |
| 0      | 1     | High-side MOSFET on, in case of overcurrent the overcurrent flag (HSxOCF) is set and the High-side MOSFET is turned off                                                                                                                                                                                                        |
| 1      | 0     | In this mode the PWM duty cycle is either controlled by the PWM input signal or in case the overcurrent shutdown value is reached by the part itself.                                                                                                                                                                          |
|        |       | Without reaching the overcurrent shutdown, the high-side driver is directly driven from the PWM input signal. If the Input signal is high the output is on, if low the output is off (PWM control).                                                                                                                            |
|        |       | If the current reaches the overcurrent shutdown value, the high-side will be automatically turned off, with the next rising edge of the PWM input signal the output will turn on again (current limitation). The HSxOCF bit will be set, software has to distinguish between an inrush current and a real short on the output. |
| 1      | 1     | High-side MOSFET is switched on and the inrush current limitation is enabled, means the high side will start automatically with an current limitation around the overcurrent shutdown threshold. (PWM signal must be applied, see Figure 24)                                                                                   |
|        |       | If the high-side enters current limitation the<br>HSxOCF bit is set, but the output is not<br>disabled. The software needs to take care<br>about distinguish between an inrush current<br>and a real short on the output.                                                                                                      |

# **High-Side Overvoltage / Undervoltage Protection**

The outputs are protected against under- / overvoltage conditions. This protection is done by the low and high voltage interrupt circuitry. If an over- under voltage condition is detected (LVIF / HVIF) and Bit VIS in the High-Side Status Register is cleared, the output is disabled.

The over- / undervoltage status flags are cleared (and the output reenabled) by writing a logic [1] to the LVIF / HVIF flags in the Interrupt Flag Register or by reset. Clearing this flag has no effect as long as a high or low voltage condition is present.

### HIGH-SIDE OVERTEMPERATURE PROTECTION

The outputs are protected against over temperature conditions.

Each power output comprises two different temperature thresholds.

The first threshold is the high temperature interrupt (HTI), if the temperature reach this threshold the HTI bit in the interrupt flag register is set and an interrupt will be generated if HTIE bit in the interrupt mask register is set. In addition this interrupt can be used to automatically turn off the power stages (all high-sides, on Half bridges just the high-side FET's). This shutdown can be enabled/disabled by Bit HTISO.

The high temperature interrupts flag (HTIE) is cleared (and the outputs reenabled) by writing a logic [1] to the HTIF flag in the Interrupt Status Register or by reset. Clearing this flag has no effect as long as a high temperature condition is present.

If the HTIS shutdown is disabled, a second threshold (HTR) will be used to turn off all power stages (HB (all Fet's), HS, HVDD, H0) in order to protect the device.

#### **High-Side Overcurrent Protection**

The HS outputs are protected against overcurrent. When the overcurrent limit is reached, the output will be automatically switched off and the overcurrent flag is set.

Due to the high inrush current of bulbs a special feature was implemented to avoid a overcurrent shutdown during this inrush current. If a PWM frequency will be supplied to the PWM input during the switch on of a bulb, the inrush current will be limited to the overcurrent shutdown limit. This means, if the current reaches the overcurrent shutdown, the high-side will be switched off, but each rising edge on the PWM input will enable the driver again. The duty cycle supplied by the MCU has no influence on the switch-on time of the high-side driver.

In order to distinguish between a shutdown due to an inrush current or a real shutdown, the software has to check if the overcurrent status flag (HSxOCF) in the High-Side Status register is set beyond a certain period of time.



Figure 24. Inrush Current Limitation on HS Outputs

# **High-Side Current Recopy**

Each High-Side has an additional sense output to allow a current recopy feature. This sense source is internally connected to a shunt resistor. The drop voltage is amplified and switched to the Analog Multiplexer.

# **Switchable HVDD Outputs**

The HVDD terminal is a switchable 5V output terminal. It can be used for driving external circuitry which requires a 5V voltage. The output is enabled with bit PSON in the System Control register and can be switched on / off with bit HVDD\_ON in the High-Side Out register. Low or high voltage conditions (LVIF / HVIF) will have no influence on this circuitry.

### **HVDD Over Temperature Protection**

The output is protected against over temperature conditions.

### **HVDD Over Current Protection**

The HVDD output is protected against overcurrent. In case the current reach the overcurrent limit, the output current will be limited and the HVDDOCF overcurrent flag in the System Status register is set.

# **High-Side Out Register (HSOUT)**

### Register Name and Address: HSOUT - \$02



### **HVDD-ON — HVDD On Bit**

This read/write bit enables the HVDD output. Reset clears HVDDON bit.

1 = HVDD enabled

0 = HVDD disabled

# HSxON — High-Side on/off Bits

These read/write bits turn on the High-Side Fet's permanently

Reset clears the HSxON bits.

1 = High-Side x is turned on

0 = High-Side x is turned off

# HSxPWM — High-Side PWM on/off Bits

These read/write bits enable the PWM control of the High-Side Fet's.

Reset clears the HSxPWM bits.

- 1 = High-Side x is controlled by PWM input signal
- 0 = High-Side x is not controlled by PWM input signal

# **High-Side Status Register (HSSTAT)**

#### Register Name and Address: HSSTAT - \$04

|       | Bit7        | 6 | 5 | 4 | 3 | 2    | 1          | Bit0 |
|-------|-------------|---|---|---|---|------|------------|------|
| Read  | HVDD<br>OCF | 0 | 0 | 0 | 0 | HS3O | HS2O<br>CF | HS1O |
| Write | OCF         |   |   |   |   | CF   | CF         | CF   |
| Reset | 0           | 0 | 0 | 0 | 0 | 0    | 0          | 0    |

### HSxOCF — High-Side Overcurrent Flag Bit

This read/write flag is set by an overcurrent condition at the high-side drivers x.

Clear HSxOCF and enable the HS Driver by writing a logic [1] to HSxOCF. Writing a logic [0] to HSxOCF has no effect. Reset clears the HSxOCF bit.

- 1 = overcurrent condition on high-side drivers has occurred
- 0 = no overcurrent condition on high-side drivers has occurred

### **HVDDOCF** — **HVDD** Output Overcurrent Flag Bit

This read/write flag is set by an overcurrent condition at HVDD terminal. Clear HVDDOCF and enable the output by writing a logic [1] to the HVDDOCF Flag. Writing a logic [0] to HVDDOCF has no effect.

Reset clears the HVDDOCF bit.

- 1 = overcurrent condition on VDD output has occurred
- 0 = no overcurrent condition on VDD output has occurred

# System Control Register (SYSCTL)

Register Name and Address: SYSCTL - \$00

|       | Bit7   | 6    | 5     | 4      | 3      | 2   | 1    | Bit0  |
|-------|--------|------|-------|--------|--------|-----|------|-------|
| Read  | PSON   | 0    | 0     | HTIS1  | HTIS0  | VIS | SRS1 | SRS0  |
| Write | 1 0014 | STOP | SLEEP | 111101 | 111100 | V10 | Cito | 0.100 |
| Reset | 0      | 0    | 0     | 0      | 0      | 0   | 0    | 0     |

### PSON — Power Stages On Bit

This read/write bit enables the power stages (half bridges, high-sides, LIN transmitter, A0 Current Sources and HVDD

output).

Reset clears the PSON bit.

- 1 = power stages enabled
- 0 = power stages disabled

# STOP — Change to STOP Mode Bit

This write bit instructs the chip to enter Stop mode (See Operational Modes on page 24).

Reset or CPU interrupt requests clear the STOP bit.

- 1 = go to Stop mode
- 0 = not in stop mode

In order to safely Stop mode all other bits (Bit7-Bit2) have to be "0". Otherwise the STOP command will not be executed.

# SLEEP — Change to SLEEP Mode Bit

This write bit instructs the chip to enter Sleep mode (See Operational Modes on page 24).

Reset or CPU interrupt requests clear the SLEEP bit.

- 1 = go to Sleep mode
- 0 = not in sleep mode

In order to safely enter Sleep mode all other bits (Bit7-Bit2) have to be "0". Otherwise the SLEEP command will not be executed.

# HTIS0-1 — High Temperature Interrupt Shutdown Bits

This read/write bits selects the power stage behavior at High Temperature Interrupt (HTI).

Reset clears the HTIS0-1 bits.

The HTIS0 bit selects the behavior of the high-side HS1:3 and the high-side FET of the half-bridges HB1:4.

- 1 = automatic HTI shutdown of the high-side drivers disabled
- 0 = automatic HTI shutdown of the high-side drivers enabled

The HTIS1 bit selects the behavior of the low-side drivers of the half-bridges HB1:4.

- 1 = automatic HTI shutdown of the low-side drivers disabled
- 0 = automatic HTI shutdown of the low-side drivers enabled

The user has to take care to protect the device against thermal destruction!

### VIS — Over-/Undervoltage Interrupt Shutdown

This read/write bit selects the power stage behavior at LVI/  $\,$  HVI.

Reset clears the VIS bit.

- 1 = automatic LVI/HVI shutdown disabled
- 0 = automatic LVI/HVI shutdown enabled

#### SRS0-1 — LIN Slew rate Select Bits

These read/write bits enable the user to select the appropriate LIN slew rate for different Baudrate configurations.

Reset clears the SRS1:0 bits.

**Table 11. LIN Slew Rate Selection Bits** 

| SRS1 | SRS0 | Slew rate                   |
|------|------|-----------------------------|
| 0    | 0    | Initial Slew Rate (20kBaud) |
| 0    | 1    | High Speed II (8x)          |
| 1    | 0    | Slow Slew Rate (10kBaud)    |
| 1    | 1    | High Speed I (4x)           |

The high speed slew rates are used, for example, for programming via the LIN and are not intended for use in the application.

# **System Status Register (SYSSTAT)**

Register Name and Address: SYSSTAT - \$0C

|       | Bit7 | 6    | 5  | 4   | 3   | 2   | 1   | Bit0 |
|-------|------|------|----|-----|-----|-----|-----|------|
| Read  | LINC | HTIF | VF | H0F | HVD | HSF | HBF | 0    |
|       | L    |      |    |     | DF  |     |     |      |
| Write |      |      |    |     |     |     |     |      |
| Reset | 0    | 0    | 0  | 0   | 0   | 0   | 0   | 0    |

### LINCL — LIN Current Limitation Bit

This read only bit is set if the LIN transmitter operates in current limitation region. Due to excessive power dissipation in the transmitter, the driver will be automatically turned off after a certain time.

- 1 = transmitter operating in current limitation region
- 0 = transmitter not operating in current limitation region

# HTIF— Overtemperature Status Bit

This read only bit is a copy of the HTIF bit in the Interrupt Flag register

- 1 = overtemperature condition
- 0 = no overtemperature condition

### VF — Voltage Failure Bit

This read only bit indicates that the supply voltage was out of the allowed range. The bit is set if either the LVIF or the HVIF in the Interrupt Flag register is set.

- 1 = low/high voltage condition detected
- 0 = no voltage failure condition detected



Figure 25. VF flag generation

#### H0F — H0 Failure Bit

This read only bit is a copy of the H0OCF bit in the H0/L0 Status and Control Register (HLSCTL)

- 1 = overcurrent detected on H0
- 0 = no overcurrent on H0

### **HVDDF**— **HVDD** Failure Bit

This read only bit is a copy of the HVDDOCF bit in the High-Side Status register

- 1 = HVDD terminal fail
- 0 = HVDD normal operating

### HSF-HS1:3 Failure Bit

This read only bit is set if a fail condition on one of the highside outputs is present

- 1 = HS1:3 terminal fail
- 0 = HS1:3 normal operating



Figure 26. HSF flag generation

#### HBF— HB1:4 Failure Bit

This read only bit is set if a fail condition on one of the half bridge outputs is present.

- 1 = HB1:4 terminal overcurrent fail
- 0 = HB1:4 normal operating



Figure 27. HBF flag generation

# **WINDOW WATCHDOG**

The window watchdog is to supervise the device and to recover from e.g. code runaways or similar conditions.

The use of a window watchdog adds additional safety as the watchdog clear has not only to occur but to be done at a certain time frame / window.

# Normal mode

The window watchdog function is just available in Normal mode and is ceased in Stop and Sleep mode. On setting the WDRE bit, the watchdog functionality is activated. Once this

function is enabled it is not possible to disable it via software. Reset clears the WDRE bit.

To prevent a Watchdog reset, the Watchdog timer has to be cleared in the Window Open frame. This is done by writing a logic "1" to the WDRST bit in the Watchdog Control register (WDCTL). The actual reset of the watchdog counter occurs at the end of the corresponding SPI transmission with the rising edge of the  $\overline{SS}$  signal.

If the watchdog is enabled, it will generate a system reset if the timer has reached its end value or if a watchdog reset (WDRST) has occurred in the closed window.

The watchdog period can be selected with 2 bits in the WDCTL, in order to get 10ms, 20ms, 40ms and 80ms period.



Figure 28. Window Watchdog Period

### Stop mode

Operations of the watchdog function is ceased in stop mode (counter/oscillator stopped). After wake-up the watchdog timer **is automatically cleared** in order to give the MCU the full time to reset the watchdog.

#### Sleep mode

Operations of the watchdog function is ceased is sleep mode. Due to the reason that the main voltage regulator asserts an LVR reset the Watchdog functionality is disabled and the WDRE bit is cleared as soon as sleep mode is entered. To reenable this function bit WDRE has to be set after wake-up.

# **Watchdog Control Register (WDCTL)**

Register Name and Address: WDCTL - \$0B

|       | Bit7 | 6    | 5    | 4 | 3 | 2 | 1 | Bit0  |
|-------|------|------|------|---|---|---|---|-------|
| Read  | WDRE | WDP1 | WDP0 | 0 | 0 | 0 | 0 | 0     |
| Write |      |      |      |   |   |   |   | WDRST |
| Reset | 0    | 0    | 0    | 0 | 0 | 0 | 0 | 0     |

### WDRE - Watchdog Reset Enable Bit

This read/write (write once) bit activates the watchdog The WDRE can only be set and can not be cleared by software. Reset clears the WDRE bit.

- 1 = Watchdog enabled
- 0 = Watchdog disabled

### WDP1:0 - Watchdog Period Select Bits

This read/write bit select the clock rate of the Watchdog. Reset clears the WDP1:0 bits.

**Table 12. Watchdog Period Selection Bits** 

| WDP1 | WDP0 | Mode                        |
|------|------|-----------------------------|
| 0    | 0    | 80ms window watchdog period |
| 0    | 1    | 40ms window watchdog period |
| 1    | 0    | 20ms window watchdog period |
| 1    | 1    | 10ms window watchdog period |

### WDRST - Watchdog Reset Bit

This write only bit resets the Watchdog. Write a logic [1] to reset the watchdog timer.

- 1 = Reset WD and restart timer
- 0 = no effect

# Voltage Regulator

The 908E621 contains a low power, low drop voltage regulator to provide internal power and external power for the MCU. The on-chip regulator consist of two elements, the main regulator and the low voltage reset circuit.

The  $V_{DD}$  regulator accepts an unregulated input supply and provides a regulated  $V_{DD}$  supply to all digital sections of the device. The output of the regulator is also connected to the VDD terminal to provide the 5.0 V to the microcontroller.

# Run mode

During RUN mode the main voltage regulator is on. It will provide a regulated supply to all digital sections.

# **STOP** mode

During STOP mode, the Stop mode regulator will take care of suppling a regulated output voltage. The Stop mode regulator has a limited output current capability.

# **SLEEP mode**

In Sleep mode the main voltage regulator external  $V_{DD}$  is turned off and the LVR circuitry will force the  $\overline{RST\_A}$  terminal low.

### LOGIC COMMANDS AND REGISTERS

# 908E621 SERIAL PHERIPHERAL INTERFACE (SPI)

The Serial Peripheral Interface (SPI) creates the communication link between the MCU and the analog die.

The interface consists of four terminals

- •MOSI Master Out Slave In (internal pull-down)
- •MISO Master In Slave Out
- •SPSCK Serial Clock (internal pull-down)
- •SS Slave Select (internal pull-up)

A complete data transfer via the SPI, consists of 2 bytes. The master sends address and data, the slave returns system status and the data of the selected address.



Figure 29. SPI Protocol

- •During the inactive phase of SS, the new data transfer will be prepared. The falling edge on the SS line, indicates the start of a new data transfer (framing) and puts MISO in the low impedance mode. The first valid data are moved to MISO with the rising edge of SPSCK.
- The MOSI, MISO will change data on a rising edge of SPSCK.
- The MOSI, MISO will be sampled on a falling edge of SPSCK.
- •The data transfer is only valid, if exactly 16 sample clock edges are present in the active phase of SS.
- After a write operation the transmitted data will be latched into the register, by the rising edge of SS.
- Register read data is internally latched into the SPI, at the time when the parity bit is transferred
- •SS high will force MISO to high impedance

### Master Address Byte

# A4 - A0

include the address of the desired register.

# R/W

includes the information if it is a read or a write operation.

- If R/W = 1 (read operation), second byte of master contains no valid information, slave just transmits back register data.
- •If R/W = 0 (write operation), master sends data to be written in the second byte, slave sends concurrently contents of selected register prior to write operation, write data is latched in the *SmartMOS* registers on rising edge of SS

### Parity P

completes the total number of 1 bits of (R/W,A[4-0]) to an even number. e.g. (R/W,A[4-0]) = 100001 -> P0 = 0.

The parity bit is only evaluated during a write operations and ignored for read operations.

### Bit X

not used

# **Master Data Byte**

This byte includes data to be written or no valid data during a read operation.

# **Slave Status Byte**

This byte includes always the contents of the system status register (\$0C) independent if it is a write or read operation or which register was selected.

# Slave Data Byte

This byte includes the contents of selected register, during write operation in includes the register content prior to write operation.

# **SPI REGISTER OVERVIEW**

TABLE 13 SUMMARIZES THE SPI REGISTER ADDRESSES AND THE BIT NAMES OF EACH REGISTER. Table 13. SPI Register Overview

| A .1.1. | Dawleton News                           | D.04/  |           |         |          | В        | it      |        |          |         |
|---------|-----------------------------------------|--------|-----------|---------|----------|----------|---------|--------|----------|---------|
| Addr    | Register Name                           | R/W    | 7         | 6       | 5        | 4        | 3       | 2      | 1        | 0       |
| \$00    | System Control                          | R      | PSON      | 0       | 0        | HTIS1    | HTIS0   | VIS    | SRS1     | SRS0    |
| φυυ     | (SYSCTL)                                | W      | PSON      | STOP    | SLEEP    | ппы      | ппо     | VIS    | SKST     | 5K50    |
| \$01    | Half-Bridge Output                      | R      | HB4_H     | HB4_L   | HB3_H    | HB3_L    | HB2_H   | HB2_L  | HB1_H    | HB1_L   |
| ΨΟ.     | (HBOUT)                                 | W      | 1.151_1.1 | 1101    | 1120_11  | 1120_2   | 1102_11 | 1152_2 | 1121_11  | 1101_2  |
| \$02    | High-Side Output<br>(HSOUT)             | R      | HVDDON    | 0       | HS3PWM   | HS2PWM   | HS1PWM  | HS3ON  | HS2ON    | HS1ON   |
|         | ,                                       | W      |           |         |          |          |         |        |          |         |
| \$03    | Half-Bridge Status and Control (HBSCTL) | R      | CRM       | 0       | 0        | 0        | HB4OCF  | HB3OCF | HB2OCF   | HB1OCF  |
|         |                                         | W      |           |         |          |          |         |        |          |         |
| \$04    | High-Side Status and Control (HSSCTL)   | R      | HVDDOCF   | 0       | 0        | 0        | 0       | HS3OCF | HS2OCF   | HS1OCF  |
|         | - Common (1100012)                      | W      |           |         |          |          |         |        |          |         |
| \$05    | Reserved                                | R      |           |         |          | rese     | rved    |        |          |         |
|         |                                         | W<br>R |           |         |          |          |         |        |          |         |
| \$06    | Reserved                                | W      |           |         |          | rese     | rved    |        |          |         |
|         | H0/L0 Status and                        | R      | LOF       | 0       | 0        |          | H0F     |        |          |         |
| \$07    | Control (HLSCTL)                        | W      |           |         |          | H0OCF    |         | H0EN   | H0PD     | H0MS    |
|         | A0 and Multiplexer                      | R      |           |         |          |          |         |        |          |         |
| \$08    | Control (A0MUCTL)                       | W      | CSON      | CSSEL1  | CSSEL0   | CSA      | SS3     | SS2    | SS1      | SS0     |
| \$09    | Interrupt Mask                          | R      | LOIE      | HOIE    | LINIE    | HTRD     | HTIE    | LVIE   | HVIE     | PSFIE   |
| φυσ     | (IMR)                                   | W      | LOIL      | TIOIL   | LIIVIL   | TITIO    | 11111   | LVIL   | 11111    | 1 OF IL |
| \$0A    | Interrupt Flag<br>(IFR)                 | R      | LOIF      | HOIF    | LINIF    | 0        | HTIF    | LVIF   | HVIF     | PSFIF   |
| , .     | (11 10)                                 | W      | -         | _       |          |          |         |        |          |         |
| \$0B    | Watchdog Control<br>(WDCTL)             | R      | WDRE      | WDP1    | WDP0     | 0        | 0       | 0      | 0        | 0       |
| ***     | (WDCTL)                                 | W      |           |         |          |          |         |        |          | WDRST   |
| \$0C    | System Status (SYSSTAT)                 | R      | LINCL     | HTIF    | VF       | H0F      | HVDDF   | HSF    | HBF      | 0       |
| ,       | (3133171)                               | W      |           |         |          |          |         |        |          |         |
| \$0D    | Reset Status<br>(RSR)                   | R      | POR       | PINR    | WDR      | HTR      | LVR     | 0      | LINWF    | LOWF    |
|         |                                         | W      |           |         |          |          |         |        |          |         |
| \$0E    | System Test<br>(SYSTEST)                | R      | reserved  |         |          |          |         |        |          |         |
|         | , ,                                     | W      |           | 1       |          |          |         |        | <u> </u> | 1       |
| \$0F    | System Trim 1<br>(SYSTRIM1)             | R<br>W | HVDDT1    | HVDDT0  | reserved | reserved | itrim3  | itrim2 | itrim1   | itrim0  |
|         | System Trim 2                           | R      | 0         | 0       | 0        | 0        | 0       | 0      | 0        | 0       |
| \$10    | (SYSTRIM2)                              | W      | CRHBHC1   | CRHBHC0 | CRHB5    | CRHB4    | CRHB3   | CRHB2  | CRHB1    | CRHB0   |
|         | System Trim 3                           | R      | 0         | 0       | 0        | 0        | 0       | 0      | 0        | 0       |
| \$11    | System i rim 3                          |        |           |         |          |          |         |        |          |         |

# **FACTORY TRIMMING AND CALIBRATION**

To enhance the ease-of-use of the 908E621, various parameters (e.g. ICG trim value) are stored in the flash memory of the device. The following flash memory locations are reserved for this purpose and might have a value different from the "empty" (\$FF) state:

- •\$FD80:\$FDDF Trim and Calibration Values
- •\$FFFE:\$FFFF Reset Vector

In the event the application uses these parameters, one has to take care not to erase or override these values. If these parameters are not used, these flash locations can be erased and otherwise used.

#### **Trim Values**

Below the usage of the trim values located in the flash memory is explained

### Internal Clock Generator (ICG) Trim Value

The internal clock generator (ICG) module is used to create a stable clock source for the microcontroller without using any external components. The untrimmed frequency of the low frequency base clock (IBASE), will vary as much as  $\pm 25$  percent due to process, temperature, and voltage dependencies. To compensate this dependencies a ICG trim values is located at address \$FDC2. After trimming the ICG is a range of typ.  $\pm 2\%$  ( $\pm 3\%$  max.) at nominal conditions (filtered (100nF) and stabilized (4,7uF)  $V_{DD}=5V$ ,  $T_{Ambient}\sim 25^{\circ}C$ ) and will vary over temperature and voltage ( $V_{DD}$ ) as indicated in the 68HC908EY16 datasheet.

To trim the ICG this values has to be copied to the ICG Trim Register ICGTR at address \$38 of the MCU.

**Important** The value has to copied after every reset.

# Watchdog Period Range Value (AWD Trim)

The window watchdog supervises device recover from e.g. code runaways.

The application software has to clear the watchdog within the open window. Due to the high variation of the watchdog period - and therefore the reduced width of the watchdog window - a value is stored at address \$FDCF. This value classifies the watchdog period into 3 ranges (Range 0, 1, 2). This allows the application software to select one out of three time intervals to clear the watchdog based on the stored value. The classification is done in a way that the application software can have up to  $\pm 19\%$  variation of the of optimal clear interval, e.g. caused by ICG variation.

### Effective Open Window

Having a variation in the watchdog period in conjunction with a 50% open window results in effective open window, which can be calculated by:

latest window open time: t\_open = t\_wd max / 2 earliest window closed time: t\_closed = t\_wd min

### Optimal Clear Interval

The optimal clear interval - meaning the clear interval with the biggest possible variation to latest window open time and to the earliest window closed time can be calculated with the following formula:

t\_opt = t\_open + (t\_open+t\_closed) / 2

See Table 14 to select the optimal clear interval for the watchdog based on the Window No. and chosen period.

| Table 17. Williadw Cleal Illiel val | Table 14. | Window | Clear | Interval |
|-------------------------------------|-----------|--------|-------|----------|
|-------------------------------------|-----------|--------|-------|----------|

| Window<br>Range | Period<br>Select bits | w    | atchdog Pei<br>t_wd | riod | Effective Open Window Optimal |          |      |       | l Clear Interval |                   |
|-----------------|-----------------------|------|---------------------|------|-------------------------------|----------|------|-------|------------------|-------------------|
| \$FDCF          | WDP1:0                | min. | max.                | Unit | t_open                        | t_closed | Unit | t_opt | Unit             | max.<br>variation |
|                 | 00                    | 68   | 92                  |      | 46                            | 68       |      | 57    |                  | ±19.3%            |
| 0               | 01                    | 34   | 46                  | ms   | 23                            | 34       | ms   | 28.5  | ms               |                   |
| 0               | 10                    | 17   | 23                  | 1115 | 11.5                          | 17       | 1115 | 14.25 | 1115             |                   |
|                 | 11                    | 8.5  | 11.5                |      | 5.75                          | 8.5      |      | 7.125 |                  |                   |
|                 | 00                    | 92   | 124                 |      | 62                            | 92       |      | 77    |                  | ±19.5%            |
| 1               | 01                    | 46   | 62                  | ms   | 31                            | 46       | ms   | 38.5  |                  |                   |
| '               | 10                    | 23   | 31                  | 1115 | 15.5                          | 23       | 1115 | 19.25 | ms               |                   |
|                 | 11                    | 11.5 | 15.5                |      | 7.75                          | 11.5     |      | 9.625 |                  |                   |
|                 | 00                    | 52   | 68                  |      | 34                            | 52       |      | 43    |                  |                   |
| 2               | 01                    | 26   | 34                  | ms   | 17                            | 26       | me   | 21.5  | ms               | ±20.9%            |
|                 | 10                    | 13   | 17                  | 1115 | 8.5                           | 13       | ms   | 10.75 |                  |                   |
|                 | 11                    | 6.5  | 8.5                 |      | 4.25                          | 6.5      |      | 5.375 |                  |                   |

# Analog Die System Trim Values

For improved application performance and to ensure the outlined datasheet values the analog die needs to be trimmed. For this purpose 3 trim values are stored in the Flash memory at address \$FDC4 - \$FDC6. These values have to be copied into the analog die SPI registers:

- copy \$FDC4 into SYSTRIM1 register \$0F
- copy \$FDC5 into SYSTRIM2 register \$10
- copy \$FDC6 into SYSTRIM3 register \$11

**Note:** This values have to be copied to the respective SPI register after a reset to ensure proper trimming of the device.

# **System Test Register (SYSTEST)**

Register Name and Address: SYSTEST - \$0E

|       | Bit7     | 6        | 5        | 4        | 3        | 2        | 1        | Bit0     |
|-------|----------|----------|----------|----------|----------|----------|----------|----------|
| Read  |          |          |          |          |          |          |          |          |
| Write | reserved |
| Reset | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |

Note: do not write to the reserved bits

The System Test Register is reserved for production testing and is not allowed to be written to.

# System Trim Register 1 (SYSTRIM1)

Register Name and Address: IBIAS - \$0F

|       | Bit7     | 6        | 5             | 4        | 3       | 2      | 1      | Bit0   |
|-------|----------|----------|---------------|----------|---------|--------|--------|--------|
| Read  | 111/DDT4 | 111/DDT0 | 0             | 0        | ITDINA  | ITDINA | ITDINA | ITDIMO |
| Write | HVDDT1   | HVDDT0   | 0<br>reserved | reserved | II RIM3 | ITRIM2 | IIRIM1 | ITRIM0 |
| Reset | 0        | 0        | 0             | 0        | 0       | 0      | 0      | 0      |

Note: do not change (set) the reserved bits

# **HVDDT1:0 - HVDD Overcurrent Shutdown Delay Bits**

These read/write bits allow to change the filter time (for capacitive load) for the HVDD over current detection. Reset clears the HVDDT1:0 bits an sets the delay to the maximum value.

**Table 15. HVDD Overcurrent Shutdown Selection Bits** 

| HVDDT1 | HVDDT0 | typical Delay |
|--------|--------|---------------|
| 0      | 0      | 950us         |
| 0      | 1      | 536us         |
| 1      | 0      | 234us         |

| HVDDT1 | HVDDT0 | typical Delay |  |
|--------|--------|---------------|--|
| 1      | 1      | 78us          |  |

#### ITRIM3:0 - IRef Trim Bits

These write only bits are for trimming of the internal current references IRef (also A0, A0CST). The provided trim values have to be copied into these bits after every reset. Reset clears the ITRIM3:0 bits.

Table 16. IRef Trim Bits

| Table 10. II/el Tilli bits |        |        |        |            |  |  |  |
|----------------------------|--------|--------|--------|------------|--|--|--|
| itrim3                     | itrim2 | itrim2 | itrim0 | Adjustment |  |  |  |
| 0                          | 0      | 0      | 0      | 0          |  |  |  |
| 0                          | 0      | 0      | 1      | 2%         |  |  |  |
| 0                          | 0      | 1      | 0      | 4%         |  |  |  |
| 0                          | 0      | 1      | 1      | 8%         |  |  |  |
| 0                          | 1      | 0      | 0      | 12%        |  |  |  |
| 0                          | 1      | 0      | 1      | -2%        |  |  |  |
| 0                          | 1      | 1      | 0      | -4%        |  |  |  |
| 0                          | 1      | 1      | 1      | -8%        |  |  |  |
| 1                          | 0      | 0      | 0      | -12%       |  |  |  |

# System Trim Register 2 (SYSTRIM2)

Register Name and Address: IFBHBTRIM - \$10

|       | Bit7    | 6       | 5     | 4     | 3     | 2     | 1     | Bit0  |
|-------|---------|---------|-------|-------|-------|-------|-------|-------|
| Read  | 0       | 0       | 0     | 0     | 0     | 0     | 0     | 0     |
| Write | CRHBHC1 | CRHBHC0 | CRHB5 | CRHB4 | CRHB3 | CRHB2 | CRHB1 | CRHB0 |
| Reset | 0       | 0       | 0     | 0     | 0     | 0     | 0     | 0     |

### CRHBHC1:0 - Current Recopy HB1:2 Trim Bits

These write only bits are for trimming of the current recopy of the half-bridge HB1 and HB2 (CSA=0). The provided trim values have to be copied into these bits after every reset. Reset clears the CRHBHC1:0 bits.

Table 17. Current Recopy Trim for HB1:2 (CSA=0)

| CRHBHC1 | СКНВНС0 | Adjustment |  |  |
|---------|---------|------------|--|--|
| 0       | 0       | 0          |  |  |
| 0       | 1       | -10%       |  |  |

| CRHBHC1 | СКНВНС0 | Adjustment |  |  |
|---------|---------|------------|--|--|
| 1       | 0       | 5%         |  |  |
| 1       | 1       | 10%        |  |  |

### CRHB5:3 - Current Recopy HB3:4 Trim Bits

These write only bits are for trimming of the current recopy of the half-bridge HB3 and HB4 (CSA=1). The provided trim values have to be copied into these bits after every reset. Reset clears the CRHB5:3 bits.

Table 18. Current Recopy Trim for HB3:4 (CSA=1)

| CRHB5 | CRHB4 | CRHB3 | Adjustment |
|-------|-------|-------|------------|
| 0     | 0     | 0     | 0          |
| 0     | 0     | 1     | -5%        |
| 0     | 1     | 0     | -10%       |
| 0     | 1     | 1     | -15%       |
| 1     | 0     | 0     | reserved   |
| 1     | 0     | 1     | 5%         |
| 1     | 1     | 0     | 10%        |
| 1     | 1     | 1     | 15%        |

# CRHB2:0 - Current Recopy HB1:2 Trim Bits

These write only bits are for trimming of the current recopy of the half-bridge HB1 and HB2 (CSA=1). The provided trim values have to be copied into these bits after every reset. Reset clears the CRHB2:0 bits.

Table 19. Current Recopy Trim for HB1:2 (CSA=1)

| CRHB2 | CRHB1 | CRHB0 | Adjustment |
|-------|-------|-------|------------|
| 0     | 0     | 0     | 0          |
| 0     | 0     | 1     | -5%        |
| 0     | 1     | 0     | -10%       |
| 0     | 1     | 1     | -15%       |
| 1     | 0     | 0     | reserved   |
| 1     | 0     | 1     | 5%         |
| 1     | 1     | 0     | 10%        |
| 1     | 1     | 1     | 15%        |

# System Trim Register 3 (SYSTRIM3)

#### Register Name and Address: IFBHSTRIM - \$11

|       | Bit7        | 6           | 5     | 4     | 3     | 2     | 1     | Bit0  |
|-------|-------------|-------------|-------|-------|-------|-------|-------|-------|
| Read  | 0           | 0           | 0     | 0     | 0     | 0     | 0     | 0     |
| Write | CRHBH<br>C3 | CRHBH<br>C2 | CRHS5 | CRHS4 | CRHS3 | CRHS2 | CRHS1 | CRHS0 |
| Reset | 0           | 0           | 0     | 0     | 0     | 0     | 0     | 0     |

# CRHBHC3:2 - Current Recopy HB3:4 Trim Bits

These write only bits are for trimming of the current recopy of the half-bridge HB3 and HB4 (CSA=0). The provided trim values have to be copied into these bits after every reset. Reset clears the CRHBHC3:2 bits.

Table 20. Current Recopy Trim for HB3:4 (CSA=0)

| СКНВНСЗ | CRHBHC2 | Adjustment |  |  |
|---------|---------|------------|--|--|
| 0       | 0       | 0          |  |  |
| 0       | 1       | -10%       |  |  |
| 1       | 0       | 5%         |  |  |
| 1       | 1       | 10%        |  |  |

# CRHS5:3 - Current Recopy HS2:3 Trim Bits

These write only bits are for trimming of the current recopy of the high-side HS2 and HS3. The provided trim values have to be copied into these bits after every reset. Reset clears the CRHS5:3 bits.

Table 21. Current Recopy Trim for HS2:3

| CRHS5 | CRHS4 | CRHS3 | Adjustment |  |
|-------|-------|-------|------------|--|
| 0     | 0     | 0     | 0          |  |
| 0     | 0     | 1     | -5%        |  |
| 0     | 1     | 0     | -10%       |  |
| 0     | 1     | 1     | -15%       |  |
| 1     | 0     | 0     | reserved   |  |
| 1     | 0     | 1     | 5%         |  |
| 1     | 1     | 0     | 10%        |  |
| 1     | 1     | 1     | 15%        |  |

# FUNCTIONAL DEVICE OPERATION LOGIC COMMANDS AND REGISTERS

# CRHS2:0 - Current Recopy HS1 Trim Bits

These write only bits are for trimming of the current recopy of the high-side HS1. The provided Trim values have to be copied into these bits after every reset. Reset clears the CRHS2:0 bits.

# **Current Recopy Trim for HS1**

| CRHS2 | CRHS1 | CRHS0 | Adjustment |
|-------|-------|-------|------------|
| 0     | 0     | 0     | 0          |
| 0     | 0     | 1     | -5%        |
| 0     | 1     | 0     | -10%       |

| CRHS2 | CRHS1 | CRHS0 | Adjustment |
|-------|-------|-------|------------|
| 0     | 1     | 1     | -15%       |
| 1     | 0     | 0     | reserved   |
| 1     | 0     | 1     | 5%         |
| 1     | 1     | 0     | 10%        |
| 1     | 1     | 1     | 15%        |

# TYPICAL APPLICATIONS

## **DEVELOPMENT SUPPORT**

As the 908E621 has the MC68HC908EY16 MCU embedded, typically all the development tools available for the MCU also apply for this device. However, due to the additional analog die circuitry and the nominal +12V supply voltage, some additional items have to be considered:

- nominal 12V rather than 5V or 3V supply
- high voltage V<sub>TST</sub> might be applied not only to IRQ terminal, but IRQ\_A terminal
- MCU monitoring (Normal request time-out) has to be disabled

For a detailed information on the MCU related development support see the MC68HC908EY16 datasheet - section development support.

The programming is principally possible at two stages in the manufacturing process - first on chip level, before the IC is soldered onto a pcb board, and second after the IC is soldered onto the pcb board.

# Chip level programming

At the Chip level, the easiest way is to only power the MCU with +5V (see Figure 30), and not to provide the analog chip with VSUP. In this setup all the analog terminal should be left open (e.g. VSUP[1:8]) and interconnections between MCU and analog die have to be separated (e.g.  $\overline{\mbox{IRQ}}$  -  $\overline{\mbox{IRQ}}$ .

This mode is well described in the MC68HC908EY16 datasheet - section development support.



Figure 30. Normal Monitor Mode Circuit (MCU only)

Of course its also possible to supply the whole system with Vsup instead (12V) as described in Figure 31, page 54.

### **PCB** level programming

If the IC is soldered onto the pcb board, its typically not possible to separately power the MCU with +5V. The whole

system has to be powered up providing  $V_{SUP}$  (see Figure 31)..



Figure 31. Normal Monitor Mode Circuit

Table 22 summarizes the possible configurations and the necessary setups.

Serial Mode **Communication Speed** Normal Selection Communication Reset COP Mode **IRQ** RST **TESTMODE ICG** Request Vector **External Baud** Time-out Bus PTA0 PTA1 PTB3 PTB4 Clock Frequency Rate 9.8304 2.4576 Normal  $V_{DD}$ 1 Χ 1 0 0 1 OFF disabled disabled 9600  $V_{TST}$ Monitor MHz MHz 9.8304 2.4576 OFF  $V_{DD}$ disabled disabled 9600 MHz  $\mathsf{MHz}$ Forced \$FFFF 1 0 Х Χ  $V_{DD}$ Monitor (blank) Nominal Nominal GND ON disabled disabled 1.6MHz 6300 not \$FFFF Nominal Nominal 0 Х User  $V_{\text{DD}}$  $V_{DD}$ Х Х Х ON enabled enabled 1.6MHz (not blank)

Table 22. Monitor Mode Signal Requirements and Options

# Notes

- 1. PTA0 must have a pullup resistor to  $V_{\mbox{\scriptsize DD}}$  in monitor mode
- 2. External clock is a 4.9152MHz, 9.8304MHz or 19.6608MHz canned oscillator on OCS1
- 3. Communication speed with external clock is depending on external clock value. Baud rate is bus frequency / 256
- 4. X = don't care
- 5.  $V_{TST}$  is a high voltage  $V_{DD}$  + 3.5V  $\leq$   $V_{TST} \leq$   $V_{DD}$  + 4.5V

### **EMC/EMI RECOMMENDATIONS**

This paragraph gives some device specific recommendations to improve EMC/EMI performance. Further generic design recommendations can be e.g. found on the Freescale web site www.freescale.com.

### VSUP terminals (VSUP[1:8])

Its recommended to place a high quality ceramic decoupling capacitor close to the VSUP terminals to improve EMC/EMI behavior.

### LIN terminal

For DPI (Direct Power Injection) and ESD (Electrostatic Discharge) its recommended to place a high quality ceramic decoupling capacitor near the LIN terminal. An additional varistor will further increase the immunity against ESD. A ferrite in the LIN line will suppress some of the noise induced.

### Voltage regulator output terminals (VDD and VSS)

Use a high quality ceramic decoupling capacitor to stabilize the regulated voltage.

### MCU digital supply terminals (EVDD and EVSS)

Fast signal transitions on MCU terminals place high, short-duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU. It is recommended that a high quality ceramic decoupling capacitor be placed between these terminals.

# MCU analog supply terminals (VREFH/VDDA and VREFL/ VSSA)

To avoid noise on the analog supply terminals, its important to take special care on the layout. The MCU digital and analog supplies should be tied to the same potential via separate traces and connected to the voltage regulator output.

<u>Figure 32</u> and <u>Figure 33</u> show the recommendations on schematics and layout level and Table 23 indicates recommended external components and layout considerations.



Figure 32. EMC/EMI recommendations



Figure 33. PCB Layout Recommendations

Table 23. Component Value Recommendation

| Component         | Recommended Value <sup>(1)</sup>       | Comments / Signal routing                                                                            |
|-------------------|----------------------------------------|------------------------------------------------------------------------------------------------------|
| D1                |                                        | reverse battery protection                                                                           |
| C1                | Bulk Capacitor                         |                                                                                                      |
| C2                | 100nF, SMD Ceramic, Low ESR            | Close to VSUP terminals with good ground return                                                      |
| C3                | 100nF, SMD Ceramic, Low ESR            | Close (<3mm) to digital supply terminals (EVDD, EVSS) with good ground return.                       |
|                   |                                        | The positive analog (VREFH/ VDDA) and the digital (EVDD) supply should be connected right at the C3. |
| C4                | 4,7uF, SMD Ceramic, Low ESR            | Bulk Capacitor                                                                                       |
| C5                | 180pF, SMD Ceramic, Low ESR            | Close (<5mm) to LIN terminal.                                                                        |
|                   |                                        | Total Capacitance on LIN has to be below 220pF.                                                      |
|                   |                                        | $(C_{total} = C_{LIN-Terminal} + C5 + C_{Varistor} \sim 10pF + 180pF + 15pF)$                        |
| V1 <sup>(2)</sup> | Varistor Type TDK AVR-M1608C270MBAAB   | Optional (close to LIN connector)                                                                    |
| L1 <sup>(2)</sup> | SMD Ferrite Bead Type TDK MMZ2012Y202B | Optional, (close to LIN connector)                                                                   |

### Notes

- Freescale does not assume liability, endorse, or want components from external manufactures that are referenced in circuit drawings or tables. While Freescale offers component recommendations in this configuration, it is the customer's responsibility to validate their application.
- 2. Components are recommended to improve EMC and ESD performance.

## PACKAGE DIMENSIONS

**Important** For the most current revision of the package, visit <u>www.freescale.com</u> and do a keyword search on the 98A drawing number: 98ARL10519D.



# ADDITIONAL INFORMATION

# THERMAL ADDENDUM (REV 1.0)

# INTEGRATED QUAD H-BRIDGE AND TRIPLE HIGH-SIDE DRIVER WITH EMBEDDED MCU AND LIN FOR MIRROR

#### Introduction

This thermal addendum is provided as a supplement to the MM908E621 technical data sheet. The addendum provides thermal performance information that may be critical in the design and development of system applications. All electrical, application and packaging information is provided in the data sheet.

# **Package and Thermal Considerations**

This MM908E621 is a dual die package. There are two heat sources in the package independently heating with  $P_1$  and  $P_2$ . This results in two junction temperatures,  $T_{J1}$  and  $T_{J2}$ , and a thermal resistance matrix with  $R_{\theta JAmn}$ .

For m, n = 1,  $R_{\theta JA11}$  is the thermal resistance from Junction 1 to the reference temperature while only heat source 1 is heating with  $P_1$ .

For m=1, n=2,  $R_{\theta JA12}$  is the thermal resistance from Junction 1 to the reference temperature while heat source 2 is heating with  $P_2$ . This applies to  $R_{\theta J21}$  and  $R_{\theta J22}$ , respectively.

The stated values are solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment. Stated values were obtained by measurement and simulation according to the standards listed below.

#### **Standards**

**Table 24. Thermal Performance Comparison** 

| Thermal                    | 1 = Power Chip, 2 = Logic Chip [°C/W] |     |                 |  |
|----------------------------|---------------------------------------|-----|-----------------|--|
| Resistance                 | m = 1, $m = 1, n = 2$ $m = 2, n = 1$  |     | m = 2,<br>n = 2 |  |
| $R_{\theta JAmn}^{(1)(2)}$ | 23                                    | 20  | 24              |  |
| $R_{\theta JBmn}^{(2)(3)}$ | 9.0                                   | 6.0 | 10              |  |
| R <sub>0</sub> JAmn (1)(4) | 52                                    | 47  | 52              |  |
| R <sub>0</sub> JCmn (5)    | 1.0                                   | 0   | 2.0             |  |

### Notes:

- Per JEDEC JESD51-2 at natural convection, still air condition
- 2s2p thermal test board per JEDEC JESD51-7and JESD51-5.
- Per JEDEC JESD51-8, with the board temperature on the center trace near the power outputs.
- Single layer thermal test board per JEDEC JESD51-3 and JESD51-5.
- Thermal resistance between the die junction and the exposed pad, "infinite" heat sink attached to exposed pad.

# 908E621

# 54-TERMINAL SOICW-EP



DWB SUFFIX 98ARL105910 54-TERMINAL SOICW-EP

**Note** For package dimensions, refer to the 908E621 device datasheet.



Figure 34. Thermal Land Pattern for Direct Thermal Attachment Per JEDEC JESD51-5



Figure 35. Thermal Test Board

### **Device on Thermal Test Board**

Material: Single layer printed circuit board

FR4, 1.6 mm thickness

Cu traces, 0.07 mm thickness

Outline: 80 mm x 100 mm board area,

including edge connector for

thermal testing

Area A: Cu heat-spreading areas on board

surface

Ambient Conditions: Natural convection, still air

**Table 25. Thermal Resistance Performance** 

| Thermal<br>Resistance | Area A<br>(mm²) | 1 = Power Chip, 2 = Logic Chip (°C/W) |                              |                 |  |
|-----------------------|-----------------|---------------------------------------|------------------------------|-----------------|--|
|                       |                 | m = 1,<br>n = 1                       | m = 1, n = 2<br>m = 2, n = 1 | m = 2,<br>n = 2 |  |
| $R_{\theta JAmn}$     | 0               | 53                                    | 48                           | 53              |  |
|                       | 300             | 39                                    | 34                           | 38              |  |
|                       | 600             | 35                                    | 30                           | 34              |  |
| $R_{\theta JSmn}$     | 0               | 21                                    | 16                           | 20              |  |
|                       | 300             | 15                                    | 11                           | 15              |  |
|                       | 600             | 14                                    | 9.0                          | 13              |  |

 $R_{\theta JA}$  is the thermal resistance between die junction and ambient air.

 $R_{ hetaJSmn}$  is the thermal resistance between die junction and the reference location on the board surface near a center lead of the package. This device is a dual die package. Index m indicates the die that is heated. Index n refers to the number of the die where the junction temperature is sensed.



Figure 36. Device on Thermal Test Board  $R_{\theta JA}$ 



Figure 37. Transient Thermal Resistance  $R_{\theta JA}$  (1.0 W Step Response) Device on Thermal Test Board Area A = 600 (mm²)

# **REVISION HISTORY**

| REVISION | DATE   | DESCRIPTION OF CHANGES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3.0      | 2/2007 | <ul> <li>Implemented Revision History page</li> <li>Changed Table 3, Ststic Electrical Characteristics, Hall-Effect Sensor Input Ho - 2pin Hall Sensor Input Mode (H0MS = 1), Sense Current Hysteresis on page 14 from a Minimum of 800 to 600 and Typical from 1100 to none.</li> <li>Removed "Advance" watermark and updated to final Data Sheet.</li> <li>Removed Peak Package Reflow Temperature During Reflow (solder reflow) parameter from Maximum Ratings on page 6. Added note with instructions from www.freescale.com.</li> </ul> |
| 4.0      | 6/2007 | Updated to Final by removing "Advance Information" from page 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

# For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2007. All rights reserved.



MM908E621 Rev 4.0 6/2007