# Power PSoC™ Devices ## 1.0 Features ## 1.1 Key Features - Extended Operating Voltage of 2.5V to 36V - 2 HV Linear Opamp Control Loops for Driving Power PFETs - 2 HV Switching Control Loops for Driving External PFETs - 2 High Voltage CMOS or Open Drain Outputs - 2 High Voltage Analog Sense Inputs - · 4KB of Flash - 256 Bytes of SRAM ### 1.2 Improved Features - Very Low Current Mode for 100 nA Sleep (Deep Sleep) - Analog Absolute Accuracy (0.75%) - · Additional Flexibility for Sleep Modes - 2 Comparators with DAC References - 6- to 12-Bit ADC (20 Ksps at 8 Bits) - Configurable Analog Mux, 10:1 or 5:2 Differential - · Configurable Digital Blocks - -8- to 16-Bit Timers, Counters, and PWMs - Connectable to All GPIO Pins - Connectable to All High Voltage Output Pins - Single Block Deadband PWM with Kill - Digital Blocks can Drive Outputs to 36V - Complex Peripherals by Combining Blocks ## 1.3 Applications - Battery Chargers (Linear, Switched, or Fly Back) - DC-DC Buck and Boost Converters - Fan Controllers (Tachometer, Temp. Sense, Current Limit) - Motor Drivers (H-Bridge, Hall-Effect Sensors) - · White LED Drivers - Temperature Sensor (Thermistor, Thermocouple) - General-Purpose High Voltage Microcontroller # 2.0 Block Diagram Figure 2-1. Block Diagram - 198 Champion Court - San Jose, CA 95134 408.943.2600 Revised November 17, 2005 ### 3.0 Complete Feature List - Extended Operating Voltage of 2.5V to 36V - Powerful Harvard Architecture Processor - M8C Processor Speeds to 24 MHz - Low Power at High Speed - Industrial Temperature Range: -40°C to +85°C - Additional Flexibility for Sleep Modes - Select when System Resources are Shut Down - Very Low Current Mode for 100 nA Sleep (Deep Sleep) - 2 Advanced Power PSoC Blocks - 2 High Voltage Analog Sense Inputs - 2 High Voltage Linear Opamp Control Loops for Driving Power PFETs - —2 High Voltage Switching Control Loops for Driving External PFETs - -2 High Voltage CMOS or Open Drain Outputs - Advanced Analog Blocks - Analog Absolute Accuracy (0.75%) - 2 Comparators with DAC References - 6- to 12-Bit ADC (20 Ksps at 8 Bits) - Configurable Analog Mux, 10:1 or 5:2 Differential - 4 Advanced Digital Blocks (2 with Integrated Deadband) - -8- to 16-Bit Timers, Counters, and PWMs - Connectable to All GPIO Pins - Connectable to All High Voltage Output (HVO) Pins - Single Block Deadband PWM with Kill - Digital Blocks can Drive Outputs to 36V - Complex Peripherals by Combining Blocks - Flexible On-Chip Memory - 4KB Flash Program Storage 50,000 Erase/Write Cycles - -256 Bytes SRAM - In-System Serial Programming (ISSP™) - Partial Flash Updates (64-Byte Blocks) - Flexible Protection Modes - EEPROM Emulation in Flash - · Precision, Programmable Clocking - Development Tools - Free Development Software (PSoC<sup>™</sup> Designer) - Full-Featured, In-Circuit Emulator and Programmer - Full Speed Emulation - Complex Breakpoint Structure - 128KB Trace Memory - Free Application Generation Software (PSoC Express™) - Additional System Resources - I2C™ Master, Slave, and Multi-Master to 400 kHz - Watchdog and Sleep Timers - User-Configurable Low Voltage Detection - Integrated Supervisory Circuit - On-Chip Precision Voltage Reference - 4-Bit Current References #### 4.0 PSoC Functional Overview The key feature set of the Power PSoC family is the ability to be powered from and connect to voltages above the standard 5V logic voltage used by most microcontrollers. The Power PSoC's $HV_{dd}$ pin can connect to a supply voltage of up to 36V. Internally, an LDO regulator converts the supply voltage to 5V for powering the analog system, digital system, the core, and the GPIO. High voltage signals can be connected to the analog circuitry through one of two selectable attenuators, each having three ranges. These precision dividers reduce the external analog voltage by a factor of 4, 8, or 16. This allows single-ended or differential signals with up to 36V common mode to be measured with the ADC. The GPIO pins are not high-voltage tolerant. Signals with voltages exceeding V<sub>GPIO</sub> (as shown in the Absolute Maximum Ratings table, *Table 8.2*) **cannot** be connected to the GPIO pins (P0 [7:0] and P1 [1:0]). Doing so will damage the device. The Power PSoC family consists of several *Mixed-Signal Array with On-Chip Controller* devices. These devices are designed to replace multiple traditional MCU-based system components with one, low-cost single-chip programmable component. A Power PSoC device includes configurable analog, digital, and power blocks, as well as programmable interconnects. This architecture allows the user to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts. The PSoC architecture, as illustrated in *Figure 2-1*, is comprised of five main areas: the Core, the System Resources, the Digital System, the Analog System, and the Power Control System. Configurable global bus resources allow all the device resources to be combined into a complete custom system. Each PSoC device includes 4 digital blocks, up to 2 digital high voltage outputs, and up to 10 general purpose IO (GPIO). The GPIO provide access to the global digital and analog interconnects. #### 4.1 Power PSoC Core The Power PSoC Core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and IMO (internal main oscillator) and ILO (internal low-speed oscillator). The CPU core, called the M8C, is a powerful processor with speeds up to 24 MHz. The M8C is a four MIPS 8-bit Harvard architecture microprocessor. System Resources provide additional capability, such as digital clocks for increased flexibility of the PSoC mixed-signal arrays; I2C functionality for implementing master, slave, and multi-master; an internal voltage reference of 1.3V for a number of analog PSoC subsystems; and various system resets supported by the M8C. ## 4.2 Digital System The Digital System is composed of 4 digital PSoC blocks, 2 Enhanced Basic (Type D) and 2 Basic (Type C) to provide unique power control pulse width modulator (PWM) features. The power control features include integrated deadband, latched kill, and synchronous or asynchronous kill. The kill feature can be combined with a comparator to implement a fast over-current protection circuit. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals, which are called user module references. A sampling of digital block configurations is listed below. - PWMs (8 to 32 bit) - PWMs with Deadband (8 to 16 bit) - Counters (8 to 32 bit) - Timers (8 to 32 bit) The digital blocks can be connected to any GPIO (or digital high voltage output) through a set of global buses that can route any signal to any pin. The buses also allow signal multiplexing and the combining of signals through logic operations. This configurability frees designs from the constraints of a fixed peripheral controller. ### 4.3 Multiple Sleep Modes The CY8C42x23 devices can have some of the system resources (the SleepTimer/Watchdog Timer, the Voltage Regulator or the Power Supply Supervisor) powered down in order to achieve the desired level of sleep current. Sleep modes with current levels from 750 $\mu A$ in idle to 0.1 $\mu A$ in deep sleep, and wakeup times from instantaneous to 400 $\mu sec$ are available. Deeper sleep modes have longer wakeup times and sleep modes with more resource power typically have shorter wakeup times. ### 4.4 Analog System The CY8C42x23 devices have solid analog performance, low (100 $\mu$ V) offsets, reduced temperature sensitivity, and are capable of measuring 0.75% absolute voltage accuracy. The Analog System is composed of configurable blocks to allow creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Following are some of the more common PSoC analog functions (most available as user modules). - Analog-to-digital converters (up to 12-bit resolution with single-ended or differential inputs). - Adjustable input gain of 1/4, 1, 4, or 16 for the ADC. - Pin-to-pin comparator with low power mode for operation during sleep. - Single-ended or differential comparators (up to 2) with absolute (1.3V) reference or internal DAC reference. - 1.3V reference (as a System Resource). Figure 4-1. Analog Block Diagram #### 4.5 High Voltage Interface Two types of high voltage outputs are available. HVO[0] and HVO[1] are digital outputs that can each be configured as a CMOS output connected between HV $_{\rm dd}$ and Vss, or configured as an open-drain drive that can be externally pulled up to HV $_{\rm dd}$ or down to Vss. The second type, Gate Drive Outputs (GDO0 and GDO1), can each be used to drive the gate of a high-side PFET in a linear or switched regulator. The GDO0 and GDO1 outputs will drive between HV $_{\rm dd}$ -5V and HV $_{\rm dd}$ , the signal level required for a "logic level" PFET. The Gate Drive Outputs can be driven by an amplifier and used to control a PFET in a linear mode. A sense voltage can be fed back to the amplifier through an HV attenuator to implement a constant voltage or constant current driver. The output of the VDAC can be used to set the target voltage of the regulator. Alternately, the Gate Drive Outputs can be connected to the output gated PWM and used to drive a PFET as a high-side switch in a boost or buck convertor. ### 4.6 Analog Multiplexer System The Analog Mux Bus can connect to every GPIO pin in ports P0 and P1. Pins can be connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with comparators and analog-to-digital converters. This bus is split into four sections, AMux Bus 0 and AMux Bus 2, which connect to the even port pins and AMux Bus 1 and AMux Bus 3, which connect to the odd port pins. The four sections can be combined to support dual-channel single-end processing, single-channel differential processing, or dual-channel differential processing. They can also be connected as one bus that can route to all GPIO pins. Other multiplexer applications include: - Chip-wide mux that allows analog input from up to 10 GPIO pins. - Crosspoint connection between any GPIO pin combinations. ### 4.7 Additional System Resources System Resources, some of which have been previously listed, provide additional capability useful to complete systems implemented in a single power block. Additional resources include an I2C master and slave, low voltage detection, and power on reset. Brief statements describing the merits of each system resource are presented below. - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers. - The I2C module provides 50-, 100-, and 400-kHz communication over two wires. Slave, master, and multi-master modes are all supported. - Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor. - An internal 1.3 voltage reference provides an absolute reference for the analog system, including ADCs and DACs. ## 4.8 Development Tools - Standard Cypress PSoC IDE tools are available for debugging the CY8C42x23 family of parts. However, the additional trace length and a minimal ground plane in the Flex-Pod can create noise problems that make it difficult to debug a Power PSoC design. A custom bonded On-Chip Debug (OCD) device is available in an 32-pin QFN package. The OCD device is recommended for debugging designs that have high current and/or high analog accuracy requirements. The QFN package is compact and can be connected to the ICE through a high density connector. - In-System Serial Programming (ISSP) is available. However, ISSP for Power PSoC differs from ISSP for standard PSoC devices. With Power PSoC devices, the power pin (HV<sub>dd</sub>) should not be connected directly to the V<sub>dd</sub> pin of the ISSP connector. Doing so can damage the programming device. ## 5.0 Typical Power PSoC Applications ### 5.1 Boost Converter White LED Driver A white LED driver is a constant current power supply. By driving the same current through a set of LEDs in series, the intensity of the LEDs can be closely matched. The CY8C42x23 Power PSoC can be configured as a constant voltage or constant current boost supply. In this configuration, the HV<sub>dd</sub> voltage is lower than required to drive the LEDs in series and a higher voltage must be generated. White LEDs typically have a forward voltage of around 4V, so in the five LED configuration shown in *Figure 5-1* the LED drive voltage would have to be around 20V (plus allowance for the voltage losses in the FET and the current sense resistor, R<sub>ISENSE</sub>). Figure 5-1 shows an inductor, an NFET, a diode, and a capacitor configured as a boost converter with the CY8C42x23 as the controller. The voltage on the capacitor is fed back through a voltage sense pin, VS0, and an attenuator, Atten0, to the comparator, COMP0. The VS0 pin can be connected directly to a voltage higher than HV<sub>dd</sub>, so no external signal level conversion is needed. The output of the comparator controls a single PSoC digital block configured as a PWM. The reference for the comparator is the output of VDAC0. When the attenuator output exceeds the reference, the comparator will stop the PWM using the "Kill" input. This creates a feedback loop that maintains the VS0 node at a voltage proportional to the VDAC0 setting. The Atten0 output is also connected to the ADC so the control software can monitor the output voltage. To maintain constant current, the voltage across the $R_{\mathsf{ISENSE}}$ resistor is routed through pin P0[4] and AMuxBus0 to the ADC where it is monitored. The control software adjusts the VDAC0 setting, based on current sense measurements, to achieve the desired current through the load. #### 5.1.1 Resources This application could connect the R<sub>ISENSE</sub> resistor to any of the GPIO pins (P0[7:0] and P1[1:0]). The Power PSoC still has three digital blocks, half of the high voltage resources, one VDAC, two IDACs, seven of the analog multiplexer channels to the ADC, and over 90% of the CPU available for other tasks. Figure 5-1. Boost Converter White LED Driver Document 38-12034 Rev. \*C Page 5 of 42 ### 5.2 Buck Converter Battery Charger with Current Limit A battery charger is constant current and constant voltage power supply. At different points in a charging cycle a Lithium Ion battery requires a constant current or a constant voltage to be applied. The CY8C42x23 Power PSoC can be configured as a constant voltage or constant current linear supply. In this configuration, the HV<sub>dd</sub> voltage is high enough to drive one or more battery in series and a lower voltage must be generated efficiently. Lithium Ion batteries have a fully charged voltage of 4.2V. With the two-cell configuration in *Figure 5-2*, HV<sub>dd</sub> would have to be at least 8.4V (plus allowance for voltage losses in the FET and the current sense resistor, R<sub>ISENSE</sub>). The HV<sub>dd</sub> voltage is converted to 5V by the internal Low Drop-Out Regulator for use by the Power PSoC Core. Figure 5-2 shows an inductor, two FETs, and a capacitor configured as a buck converter with the CY8C42x23 as the controller. The voltage on the capacitor is fed back through a voltage sense pin, VS1, and an attenuator, Atten1, to the comparator, COMP1. The output of the comparator controls a single PSoC digital block configured as a pulse width modulator (PWM). The reference for the comparator is the output of VDAC1. When the attenuator output exceeds the reference, the comparator will stop the PWM using the "Kill" input. This creates a feedback loop that maintains the VS1 node at a voltage proportional to the VDAC1 setting. The Atten1 output is also connected to the ADC so the control software can monitor the output voltage. The accuracy of the ADC and the control loop are better than 0.75%. Meeting high accuracy is critical to Lithium Ion batteries. To maintain constant current, the voltage across the R<sub>ISENSE</sub> resistor is routed through pin P1[0] and AMuxBus0 to the ADC where it is monitored. The control software adjusts the VDAC1 setting, based on current sense measurements, to achieve the desired current through the load. The current sense voltage is also connected to the positive input of COMP0. The negative input of COMP0 is controlled by the output of ODAC0. If the current sense voltage exceeds the ODAC0 setting, the output of the comparator will be latched high. This acts as an over-current detection circuit that can be cleared by the control software. The output of the comparator, COMP0, can be combined with the output of COMP1 and connected to the Kill input of the PWM. This configures the Power PSoC so that an over-current condition will shut off the External PFET. For a lower cost, but lower efficiency, converter, Q2 can be replaced with a diode. #### 5.2.1 Resources This application could connect the R<sub>ISENSE</sub> resistor to any of the GPIO pins (P0[7:0] and P1[1:0]). The Power PSoC still has three digital blocks, half of the high voltage resources, one VDAC, two IDACs, seven of the analog multiplexer channels to the ADC, and over 90% of the CPU available to implement the battery charging algorithm and other tasks. Figure 5-2. Buck Converter Battery Charger with Current Limit Document 38-12034 Rev. \*C Page 6 of 42 #### 5.3 Brushless DC Fan Motor The CY8C42x23 PSoC can be configured as a one- or two-phase brushless DC motor controller suitable for use in small brushless fans. In this configuration, the HV<sub>dd</sub> voltage is high enough to drive a one- or two-phase brushless motor coil, typically 12V. The HV<sub>dd</sub> voltage is converted to 5V by the internal Low Drop-Out Regulator for use by the Power PSoC Core. Additionally, several milliamperes of 5V from the internal regulator is made available to bias a hall sensor and thermistor. The high side PFETs of the H-bridge are driven by the GDO0 and GDO1 pins controlled by the processor. The low side NFETs of the H-bridge are driven by the HVO[0] and HVO[1] pins controlled by a combination of the processor and the pulse width modulator (PWM) for speed control. A differential comparator is used to determine rotor position from either an analog or digital hall sensor to facilitate rotor commutation. A second comparator and 8-bit DAC, VDAC0, are available to provide an optional hardware current limit. The 10-bit ADC is available to measure optional parameters such as ambient temperature or motor coil current. The M8C processor handles coil commutation, user customizable speed, and control algorithms as well as an optional communications interface. The PSoC digital resources provide an 8-bit PWM output to drive the motor coil as well as two timer configurations. Using dynamic reconfiguration, two digital blocks are used to create a 16-bit timer to measure the tachometer period while the same two blocks are also used to create two 8-bit timers to measure the input PWM duty cycle. #### 5.3.1 Resources This application leaves 3 GPIO pins, 1 digital block, I2C and ample memory unused for further application customization. Figure 5-3. Brushless DC Fan Motor Document 38-12034 Rev. \*C Page 7 of 42 ## 6.0 Pin Assignment This section lists, describes, and illustrates all Power PSoC device pins and pinout configurations. For up-to-date ordering, pinout, and packaging information, refer to the individual PSoC device's data sheet or go to http://www.cypress.com/psoc. ### 6.1 Pinouts The PSoC devices are available in a variety of packages. Refer to the following information for details on individual devices. Every port pin (labeled with a "P") in the following tables and illustrations is capable of digital IO. ### 6.1.1 8-Pin SOIC Part Pinouts The 8-pin SOIC part is for the CY8C42123 PSoC device. ## 8-Pin Part Pinout (SOIC) | Pin<br>No. | Digital | Analog | Name | Description | |------------|---------|--------|------------------|---------------------------------------------| | 1 | HVO | HVO | GD1 | High Side Gate Driver 1 | | 2 | Ю | I | P0[1] | | | 3 | Ю | I | P1[1] | I2C Clock* | | 4 | Pov | wer | Vss | Ground Connection | | 5 | Ю | I | P1[0] | I2C Data* | | 6 | Ю | I | P0[0] | | | 7 | HVO | HVI | VS0 | High Voltage Sense 0, High Voltage Output 0 | | 8 | Pov | wer | HV <sub>dd</sub> | Supply Voltage | ### CY8C42123 PSoC Device LEGEND I = Input 5V Only, O = Output 5V Only, HV = High Voltage. <sup>\*</sup> These are the ISSP pins, which are not HighZ at POR (Power On Reset). See the Power PSoC Mixed-Signal Array Technical Reference Manual for details. #### 6.1.2 16-Pin SOIC Part Pinouts The 16-pin SOIC part is for the CY8C42223 PSoC device. ## 16-Pin Part Pinout (SOIC) | Pin<br>No. | Digital | Analog | Name | Description | |------------|---------|--------|-----------|----------------------------------------------| | 1 | HVO | HVO | GD1 | High Side Gate Driver 1 | | 2 | | HVI | VS1 | High Voltage Sense 1 | | 3 | HVO | | HVO[1] | High Voltage Output 1 | | 4 | Ю | I | P0[7] | I2C Clock | | 5 | Ю | I | P0[5] | I2C Data | | 6 | Ю | I | P0[3] | | | 7 | Ю | I | P1[1] | I2C Clock* | | 8 | Pov | wer | Vss | Ground Connection | | 9 | Ю | I | P1[0] | I2C Data* | | 10 | Ю | I | P0[2] | Optional External CLK Input (EXTCLK) | | 11 | Ю | I | P0[4] | | | 12 | Ю | I | P0[6] | Optional External Voltage Reference (EXTREF) | | 13 | HVO | | HVO[0] | High Voltage Output 0 | | 14 | | HVI | VS0 | High Voltage Sense 0 | | 15 | HVO | HVO | GD0 | High Side Gate Driver 0 | | 16 | Pov | wer | $HV_{dd}$ | Supply Voltage | #### CY8C42223 PSoC Device **LEGEND** I = Input 5V Only, O = Output 5V Only, HV = High Voltage. <sup>\*</sup> These are the ISSP pins, which are not HighZ at POR (Power On Reset). See the Power PSoC Mixed-Signal Array Technical Reference Manual for details. #### 6.1.3 16-Pin TSSOP Part Pinouts The 16-pin TSSOP part is for the CY8C42323 PSoC device. ## 16-Pin Part Pinout (TSSOP) | Pin<br>No. | Digital | Analog | Name | Description | |------------|---------|--------|-----------|----------------------------------------------| | 1 | HVO | HVO | GD1 | High Side Gate Driver 1 | | 2 | HVO | HVI | VS1 | High Voltage Sense 1, High Voltage Output 1 | | 3 | Ю | ı | P0[7] | I2C Clock | | 4 | Ю | ı | P0[5] | I2C Data | | 5 | Ю | ı | P0[3] | | | 6 | Ю | ı | P0[1] | | | 7 | Ю | ı | P1[1] | I2C Clock* | | 8 | Pov | ver | Vss | Ground Connection | | 9 | Ю | ı | P1[0] | I2C Data* | | 10 | 10 | I | P0[0] | | | 11 | Ю | I | P0[2] | Optional External CLK Input (EXTCLK) | | 12 | Ю | ı | P0[4] | | | 13 | Ю | I | P0[6] | Optional External Voltage Reference (EXTREF) | | 14 | HVO | HVI | VS0 | High Voltage Sense 0, High Voltage Output 0 | | 15 | HVO | HVO | GD0 | High Side Gate Driver 0 | | 16 | Pov | wer | $HV_{dd}$ | Supply Voltage | #### CY8C42323 PSoC Device **LEGEND** I = Input 5V Only, O = Output 5V Only, HV = High Voltage. <sup>\*</sup> These are the ISSP pins, which are not HighZ at POR (Power On Reset). See the Power PSoC Mixed-Signal Array Technical Reference Manual for details. #### 6.1.4 32-Pin QFN Part Pinouts The 32-pin QFN part is for the CY8C42423 PSoC device. ## 32-Pin Part Pinout (QFN\*\*) | | | ō. | | - | |-----|---------|--------|-----------|----------------------------------------------| | Pin | Digital | Analog | | | | No. | | ₹ | Name | Description | | 1 | | | NC | No Connection | | 2 | HVO | | HVO[1] | High Voltage Output 1 | | 3 | | | NC | No Connection | | 4 | | | NC | No Connection | | 5 | Ю | I | P0[7] | I2C Clock | | 6 | Ю | I | P0[5] | I2C Data | | 7 | Ю | I | P0[3] | | | 8 | Ю | I | P0[1] | | | 9 | | | NC | No Connection | | 10 | | | NC | No Connection | | 11 | Ю | I | P1[1] | I2C Clock* | | 12 | Pov | wer | Vss | | | 13 | Ю | I | P1[0] | I2C Data* | | 14 | | | NC | No Connection | | 15 | | | NC | No Connection | | 16 | | | NC | No Connection | | 17 | Ю | I | P0[0] | | | 18 | Ю | I | P0[2] | Optional External CLK Input (EXTCLK) | | 19 | Ю | I | P0[4] | | | 20 | Ю | I | P0[6] | Optional External Voltage Reference (EXTREF) | | 21 | ı | | XRES | External Reset | | 22 | | | NC | No Connection | | 23 | | | NC | No Connection | | 24 | HVO | | HVO[0] | High Voltage Output 0 | | 25 | | | DNU | Do Not Use | | 26 | | HVI | VS0 | High Voltage Sense 0 | | 27 | HVO | HVO | GD0 | High Side Gate Driver 0 | | 28 | Pov | wer | $HV_{dd}$ | Supply Voltage | | 29 | Pov | wer | $HV_{dd}$ | Supply Voltage | | 30 | HVO | HVO | GD1 | High Side Gate Driver 1 | | 31 | | HVI | VS1 | High Voltage Sense 1 | | 32 | | | NC | No Connection | | СР | Pov | wer | Vss | Center Pad Must be Connected to Ground | #### CY8C42423 PSoC Device **LEGEND** I = Input 5V Only, O = Output 5V Only, HV = High Voltage, NC = No Connection. **Important Note** For information on the preferred dimensions for mounting QFN packages, see the following Application Note at <a href="http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf">http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf</a>. <sup>\*</sup> These are the ISSP pins, which are not HighZ at POR (Power On Reset). See the Power PSoC Mixed-Signal Array Technical Reference Manual for details. <sup>\*\*</sup>The QFN package has a center pad (CP) that must be connected to ground (Vss). The 32-pin QFN part is for the CY8C42000 On-Chip Debug (OCD) PSoC device. Note This part is only used for in-circuit debugging. It is NOT available for production. ## 32-Pin OCD Part Pinout (QFN\*\*) | Pin | Digital | Analog | | | |-----|---------|--------|-----------|----------------------------------------------| | No. | ۵ | Ā | Name | Description | | 1 | | | NC | No Connection | | 2 | HVO | | HVO[1] | High Voltage Output 1 | | 3 | OCD | | HCLK | On-Chip Debug Clock | | 4 | OCD | | CCLK | On-Chip Debug Clock | | 5 | Ю | - 1 | P0[7] | I2C Clock | | 6 | Ю | _ | P0[5] | I2C Data | | 7 | Ю | _ | P0[3] | | | 8 | Ю | _ | P0[1] | | | 9 | | | NC | No Connection | | 10 | | | NC | No Connection | | 11 | Ю | _ | P1[1] | I2C Clock* | | 12 | Pov | wer | Vss | | | 13 | Ю | I | P1[0] | I2C Data* | | 14 | | | NC | No Connection | | 15 | | | NC | No Connection | | 16 | | | NC | No Connection | | 17 | Ю | I | P0[0] | | | 18 | Ю | I | P0[2] | Optional External CLK Input (EXTCLK) | | 19 | Ю | I | P0[4] | | | 20 | Ю | I | P0[6] | Optional External Voltage Reference (EXTREF) | | 21 | ı | | XRES | External Reset | | 22 | | | NC | No Connection | | 23 | | | NC | No Connection | | 24 | HVO | | HVO[0] | High Voltage Output 0 | | 25 | | | DNU | Do Not Use | | 26 | | HVI | VS0 | High Voltage Sense 0 | | 27 | HVO | HVO | GD0 | High Side Gate Driver 0 | | 28 | Pov | wer | $HV_{dd}$ | Supply Voltage | | 29 | Pov | wer | $HV_{dd}$ | Supply Voltage | | 30 | HVO | HVO | GD1 | High Side Gate Driver 1 | | 31 | | HVI | VS1 | High Voltage Sense 1 | | 32 | | | NC | No Connection | | СР | Pov | wer | Vss | Center Pad Must be Connected to Ground | #### CY8C42000 OCD PSoC Device **Not for Production** **LEGEND** I = Input 5V Only, O = Output 5V Only, HV = High Voltage, NC = No Connection, OCD = On-Chip Debug. <sup>\*</sup> These are the ISSP pins, which are not HighZ at POR (Power On Reset). See the Power PSoC Mixed-Signal Array Technical Reference Manual for details. <sup>\*\*</sup>The QFN package has a center pad (CP) that must be connected to ground (Vss). # 7.0 Registers This section discusses the registers of the Power PSoC device. It lists all the registers in mapping tables, in address order. ## 7.1 Register Conventions The register conventions specific to this section are listed in the following table. | Convention | Description | |------------|------------------------------| | R | Read register or bit(s) | | W | Write register or bit(s) | | L | Logical register or bit(s) | | С | Clearable register or bit(s) | | # | Access is bit specific | ## 7.2 Register Map Bank 0 Table: User Space | | Addr | | U Table: U | Addr | | Name | Addr | | Nama | Addr | | |-------------------|----------|----------|-----------------|----------|----------|----------|----------|--------|--------------------|----------|----------| | Name | (0,Hex) | Access | Name | (0,Hex) | Access | Name | (0,Hex) | Access | Name | (0,Hex) | Access | | PRT0DR | 00 | RW | | 40 | | | 80 | | | C0 | _ | | PRT0IE | 01 | RW | | 41 | | | 81 | | | C1 | - | | PRT0GS | 02 | RW | | 42 | | | 82 | | | C2 | - | | PRT0DM2<br>PRT1DR | 03 | RW<br>RW | | 43 | | ASC00CR0 | 83<br>84 | RW | | C3<br>C4 | - | | PRT1IE | 05 | RW | | 45 | | ASC00CR0 | 85 | RW | | C5 | - | | PRT1GS | 06 | RW | | 46 | | ASC00CR1 | 86 | RW | | C6 | + | | PRT1DM2 | 07 | RW | | 47 | | ASC00CR3 | 87 | RW | IDAC_D | C7 | RW | | HVP2_DR | 08 | RW | | 48 | | ASC01CR0 | 88 | RW | P0_MUX | C8 | RW | | | 09 | | | 49 | | ASC01CR1 | 89 | RW | P1 MUX | C9 | RW | | | 0A | | | 4A | | ASC01CR2 | 8A | RW | | CA | | | | 0B | | | 4B | | ASC01CR3 | 8B | RW | | СВ | | | | 0C | | | 4C | | | 8C | | | CC | 1 | | | 0D | | | 4D | | | 8D | | | CD | 1 | | | 0E | | | 4E | | | 8E | | | CE | | | | 0F | | | 4F | | | 8F | | | CF | | | | 10 | | | 50 | | | 90 | | | D0 | | | | 11 | | | 51 | | | 91 | | | D1 | | | | 12 | | | 52 | | | 92 | | | D2 | | | | 13 | | | 53 | | | 93 | | | D3 | | | | 14 | | | 54 | | | 94 | 1 | | D4 | _ | | | 15 | | | 55 | | | 95 | | | D5 | | | | 16 | | | 56 | | | 96 | | I2C_CFG | D6 | RW | | | 17 | | | 57 | | | 97 | | I2C_SCR | D7 | # | | | 18<br>19 | | | 58<br>59 | | | 98 | | I2C_DR<br>I2C_MSCR | D8<br>D9 | RW<br># | | | 1A | | | 5A | | | 99<br>9A | | INT_CLR0 | DA | RW | | | 1B | | | 5B | | | 9B | | INT_CLR1 | DB | RW | | | 1C | | | 5C | | | 9C | | INT_CLR2 | DC | RW | | | 1D | | | 5D | | | 9D | | INT_CLR3 | DD | RW | | | 1E | | | 5E | | | 9E | | INT_MSK3 | DE | RW | | | 1F | | | 5F | | | 9F | | INT_MSK2 | DF | RW | | DBC00DR0 | 20 | R | AC0_MUX | 60 | RW | PWR0_CR | A0 | RW | INT_MSK0 | E0 | RW | | DBC00DR1 | 21 | W | AC0_CR0 | 61 | RW | PWR1_CR | A1 | RW | INT_MSK1 | E1 | RW | | DBC00DR2 | 22 | RW | AC0_CR1 | 62 | RW | | A2 | | INT_VC | E2 | RC | | DBC00CR0 | 23 | RW | AC0_CR2 | 63 | RW | | A3 | | RES_WDT | E3 | W | | DBC01DR0 | 24 | R | AC0_MSP | 64 | RW | AA_REF | A4 | RW | | E4 | | | DBC01DR1 | 25 | W | AC0_LSP | 65 | RW | | A5 | | | E5 | | | DBC01DR2 | 26 | RW | AC0_MSR | 66 | RW | | A6 | | | E6 | | | DBC01CR0 | 27 | RW | AC0_LSR | 67 | RW | VDAC_CR | A7 | RW | | E7 | | | DBD02DR0 | 28 | R | AC0_CC | 68 | # | VDAC_DR0 | A8 | RW | | E8 | | | DBD02DR1 | 29 | W | | 69 | | VDAC_DR1 | A9 | RW | | E9 | <u> </u> | | DBD02DR2 | 2A | RW | | 6A | | | AA | | | EA | <u> </u> | | DBD02CR0 | 2B | RW | | 6B | | | AB | | | EB | | | DBD03DR0 | 2C | R | TMP_DR0 | 6C | RW | | AC | | | EC | - | | DBD03DR1 | 2D | W | TMP_DR1 | 6D<br>6E | RW | | AD<br>AE | | | ED | - | | DBD03DR2 | 2E | RW | TMP_DR2 | 6F | RW<br>RW | | AF | | | EE<br>EF | - | | DBD03CR0 | 2F<br>30 | 17.44 | TMP_DR3 CMP_SYN | 70 | RW | RDI0RI | B0 | RW | - | F0 | + | | | 31 | | CMP_STN | 71 | RW | RDIOSYN | B1 | RW | | F1 | + | | | 32 | | CIVII _LI 140 | 72 | IXVV | RDIOIS | B2 | RW | | F2 | + | | | 33 | - | CMP_LMD | 73 | RW | RDIOLTO | B3 | RW | | F3 | + | | | 34 | | CMP_CDS | 74 | RW | RDIOLT1 | B4 | RW | | F4 | + | | | 35 | | CMP_CIS | 75 | RW | RDI0RO0 | B5 | RW | | F5 | † | | | 36 | | CMP_RDC | 76 | RW | RDI0RO1 | B6 | RW | | F6 | + | | | 37 | | CMP_GOEN0 | 77 | RW | RDI0GF | B7 | RW | CPU_F | F7 | RL | | | 38 | | | 78 | | | B8 | | | F8 | 1 | | | 39 | | CMP_CLK | 79 | RW | | B9 | | | F9 | 1 | | | 3A | | CMP_CR | 7A | RW | | BA | | | FA | | | | 3B | | CMP_SRC | 7B | RW | | BB | | | FB | | | | 3C | | CMP_MUX0 | 7C | RW | | BC | | | FC | | | | 3D | | CMP_MUX1 | 7D | RW | | BD | | CPU_SCR2 | FD | RSW | | | 3E | | | 7E | | | BE | | CPU_SCR1 | FE | # | | 1 | 3F | 1 | | 7F | 1 | | BF | 1 | CPU_SCR0 | FF | # | Blank fields are Reserved and should not be accessed. 7.3 Register Map Bank 1 Table: Configuration Space | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | |----------|-----------------|--------------------------------------------------|--------------------------------------------------|-----------------|--------|----------------|-----------------|--------|-----------|-----------------|--------| | PRT0DM0 | 00 | RW | | 40 | | | 80 | | | C0 | | | PRT0DM1 | 01 | RW | | 41 | | | 81 | | | C1 | | | PRT0IC0 | 02 | RW | | 42 | | | 82 | | | C2 | | | PRT0IC1 | 03 | RW | | 43 | | | 83 | | | C3 | | | PRT1DM0 | 04 | RW | | 44 | | | 84 | | | C4 | | | PRT1DM1 | 05 | RW | | 45 | | | 85 | | | C5 | | | PRT1IC0 | 06 | RW | | 46 | | | 86 | | | C6 | | | PRT1IC1 | 07 | RW | | 47 | | | 87 | | IDAC_CR | C7 | RW | | HVP2_DM0 | 08 | RW | | 48 | | | 88 | | | C8 | 1 | | HVP2_DM1 | 09 | RW | | 49 | | | 89 | | | C9 | | | HVP2_DS0 | 0A | RW | | 4A | | | 8A | | | CA | | | | 0B | | | 4B | | | 8B | | | СВ | 1 | | | 0C | | | 4C | | | 8C | | | CC | | | | 0D | | | 4D | | | 8D | | | CD | | | | 0E | | | 4E | | | 8E | | | CE | + | | | 0F | | | 4F | | | 8F | | | CF | - | | | 10 | | | 50 | 1 | | 90 | | GDI_O_IN | D0 | RW | | | 11 | | | 51 | | | 91 | | GDI_E_IN | D1 | RW | | | 12 | | | 52 | | | 92 | | GDI_O_OU | D2 | RW | | | 13 | | | 53 | | | 93 | | GDI_E_OU | D3 | RW | | | 14 | + | 1 | 54 | | 1 | 93 | | AC0_GOEN | D3 | RW | | | | | | 55 | + | | | | ACU_GOEN | | KVV | | | 15 | | | | - | | 95 | | | D5 | + | | | 16 | | | 56 | | | 96 | | | D6 | | | | 17 | | | 57 | - | | 97 | | | D7 | | | | 18 | | | 58 | | | 98 | | AC0_CLK | D8 | RW | | | 19 | | | 59 | | | 99 | | | D9 | | | | 1A | | | 5A | | | 9A | | | DA | | | | 1B | | | 5B | | | 9B | | | DB | | | | 1C | | | 5C | | | 9C | | | DC | | | | 1D | | | 5D | | | 9D | | OSC_GO_EN | DD | RW | | | 1E | | | 5E | | | 9E | | OSC_CR4 | DE | RW | | | 1F | | | 5F | | | 9F | | OSC_CR3 | DF | RW | | DBC00FN | 20 | RW | | 60 | | SLP_CR0 | A0 | RW | OSC_CR0 | E0 | RW | | DBC00IN | 21 | RW | | 61 | | SLP_CR1 | A1 | RW | OSC_CR1 | E1 | RW | | DBC00OU | 22 | RW | | 62 | | SLP_CR2 | A2 | RW | OSC_CR2 | E2 | RW | | | 23 | | | 63 | | | A3 | | VLT_CR | E3 | RW | | DBC01FN | 24 | RW | | 64 | | BUS_TOP | A4 | RW | VLT_CMP | E4 | R | | DBC01IN | 25 | RW | | 65 | | | A5 | | | E5 | + | | DBC01OU | 26 | RW | | 66 | | | A6 | | | E6 | 1 | | | 27 | | | 67 | | | A7 | | | E7 | + | | DBD02FN | 28 | RW | | 68 | 1 | VDAC_TR | A8 | RW | IMO_TR | E8 | W | | DBD02IN | 29 | RW | | 69 | 1 | VDAC_ITRIP0 | A9 | RW | LSO_TR | E9 | RW | | DBD02NV | 2A | RW | | 6A | | VB/10_11111110 | AA | 1000 | BDG_TR | EA | RW | | DDD0200 | 2B | 100 | | 6B | | | AB | | DDC_III | EB | +*** | | DBD03FN | 2C | RW | TMP_DR0 | 6C | RW | RDIV0 | AC | RW | | EC | + | | | | | | | | KDIVU | T | KVV | AA TD | | DW | | DBD03IN | 2D | RW | TMP_DR1 | 6D | RW | | AD | | AA_TR | ED | RW | | DBD03OU | 2E | RW | TMP_DR2 | 6E | RW | | AE | | | EE | _ | | | 2F | - | TMP_DR3 | 6F | RW | DDIODI | AF | D144 | | EF | + | | | 30 | <del> </del> | | 70 | | RDI0RI | B0 | RW | | F0 | + | | | 31 | 1 | | 71 | | RDI0SYN | B1 | RW | | F1 | + | | | 32 | 1 | <b>!</b> | 72 | | RDI0IS | B2 | RW | | F2 | 4 | | | 33 | | | 73 | | RDI0LT0 | B3 | RW | | F3 | | | | 34 | | | 74 | | RDI0LT1 | B4 | RW | | F4 | | | | 35 | | | 75 | | RDI0RO0 | B5 | RW | | F5 | | | | 36 | | | 76 | | RDI0RO1 | B6 | RW | | F6 | | | | 37 | | | 77 | | RDI0GF | B7 | RW | CPU_F | F7 | RL | | | 38 | | | 78 | | | B8 | | | F8 | | | | 39 | | | 79 | | | B9 | | | F9 | T | | | 3A | İ | 1 | 7A | | 1 | BA | | | FA | 1 | | | 3B | 1 | Ī | 7B | | 1 | BB | 1 | | FB | 1 | | | 3C | 1 | Ī | 7C | | 1 | BC | 1 | Ī | FC | + | | | 3D | † | 1 | 7D | | 1 | BD | 1 | CPU_SCR2 | FD | RSW | | | 3E | + | 1 | 7E | | 1 | BE | + | CPU_SCR1 | FE | # | | | 3F | + | <del> </del> | 7F | 1 | <del> </del> | BF | 1 | CPU_SCR0 | FF | # | | | OI. | | not be accesse | | | I | וט. | 1 | OF U_SUKU | 1111 | # | Blank fields are Reserved and should not be accessed. ## 8.0 Electrical Specifications Specifications are valid for -40°C $\leq T_{A} \leq 85^{o}C$ and $T_{J} \leq 100^{o}C,$ except where noted. ## 8.1 Frequencies Refer to Table 8.4 for the electrical specifications on the internal main oscillator (IMO) using slow IMO (SLIMO) mode, which can be set using the CPU\_SCR1 register. Figure 8-1a. Supply Voltage versus CPU Frequency Figure 8-1b. IMO Frequency Trim Options ## 8.2 Absolute Maximum Ratings<sup>a</sup> | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |---------------------|-------------------------------------------------------|--------------------------------------------------------------|---------------------------|------|---------------------------|-------| | T <sub>STG</sub> | Storage Temperature | Higher storage temperatures will reduce data retention time. | -50 | - | +100 | °C | | T <sub>A</sub> | Ambient Temperature with Power Applied | | -40 | _ | +85 | °C | | HV <sub>dd</sub> | Supply Voltage on HV <sub>dd</sub> Relative to Vss | | -0.5 | _ | +40 | V | | V <sub>GPIO</sub> | DC Input to any Low Voltage Input Pin | $HV_{dd} \le 5.0V.$ | -0.5 | _ | HV <sub>dd</sub> +<br>0.5 | V | | V <sub>GPIO36</sub> | DC Input to any Low Voltage Input Pin | HV <sub>dd</sub> > 5.0V. | -0.5 | - | 5.5 | V | | $V_{GD}$ | DC Input to any Gate Drive Pin | | HV <sub>dd</sub> -<br>5.5 | _ | HV <sub>dd</sub> + 0.5 | V | | V <sub>VS</sub> | DC Input to High Voltage Sense Pin | | -0.5 | - | HV <sub>dd</sub> +<br>0.5 | | | V <sub>HVO</sub> | DC Applied to High Voltage<br>Outputs in High-Z State | | -0.5 | _ | HV <sub>dd</sub> + 0.5 | | | I <sub>MIO</sub> | Maximum Current into any Low Voltage Port Pin | | -25 | - | +50 | mA | | I <sub>MIOHV</sub> | Maximum Current into any High Voltage Port Pin | | -50 | _ | +50 | mA | ## 8.2 Absolute Maximum Ratings<sup>a</sup> (continued) | I <sub>MIOGD</sub> b | Maximum Current into any Gate Drive Pin | | -10 | _ | 10 | mA | |----------------------|---------------------------------------------------|-----------------------|------|---|-----|----| | ESD | Electro Static Discharge Voltage | Human Body Model ESD. | 2000 | _ | _ | V | | ESD <sub>HV</sub> | Electro Static Discharge to High Voltage Port Pin | Human Body Model ESD. | 2000 | _ | _ | V | | LU | Latch-up Current | | _ | _ | 200 | mA | - a. Operation at these conditions degrades reliability. - b. Cannot result in pin voltage exceeding V<sub>GD</sub> limits or thermal specifications being exceeded. ## 8.3 Operating Temperature | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |----------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | T <sub>A</sub> | Ambient Temperature | | -40 | _ | +85 | °C | | TJ | Junction Temperature | The temperature rise from ambient to junction is package specific. See Table 9.1, "Thermal Impedances per Package," on page 38. The system designer must limit the power consumption to comply with this requirement. | -40 | - | +100 | °C | The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and -40°C $\leq$ $T_A$ $\leq$ 85°C (referred to as 5V operation), 3.0V to 3.6V and -40°C $\leq$ $T_A$ $\leq$ 85°C (referred to as 3.3V operation), or 2.5V to 3.0V and -40°C $\leq$ $T_A$ $\leq$ 85°C (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. ## 8.4 DC Chip-Level Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |-------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | HV <sub>dd</sub> | Supply Voltage | See Table 8.18, "DC POR and LVD Specifications," on page 25. | 2.5 | _ | 36 | V | | I <sub>DD</sub> | Supply Current, IMO = 24 MHz | Conditions are $HV_{dd} = 5.0V$ , $T_A = 25$ $^{\circ}C$ , $CPU = 3$ MHz, SYSCLK doubler disabled, VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 93.75 kHz, analog power = off. SLIMO mode = 0. IMO = 24 MHz. | - | 3 | 4 | mA | | I <sub>DD36</sub> | Supply Current, IMO = 24 MHz | Conditions are $HV_{dd} = 36V$ , $T_A = 25$ °C, $CPU = 3$ MHz, $SYSCLK$ doubler disabled, $VC1 = 1.5$ MHz, $VC2 = 93.75$ kHz, $VC3 = 93.75$ kHz, analog power = off. SLIMO mode = 0. IMO = 24 MHz. | - | 3 | 4 | mA | | I <sub>DD3</sub> | Supply Current, IMO = 6 MHz | Conditions are $HV_{dd} = 3.3V$ , $T_A = 25$ °C, CPU = 3 MHz, SYSCLK doubler disabled, VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 93.75 kHz, analog power = off. SLIMO mode = 0. IMO = 24 MHz. | - | 1.2 | 2 | mA | # 8.4 DC Chip-Level Specifications (continued) | I <sub>DD27</sub> | Supply Current, IMO = 6 MHz | Conditions are $HV_{dd} = 2.7V$ , $T_A = 25$ $^{\circ}C$ , $CPU = 0.75$ MHz, SYSCLK doubler disabled, $VC1 = 0.375$ MHz, $VC2 = 23.44$ kHz, $VC3 = 0.09$ kHz, analog power = off. SLIMO mode = 1. IMO = 6 MHz. | - | 1.1 | 1.5 | mA | |--------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------|-------|----| | I <sub>RESET</sub> | Supply Current in Reset | Conditions are $HV_{dd} = 5.0V$ , $-40$ $^{\circ}C \le T_A \le 85$ $^{\circ}C$ . | _ | _ | 250 | μА | | I <sub>SBI</sub> | Supply Current in Idle Mode | Conditions are with internal slow speed oscillator, $HV_{dd} = 3.3V$ , $-40$ °C $\leq T_A \leq 85$ °C, analog power = off. | _ | - | 750 | μА | | I <sub>SB</sub> | Supervised Sleep Current (POR, LVD, SleepTimer, WDT, and Voltage Regulation) | Conditions are with internal slow speed oscillator, $HV_{dd} = 3.3V$ , $-40$ °C $\leq T_A \leq 85$ °C, analog power = off. | ı | 2.8 | 3 | μА | | I <sub>SBR</sub> | Regulated Sleep Current<br>(No POR, No LVD, but with<br>SleepTimer, WDT, and Voltage<br>Regulation) | Conditions are with internal slow speed oscillator, $HV_{dd} = 3.3V$ , -40 °C $\leq T_A \leq 85$ °C, analog power = off. | - | - | 1 | μА | | I <sub>SBW</sub> | Watchdog Sleep Current<br>(No POR, No LVD, No Sleep-<br>Timer, No Voltage Regulation<br>but with WDT) | Conditions are with internal slow speed oscillator, HV <sub>dd</sub> = 3.3V, T <sub>A</sub> = 25 °C, analog power = off. | - | 0.5 | _ | μΑ | | I <sub>SBD</sub> | Deep Sleep Current<br>(No POR, No LVD, No Sleep-<br>Timer, No Voltage Regulation<br>and No WDT | Conditions are bypass mode on, deep sleep enabled, HV <sub>dd</sub> = 3.3V, T <sub>A</sub> = 25 °C, analog power = off. | - | 0.1 | _ | μΑ | | I <sub>SBDHV</sub> | Deep Sleep Current at HV<br>(No POR, No LVD, No Sleep-<br>Timer, No Voltage Regulation<br>and No WDT | Conditions are analog power off, deep sleep enabled, $HV_{dd} = 6V$ , $T_A = 25$ °C. | - | ((HV <sub>dd</sub> -6)<br>/2) + 0.1 | - | μΑ | | V <sub>REF</sub> | Reference Voltage (Bandgap) | Trimmed for HV <sub>dd</sub> > 3.0V. | 1.291 | 1.30 | 1.309 | V | | V <sub>REF27</sub> | Reference Voltage (Bandgap) | Trimmed for HV <sub>dd</sub> = 2.5V to 3.0V. | 1.16 | 1.30 | 1.33 | V | The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ### 8.5 4.75V to 36V DC GPIO Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | R <sub>PU</sub> | Pull-up Resistor | | 4 | 5.6 | 8 | kΩ | | R <sub>PD</sub> | Pull-down Resistor | | 4 | 5.6 | 8 | kΩ | | V <sub>OH</sub> <sup>a</sup> | High Output Level | IOH = 10 mA, HV <sub>dd</sub> = 4.75V to 36V maximum 40 mA on even port pins (for example, P0[2], P1[0]), maximum 40 mA on odd port pins (for example, P0[3], P1[1]). | 3.6 | _ | 5.4 | V | | V <sub>OL</sub> <sup>a</sup> | Low Output Level | IOL = 25 mA, HV <sub>dd</sub> = 4.75V to 36V maximum 90 mA on even port pins (for example, P0[2], P1[0]), maximum 90 mA on odd port pins (for example, P0[3], P1[1]). | - | _ | 0.75 | V | | I <sub>OH</sub> <sup>b</sup> | Current Supplied while Maintaining 10% Regulation | $4.5V \le V_{OH} \le 5.5V$ ,<br>$HV_{dd} = 4.75V$ to 36V. | 5.5 | - | _ | mA | | V <sub>IL</sub> | Input Low Level | $HV_{dd} = 4.75V$ to 36V. | _ | _ | 0.8 | V | | V <sub>IH</sub> | Input High Level | $HV_{dd} = 4.75V$ to 36V. | 2.1 | _ | - | V | | V <sub>H</sub> | Input Hysteresis | | _ | 60 | _ | mV | | I <sub>IL</sub> | Input Leakage (Absolute Value) | Gross tested to 1 μA. | _ | 1 | _ | nA | | C <sub>IN</sub> | Capacitive Load on Pins as Input | Package and pin dependent. Temp = 25°C. | _ | 3.5 | 10 | pF | | C <sub>OUT</sub> | Capacitive Load on Pins as<br>Output | Package and pin dependent. Temp = 25°C. | _ | 3.5 | 10 | pF | - a. IOH and IOL are also limited by the die temperature. See "Thermal Considerations" on page 37. - b. Odd and even port pins are regulated separately, therefore the current limit total applies separately to all odd port pins and to all even port pins. ## 8.6 3.0V to 5.0V DC GPIO Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|------------------|-------| | R <sub>PU</sub> | Pull-up Resistor | | 4 | 5.6 | 8 | kΩ | | R <sub>PD</sub> | Pull-down Resistor | | 4 | 5.6 | 8 | kΩ | | V <sub>OH</sub> <sup>a</sup> | High Output Level | IOH = 8 mA, HV <sub>dd</sub> = 3.0V to 3.6V maximum 30 mA on even port pins (for example, P0[2], P1[0]), maximum 30 mA on odd port pins (for example, P0[3], P1[1]). | HV <sub>dd</sub> -<br>1.0 | - | HV <sub>dd</sub> | V | | V <sub>OL</sub> <sup>a</sup> | Low Output Level | IOL = 16 mA, HV <sub>dd</sub> = 3.0V to 3.6V maximum 60 mA on even port pins (for example, P0[2], P1[0]), maximum 60 mA on odd port pins (for example, P0[3], P1[1]). | - | - | 0.75 | V | | V <sub>IL</sub> | Input Low Level | $HV_{dd} = 3.0V \text{ to } 3.6V.$ | _ | _ | 0.8 | V | | V <sub>IH</sub> | Input High Level | $HV_{dd} = 3.0V \text{ to } 3.6V.$ | 2.1 | _ | _ | V | ## 8.6 3.0V to 5.0V DC GPIO Specifications (continued) | $V_{H}$ | Input Hysteresis | | _ | 60 | _ | mV | |------------------|--------------------------------------|-----------------------------------------|---|-----|----|----| | I <sub>IL</sub> | Input Leakage (Absolute Value) | Gross tested to 1 μA. | _ | 1 | _ | nA | | C <sub>IN</sub> | Capacitive Load on Pins as Input | Package and pin dependent. Temp = 25°C. | _ | 3.5 | 10 | pF | | C <sub>OUT</sub> | Capacitive Load on Pins as<br>Output | Package and pin dependent. Temp = 25°C. | _ | 3.5 | 10 | pF | a. IOH and IOL are also limited by the die temperature. See "Thermal Considerations" on page 37. ## 8.7 2.5V to 3.0V DC GPIO Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|------------------|-------| | R <sub>PU</sub> | Pull-up Resistor | | 4 | 5.6 | 8 | kΩ | | R <sub>PD</sub> | Pull-down Resistor | | 4 | 5.6 | 8 | kΩ | | V <sub>OH</sub> <sup>a</sup> | High Output Level | IOH = 2 mA, HV <sub>dd</sub> = 2.5V to 3.0V maximum 16 mA on even port pins (for example, P0[2], P1[0]), maximum 16 mA on odd port pins (for example, P0[3], P1[1]). | HV <sub>dd</sub> -<br>1.0 | - | HV <sub>dd</sub> | V | | V <sub>OL</sub> <sup>a</sup> | Low Output Level | IOL = 8 mA, HV <sub>dd</sub> = 2.5V to 3.0V maximum 40 mA on even port pins (for example, P0[2], P1[0]), maximum 40 mA on odd port pins (for example, P0[3], P1[1]). | - | - | 0.75 | V | | V <sub>IL</sub> | Input Low Level | $HV_{dd} = 2.5V \text{ to } 3.0V.$ | _ | _ | 0.8 | V | | $V_{IH}$ | Input High Level | $HV_{dd} = 2.5V \text{ to } 3.0V.$ | 2.0 | _ | _ | V | | $V_{H}$ | Input Hysteresis | | _ | 60 | _ | mV | | I <sub>IL</sub> | Input Leakage (Absolute Value) | Gross tested to 1 μA. | _ | 1 | _ | nA | | C <sub>IN</sub> | Capacitive Load on Pins as Input | Package and pin dependent. Temp = 25°C. | _ | 3.5 | 10 | pF | | C <sub>OUT</sub> | Capacitive Load on Pins as<br>Output | Package and pin dependent. Temp = 25°C. | ı | 3.5 | 10 | pF | a. IOH and IOL are also limited by the die temperature. See "Thermal Considerations" on page 37. The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ## 8.8 4.75V to 36V DC High Voltage Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |--------------------------------|--------------------------------------|-----------------------------------------------------------------|---------------------------|------|------|-------| | V <sub>OHHV</sub> <sup>a</sup> | High Output Level | IOH = 50 mA, $HV_{dd}$ = 4.75V to 36V. | HV <sub>dd</sub> -<br>2.0 | _ | _ | V | | V <sub>OLHV</sub> a | Low Output Level | $IOL = 50 \text{ mA}, HV_{dd} = 4.75 \text{V to } 36 \text{V}.$ | _ | _ | 2.0 | V | | I <sub>IL</sub> | Input Leakage (Absolute Value) | Gross tested to 1 μA. | _ | 1 | _ | nA | | C <sub>OUT</sub> | Capacitive Load on Pins as<br>Output | Package and pin dependent. Temp = 25°C. | _ | _ | 100 | pF | a. IOH and IOL are also limited by the die temperature. See "Thermal Considerations" on page 37. ## 8.9 2.5V to 5V DC High Voltage Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |--------------------------------|--------------------------------------|------------------------------------------------------|---------------------------|------|------|-------| | V <sub>OHHV</sub> <sup>a</sup> | High Output Level | $IOH = 10 \text{ mA}, HV_{dd} = 2.5V \text{ to 5V}.$ | HV <sub>dd</sub> -<br>0.7 | _ | _ | V | | V <sub>OLHV</sub> <sup>a</sup> | Low Output Level | $IOL = 10 \text{ mA}, HV_{dd} = 2.5 \text{V to 5V}.$ | - | _ | 0.75 | V | | I <sub>IL</sub> | Input Leakage (Absolute Value) | Gross tested to 1 μA. | _ | 1 | _ | nA | | C <sub>OUT</sub> | Capacitive Load on Pins as<br>Output | Package and pin dependent. Temp = 25°C. | _ | _ | 100 | pF | a. IOH and IOL are also limited by the die temperature. See "Thermal Considerations" on page 37. The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ and are for design guidance only. ### 8.10 DC Comparator Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |----------------------|----------------------------------------------------------------------|--------------------------|------|------|-----------------------|-------| | V <sub>OSSYN</sub> | Input Offset Voltage in<br>Synchronous Mode (Absolute<br>Value) | | - | _ | 100 | μV | | V <sub>OS</sub> | Input Offset Voltage in Non-<br>Synchronous Mode (Absolute<br>Value) | | _ | 2.5 | 15 | mV | | I <sub>COMPSYN</sub> | Current Consumption in Synchronous Mode | | _ | 100 | 200 | μΑ | | I <sub>COMP</sub> | Current Consumption of Comparator | $HV_{dd} = 2.5V$ to 36V. | _ | 10 | 30 | μΑ | | I <sub>COMPLP</sub> | Current Consumption in Low Power Mode | $HV_{dd} = 2.5V$ to 36V. | _ | 3 | 10 | μΑ | | V <sub>IN27</sub> | Input Voltage Range | $HV_{dd} = 2.5V$ to 5V. | 0 | - | HV <sub>dd</sub> | V | | V <sub>IN36</sub> | Input Voltage Range | $HV_{dd} = 5V$ to 36V. | 0 | - | 5.0 | V | | V <sub>INLP27</sub> | Input Voltage Range in Low Power Mode | $HV_{dd} = 2.5V$ to 5V. | 0 | - | HV <sub>dd</sub> -1.1 | V | | V <sub>INLP36</sub> | Input Voltage Range in Low<br>Power Mode | $HV_{dd} = 5V$ to 36V. | 0 | _ | 3.9 | V | The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ## 8.11 DC Analog-to-Digital Converter Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------------|------------------------------------|------------------------------------------------|------|------|-----------|-------| | V <sub>OS</sub> | Input Offset Voltage | | _ | _ | 100 | μV | | $V_{IN}$ | Input Voltage Range | Voltage on Analog Mux Bus. | 0 | _ | 3 | V | | HV <sub>IN</sub> | High Voltage Sense Input Range | Voltage on Analog Mux Bus. | 0 | _ | $HV_{dd}$ | V | | R <sub>IN</sub> | Input Impedance | | _ | 100K | _ | Ω | | | Resolution | | 6 | _ | 12 | bits | | INL | INL Error | | _ | _ | 1 | LSb | | DNL | DNL Error | | _ | _ | 1/2 | LSb | | | Absolute System Error <sup>a</sup> | Factory trimmed at ADC gains of 1/4, 1, 4, 16. | 1 | _ | 0.75% | | a. Maximum error is 11% for $HV_{dd} = 2.5V$ to 3.0V; consistent with $V_{REF27}$ specifications. The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ### 8.12 DC Linear Control Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |--------------------|------------------------------------------|---------------------------------------|------|------|-----------|-------| | Vos | Comparator Input Offset Voltage | | - | _ | 100 | μV | | RATIO1 | Attenuation Resistor Ratio <sup>a</sup> | | _ | 4 | _ | | | RATIO2 | Attenuation Resistor Ratio <sup>a</sup> | | - | 8 | _ | | | RATIO3 | Attenuation Resistor Ratio <sup>a</sup> | | _ | 16 | _ | | | R <sub>ATTEN</sub> | Attenuator Resistance | | - | 400K | _ | Ω | | | Control Loop Reference<br>Resolution | Full range is 0V to V <sub>REF.</sub> | - | 8 | - | bits | | $V_{DAC}$ | Loop Control Reference Settinga | | 0 | _ | $V_{REF}$ | V | | V <sub>OC1</sub> | Pre-Programmed Over-Current<br>Set Point | | 120 | 150 | 180 | mV | | V <sub>OC2</sub> | Pre-Programmed Over-Current<br>Set Point | | 240 | 300 | 360 | mV | | V <sub>OC3</sub> | Pre-Programmed Over-Current<br>Set Point | With VDAC_CR Mode = 1. | 360 | 450 | 540 | mV | | V <sub>OC4</sub> | Pre-Programmed Over-Current Set Point | With VDAC_CR Mode = 1. | 720 | 900 | 1080 | mV | a. Error in this parameter is included in the Absolute System Error. The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ### 8.13 4.75V to 36V DC Gate Drive, Linear Output Specifications<sup>a</sup> | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------|---------------------|------------------------|---------------------------|----------------------|------|-------| | $V_{OHGD}$ | High Output Voltage | $HV_{dd} = 5V$ to 36V. | HV <sub>dd</sub> -<br>0.1 | - | I | V | | $V_{OLGD}$ | Low Output Voltage | $HV_{dd} = 5V$ to 36V. | _ | HV <sub>dd</sub> - 5 | - | V | a. To maintain the Absolute System Error per table DC Analog-to-Digital Converter Specifications, the current into or out of the Gate Drive Output must be less than 100 nA. ### 8.14 2.5V to 5V DC Gate Drive, Linear Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------|---------------------|-------------------------------------------------------|---------------------------|------|------|-------| | $V_{OHGD}$ | High Output Voltage | IOH = 100 nA, $HV_{dd}$ = 2.5V to 5V. | HV <sub>dd</sub> -<br>0.1 | _ | 1 | V | | $V_{OLGD}$ | Low Output Voltage | $IOL = 100 \text{ nA}, HV_{dd} = 2.5 \text{V to 5V}.$ | _ | _ | 1.0 | V | Document 38-12034 Rev. \*C Page 23 of 42 Page 24 of 42 The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ### 8.15 4.75V to 36V DC Gate Drive, PWM Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------|---------------------|---------------------------------------------------|---------------------------|----------------------|------|-------| | $V_{OHGD}$ | High Output Voltage | IOH = 1 $\mu$ A, HV <sub>dd</sub> = 4.75V to 36V. | HV <sub>dd</sub> -<br>0.1 | ı | - | V | | $V_{OLGD}$ | Low Output Voltage | IOL = 1 $\mu$ A, HV <sub>dd</sub> = 4.75V to 36V. | ı | HV <sub>dd</sub> - 5 | - | V | ### 8.16 2.5V to 5 V DC Gate Drive, PWM Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------|---------------------|-------------------------------------------------|---------------------------|------|------|-------| | $V_{OHGD}$ | High Output Voltage | IOH = 1 $\mu$ A, HV <sub>dd</sub> = 2.5V to 5V. | HV <sub>dd</sub> -<br>0.1 | 1 | - | V | | $V_{OLGD}$ | Low Output Voltage | IOL = 1 $\mu$ A, HV <sub>dd</sub> = 2.5V to 5V. | _ | 1 | 1.0 | V | The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ and are for design guidance only. ### 8.17 DC Analog Mux Bus Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |-----------------|-----------------------------|--------------------|------|------|------|-------| | R <sub>SW</sub> | Switch Resistance to Common | $HV_{dd} \ge 5V$ . | 1 | 1000 | ı | Ω | | | Analog Bus | $HV_{dd} = 3.3V.$ | _ | 1500 | _ | Ω | | | | $HV_{dd} = 2.7V.$ | ı | 2000 | ı | Ω | Downloaded from Elcodis.com electronic components distributor The following table lists guaranteed maximum and minimum specifications for the temperature range: $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ . Typical parameters apply at 25°C and are for design guidance only. **Note** The bits PORLEV and VM in the table below refer to bits in the VLT\_CR register. See the *Power PSoC Mixed-Signal Array Technical Reference Manual* for more information on the VLT\_CR register. ## 8.18 DC POR and LVD Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------| | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | Vdd Value for PPOR Trip<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b | Vdd must be greater than or equal to 2.6V during startup, reset from the XRES pin, or reset from Watchdog. | | 2.46<br>2.82<br>4.55 | 2.50<br>2.95<br>4.70 | > | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | | 2.50<br>2.85<br>2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 2.55<br>2.92<br>3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 2.61 <sup>a</sup> 2.99 <sup>b</sup> 3.09 3.20 4.55 4.75 4.83 4.95 | V V V V V V V V V V V V V V V V V V V | - a. Always greater than 50 mV above $V_{PPOR}$ (PORLEV=00) for falling supply. - b. Always greater than 50 mV above $V_{PPOR}$ (PORLEV=01) for falling supply. The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ### 8.19 DC Programming Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |-----------------------|---------------------------------------------------------------------------------------|--------------------------------------|---------------------------|------|------------------|---------| | Vdd <sub>IWRITE</sub> | Supply Voltage for Flash Write Operations | | 2.80 | _ | - | V | | I <sub>DDP</sub> | Supply Current During<br>Programming or Verify | | - | 5 | 25 | mA | | V <sub>ILP</sub> | Input Low Level During Programming or Verify | | _ | _ | 0.8 | V | | V <sub>IHP</sub> | Input High Level During Programming or Verify | | 2.1 | _ | _ | V | | I <sub>ILP</sub> | Input Current when Applying Vilp<br>to P1[0] or P1[1] During<br>Programming or Verify | Driving internal pull-down resistor. | _ | _ | 0.2 | mA | | I <sub>IHP</sub> | Input Current when Applying<br>Vihp to P1[0] or P1[1] During<br>Programming or Verify | Driving internal pull-down resistor. | _ | _ | 1.5 | mA | | V <sub>OLV</sub> | Output Low Level During<br>Programming or Verify | | _ | _ | 0.75 | V | | V <sub>OHV</sub> | Output High Level During<br>Programming or Verify | $HV_{dd} = 2.5V \text{ to } 5V.$ | HV <sub>dd</sub> -<br>1.0 | - | HV <sub>dd</sub> | V | | V <sub>OHV36</sub> | Output High Level During<br>Programming or Verify | $HV_{dd} = 5V$ to 36V. | 3.6 | 5.0 | _ | V | | Flash <sub>ENPB</sub> | Flash Endurance (per block) | Erase/write cycles per block. | 50 | _ | _ | KCycles | | Flash <sub>ENT</sub> | Flash Endurance (total) <sup>a</sup> | Erase/write cycles. | 1,800 | _ | _ | KCycles | | Flash <sub>DR</sub> | Flash Data Retention | | 10 | _ | _ | Years | a. A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles). For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information. The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C (referred to as 5V operation), 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C (referred to as 3.3V operation), or 2.5V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. ## 8.20 3.0V to 36V AC Chip-Level Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |--------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|-----------------------|-------| | F <sub>IMO24</sub> | Internal Main Oscillator<br>Frequency for 24 MHz | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 8-1b on page 16. SLIMO mode = 0. | 23.4 | 24 | 24.6 <sup>a,b,c</sup> | MHz | | F <sub>IMO6</sub> | Internal Main Oscillator<br>Frequency for 6 MHz | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 8-1b on page 16. SLIMO mode = 1. | 5.85 | 6 | 6.15 <sup>a,b,c</sup> | MHz | | F <sub>CPU1</sub> | CPU Frequency (5V Nominal) | | 0.91 | 24 | 24.6 <sup>a,b</sup> | MHz | | F <sub>CPU2</sub> | CPU Frequency (3.3V Nominal) | | 0.91 | 12 | 12.3 <sup>b,c</sup> | MHz | | F <sub>48M</sub> | Digital PSoC Block Frequency | Refer to the AC Digital Block Specifications. | 0 | 48 | 49.2 <sup>a,b,d</sup> | MHz | | F <sub>24M</sub> | Digital PSoC Block Frequency | | 0 | 24 | 24.6 <sup>b,d</sup> | MHz | | F <sub>1K</sub> | Internal Low Speed Oscillator Frequency | | 0.6 | 1 | 1.5 | kHz | | DC24M | 24 MHz Duty Cycle | | 40 | 50 | 60 | % | | Step24M | 24 MHz Trim Step Size | | - | 50 | _ | kHz | | Fout48M | 48 MHz Output Frequency | Trimmed. Utilizing factory trim values. | 46.8 | 48.0 | 49.2 <sup>a,c</sup> | MHz | | Jitter24M1P | 24 MHz Period Jitter (IMO)<br>Peak-to-Peak | | _ | 300 | _ | ps | | Jitter24M1R | 24 MHz Period Jitter (IMO) Root<br>Mean Squared | | _ | _ | 600 | ps | | F <sub>MAX</sub> | Maximum Frequency of Signal on Row Input or Row Output | | _ | _ | 12.3 | MHz | | T <sub>RAMP</sub> | Supply Ramp Time | | 0 | _ | _ | μs | | T <sub>SBI</sub> | Wakeup Time from Idle Mode | | - | - | 0 | μs | | T <sub>SB</sub> | Wakeup Time from Supervised Sleep | | _ | _ | 30 | μs | | T <sub>SBR</sub> | Wakeup Time from Regulated Sleep | | _ | _ | 30 | μs | | T <sub>SBW</sub> | Wakeup Time from Watchdog<br>Sleep | | _ | _ | 400 | μs | | T <sub>SBD</sub> | Wakeup Time from Deep Sleep | | _ | _ | 3 | ms | a. $4.75 \text{V} < \text{HV}_{dd} < 36 \text{V}, -40 ^{\circ}\text{C} \le \text{T}_{\text{A}} \le 70 ^{\circ}\text{C}.$ b. Accuracy derived from Internal Main Oscillator with appropriate trim for HV<sub>dd</sub> range. c. $3.0V < HV_{dd} < 3.6V, -40^{\circ}C \le T_A \le 70^{\circ}C.$ d. See the individual user module data sheets for information on maximum frequencies for user modules. ## 8.21 2.5V to 3.0V AC Chip-Level Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |--------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|------|---------------------|-------| | F <sub>IMO12</sub> | Internal Main Oscillator<br>Frequency for 12 MHz | Trimmed for 2.7V operation using factory trim values. See Figure 8-1b on page 16. SLIMO mode = 0. | 11.5 | 12 | 12.5 <sup>a,b</sup> | MHz | | F <sub>IMO6</sub> | Internal Main Oscillator<br>Frequency for 6 MHz | Trimmed for 2.7V operation using factory trim values. See Figure 8-1b on page 16. SLIMO mode = 1. | 5.76 | 6 | 6.24 <sup>a,b</sup> | MHz | | F <sub>CPU1</sub> | CPU Frequency (2.7V Nominal) | | 0.90 | 3 | 3.12 <sup>a</sup> | MHz | | F <sub>BLK27</sub> | Digital PSoC Block Frequency (2.7V Nominal) | Refer to the AC Digital Block Specifications. | 0 | 12 | 12.5 <sup>a,b</sup> | MHz | | F <sub>1K</sub> | Internal Low Speed Oscillator Frequency | | 0.6 | 1 | 1.5 | kHz | | DC12M | 12 MHz Duty Cycle | | 40 | 50 | 60 | % | | Jitter12M1P | 12 MHz Period Jitter (IMO)<br>Peak-to-Peak | | - | 340 | _ | ps | | Jitter12M1R | 12 MHz Period Jitter (IMO) Root<br>Mean Squared | | _ | - | 600 | ps | | F <sub>MAX</sub> | Maximum Frequency of Signal on Row Input or Row Output | | _ | _ | 12.5 | MHz | | T <sub>RAMP</sub> | Supply Ramp Time | | 0 | _ | _ | μs | - a. Accuracy derived from Internal Main Oscillator with appropriate trim for $HV_{dd}$ range. - b. See the individual user module data sheets for information on maximum frequencies for user modules. The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ## 8.22 3.0V and 36V AC GPIO Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|-----------------------------------------------|------|------|------|-------| | F <sub>GPIO</sub> | GPIO Operating Frequency | Normal Strong Mode. | 0 | _ | 12.5 | MHz | | TRiseF | Rise Time, Normal Strong Mode,<br>Cload = 50 pF | HV <sub>dd</sub> = 4.5 to 5.25V, 10% - 90%. | 3 | _ | 18 | ns | | TFallF | Fall Time, Normal Strong Mode,<br>Cload = 50 pF | HV <sub>dd</sub> = 4.5 to 5.25V, 10% - 90%. | 2 | _ | 18 | ns | | TRiseS | Rise Time, Slow Strong Mode,<br>Cload = 50 pF | $HV_{dd} = 3 \text{ to } 5.25V, 10\% - 90\%.$ | 10 | 27 | _ | ns | | TFallS | Fall Time, Slow Strong Mode,<br>Cload = 50 pF | $HV_{dd} = 3$ to 5.25V, 10% - 90%. | 10 | 22 | _ | ns | ## 8.23 2.5V to 3.0V AC GPIO Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|--------------------------------------------|------|------|------|-------| | F <sub>GPIO</sub> | GPIO Operating Frequency | Normal Strong Mode. | 0 | _ | 3.12 | MHz | | TRiseF | Rise Time, Normal Strong Mode,<br>Cload = 50 pF | HV <sub>dd</sub> = 2.5 to 3.0V, 10% - 90%. | 6 | _ | 50 | ns | | TFallF | Fall Time, Normal Strong Mode,<br>Cload = 50 pF | HV <sub>dd</sub> = 2.5 to 3.0V, 10% - 90%. | 6 | _ | 50 | ns | | TRiseS | Rise Time, Slow Strong Mode,<br>Cload = 50 pF | HV <sub>dd</sub> = 2.5 to 3.0V, 10% - 90%. | 18 | 40 | 120 | ns | | TFallS | Fall Time, Slow Strong Mode,<br>Cload = 50 pF | HV <sub>dd</sub> = 2.5 to 3.0V, 10% - 90%. | 18 | 40 | 120 | ns | Figure 8-2. GPIO Timing Diagram The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C (referred to as 5V operation), 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C (referred to as 3.3V operation), or 2.5V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. ## 8.24 AC High Voltage Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |-------------------|-----------------------------------------|------------|------|------|------|-------| | F <sub>HVO</sub> | High Voltage Output Operating Frequency | | _ | _ | 1.04 | MHz | | T <sub>RISE</sub> | | | _ | _ | 200 | ns | | T <sub>FALL</sub> | | | _ | _ | 200 | ns | The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ### 8.25 AC Comparator Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |----------------------|--------------------------------------------------------|---------------------------------------------------------------|------|------|------|-------| | T <sub>RSYNC27</sub> | Response Time in Synchronous<br>Mode (50 mV Overdrive) | HV <sub>dd</sub> = 2.5V to 3.0V.<br>Output clocked at 12 MHz. | - | 84 | _ | ns | | T <sub>RSYNC36</sub> | Response Time in Synchronous<br>Mode (50 mV Overdrive) | HV <sub>dd</sub> = 3.0V to 36V.<br>Output clocked at 24 MHz. | - | 42 | _ | ns | | T <sub>R27</sub> | Response Time (50 mV<br>Overdrive) | $HV_{dd} = 2.5V \text{ to } 3.0V.$ | - | _ | 200 | ns | | T <sub>R36</sub> | Response Time (50 mV<br>Overdrive) | $HV_{dd} = 3.0V \text{ to } 36V.$ | - | _ | 100 | ns | | T <sub>RLP27</sub> | Response Time in Low Power | HV <sub>dd</sub> = 2.5V to 3.0V | _ | _ | 400 | ns | | T <sub>RLP36</sub> | Response Time in Low Power | $HV_{dd} = 3.0V$ to $36V$ | _ | _ | 200 | ns | The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ## 8.26 AC Analog-to-Digital Converter Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |-----------|--------------------------------|-----------------------------|------|------|-------|-------| | | Sample Rate <sup>a, b</sup> | 12 bits to 6 bits at 6 MHz. | 1.46 | 1 | 93.75 | Ksps | | | 8-Bit Sample Rate <sup>b</sup> | | _ | 23.4 | _ | Ksps | - a. Dependent on clock frequency and bit resolution. See individual user module data sheets. - b. For $HV_{dd} = 2.5V$ to 3.0V, sample rates are halved. Bit BPEN in the ACO\_CLK register must be set to 1. The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ### 8.27 3.0V to 36V AC Digital Block Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |-----------|--------------------------------------------------|---------------------------------|-----------------|------|------|-------| | Timer | Capture Pulse Width | | 50 <sup>a</sup> | _ | _ | ns | | | Maximum Frequency (Capture Not Used) | 4.75V < HV <sub>dd</sub> < 36V. | - | _ | 49.9 | MHz | | | Maximum Frequency (With or Without Capture) | $3.0V < HV_{dd} < 36V.$ | - | _ | 25.0 | MHz | | Counter | Enable Pulse Width | | 50 <sup>a</sup> | _ | _ | ns | | | Maximum Frequency (Enable Not Used) | 4.75V < HV <sub>dd</sub> < 36V. | - | _ | 49.9 | MHz | | | Maximum Frequency (With or Without Enable Input) | $3.0V < HV_{dd} < 36V.$ | - | _ | 25.0 | MHz | | PWM | Maximum Frequency (Enable Not Used) | 4.75V < HV <sub>dd</sub> < 36V. | - | _ | 49.9 | MHz | | | Maximum Frequency (With or Without Enable Input) | 3.0V < HV <sub>dd</sub> < 36V. | - | _ | 25.0 | MHz | | Deadband | Kill Pulse Width: | • | <u>.</u> | • | • | | | | Asynchronous Restart Mode | | 20 | _ | _ | ns | | | Synchronous Restart Mode | | 50 <sup>a</sup> | - | _ | ns | | | Disable Mode | | 50 <sup>a</sup> | _ | _ | ns | | | Maximum Frequency | 4.75V < HV <sub>dd</sub> < 36V. | _ | _ | 49.9 | MHz | | | | $3.0V < HV_{dd} < 36V.$ | _ | _ | 25.0 | MHz | a. 50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period). ## 8.28 2.5V to 3.0V AC Digital Block Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |-----------|---------------------------|------------|------------------|------|------|-------| | Timer | Capture Pulse Width | | 100 <sup>a</sup> | _ | _ | ns | | | Maximum Frequency | | _ | _ | 12.5 | MHz | | Counter | Enable Pulse Width | | 100 <sup>a</sup> | _ | _ | ns | | | Maximum Frequency | | - | _ | 12.5 | MHz | | PWM | Maximum Frequency | | - | _ | 12.5 | MHz | | Deadband | Kill Pulse Width: | | | | | | | | Asynchronous Restart Mode | | 20 | _ | _ | ns | | | Synchronous Restart Mode | | 100 <sup>a</sup> | _ | _ | ns | | | Disable Mode | | 100 <sup>a</sup> | _ | _ | ns | | | Maximum Frequency | | - | _ | 12.5 | MHz | a. 50 ns minimum input pulse width is based on the input synchronizers running at 12 MHz (84 ns nominal period). The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ and are for design guidance only. ### 8.29 4.75V to 36V AC Gate Drive, Linear Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |-----------|--------------------------------------------------------------------|------------|------|------|------|-------| | 00 | Small Signal Bandwidth,<br>20mV <sub>pp</sub> , 3dB BW, 100pF Load | | 0.8 | _ | _ | MHz | ## 8.30 3.0V to 5.0V AC Gate Drive, Linear Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------------|--------------------------------------------------------------------|------------|------|------|------|-------| | BW <sub>OB</sub> | Small Signal Bandwidth,<br>20mV <sub>pp</sub> , 3dB BW, 100pF Load | | 0.7 | _ | _ | MHz | | BW <sub>OB</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load | | 200 | _ | _ | kHz | ## 8.31 2.5V to 3.0V AC Gate Drive, Linear Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------------|--------------------------------------------------------------------|------------|------|------|------|-------| | BW <sub>OB</sub> | Small Signal Bandwidth,<br>20mV <sub>pp</sub> , 3dB BW, 100pF Load | | 0.6 | _ | _ | MHz | | BW <sub>OB</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load | | 180 | _ | - | kHz | The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. #### 8.32 4.75V to 36V AC Gate Drive, PWM Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------------|-------------------------------------------|------------|------|------|------|-------| | F <sub>MAX</sub> | | | _ | _ | 2 | MHz | | T <sub>ROB</sub> | Rise Time 10% to 90%, 5V Step, 100pF Load | | - | _ | 50 | ns | | T <sub>FOB</sub> | Fall Time 10% to 90%, 5V Step, 100pF Load | | ı | _ | 50 | ns | Document 38-12034 Rev. \*C Page 32 of 42 ## 8.33 3.0V to 5.0V AC Gate Drive, PWM Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------------|-------------------------------------------|------------|------|------|------|-------| | F <sub>MAX</sub> | | | _ | _ | 1 | MHz | | T <sub>ROB</sub> | Rise Time 10% to 90%, 5V Step, 100pF Load | | _ | _ | 130 | ns | | T <sub>FOB</sub> | Fall Time 10% to 90%, 5V Step, 100pF Load | | - | _ | 60 | ns | ## 8.34 2.5V to 3.0V AC Gate Drive, PWM Output Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |------------------|-------------------------------------------|------------|------|------|------|-------| | F <sub>MAX</sub> | | | _ | _ | 0.5 | MHz | | T <sub>ROB</sub> | Rise Time 10% to 90%, 5V Step, 100pF Load | | - | _ | 360 | ns | | T <sub>FOB</sub> | Fall Time 10% to 90%, 5V Step, 100pF Load | | _ | _ | 60 | ns | The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ## 8.35 4.75V to 36V AC External Clock Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |---------------------|------------------------|------------|-------|------|------|-------| | F <sub>OSCEXT</sub> | Frequency | | 0.090 | _ | 25.0 | MHz | | _ | High Period | | 20.6 | _ | 5300 | ns | | _ | Low Period | | 20.6 | _ | _ | ns | | _ | Power Up IMO to Switch | | 150 | - | _ | μs | ## 8.36 3.0V to 5.0V AC External Clock Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |---------------------|--------------------------------------------------------------|------------|-------|------|------|-------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1 <sup>a</sup> | | 0.090 | _ | 12.5 | MHz | | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater <sup>b</sup> | | 0.180 | _ | 25.0 | MHz | | _ | High Period with CPU Clock divide by 1 | | 41.7 | _ | 5300 | ns | | _ | Low Period with CPU Clock divide by 1 | | 41.7 | _ | - | ns | | _ | Power Up IMO to Switch | | 150 | _ | _ | μs | - a. Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. - b. If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider will ensure that the fifty percent duty cycle requirement is met. Document 38-12034 Rev. \*C Page 33 of 42 ## 8.37 2.5V to 3.0V AC External Clock Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |---------------------|--------------------------------------------------------------|------------|-------|------|------|-------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1 <sup>a</sup> | | 0.090 | - | 3.12 | MHz | | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 4 or greater <sup>b</sup> | | 0.180 | - | 12.5 | MHz | | _ | High Period with CPU Clock divide by 1 | | 41.7 | - | 5300 | ns | | _ | Low Period with CPU Clock divide by 1 | | 41.7 | - | _ | ns | | _ | Power Up IMO to Switch | | 150 | - | _ | μs | - a. Maximum CPU frequency is 3 MHz at 2.7V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. - b. If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 4 or greater. In this case, the CPU clock divider will ensure that the fifty percent duty cycle requirement is met. The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C (referred to as 5V operation), 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C (referred to as 3.3V operation), or 2.5V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. ### 8.38 AC Programming Specifications | Parameter | Description | Conditions | Min. | Тур. | Max. | Units | |---------------------|---------------------------------------------|----------------------------|------|------|------|-------| | T <sub>RSCLK</sub> | Rise Time of SCLK | | 1 | _ | 20 | ns | | T <sub>FSCLK</sub> | Fall Time of SCLK | | 1 | _ | 20 | ns | | T <sub>SSCLK</sub> | Data Set up Time to Falling Edge of SCLK | | 40 | _ | _ | ns | | T <sub>HSCLK</sub> | Data Hold Time from Falling Edge of SCLK | | 40 | _ | _ | ns | | F <sub>SCLK</sub> | Frequency of SCLK | | 0 | _ | 8 | MHz | | T <sub>ERASEB</sub> | Flash Erase Time (Block) | | _ | 20 | _ | ms | | T <sub>WRITE</sub> | Flash Block Write Time | | _ | 20 | _ | ms | | T <sub>DSCLK</sub> | Data Out Delay from Falling Edge of SCLK | HV <sub>dd</sub> > 3.6. | _ | _ | 45 | ns | | T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | $3.0 \le HV_{dd} \le 3.6.$ | _ | _ | 50 | ns | | T <sub>DSCLK2</sub> | Data Out Delay from Falling<br>Edge of SCLK | $2.5 \le HV_{dd} \le 3.0.$ | _ | - | 70 | ns | The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ and are for design guidance only. ### 8.39 3.0V to 36V AC Characteristics of I2C SDA and SCL Pins | | | | Standa | rd Mode | Fast | Mode | | |-----------------------|----------------------------------------------------------------------------------------------------|------------|--------|---------|------------------|------|-------| | Parameter | Description | Conditions | Min. | Max. | Min. | Max. | Units | | F <sub>SCLI2C</sub> | SCL Clock Frequency | | 0 | 100 | 0 | 400 | kHz | | T <sub>HDSTAI2C</sub> | Hold Time (repeated) START<br>Condition. After this period, the<br>first clock pulse is generated. | | 4.0 | _ | 0.6 | _ | μs | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | | 4.7 | _ | 1.3 | _ | μs | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | | 4.0 | _ | 0.6 | - | μs | | T <sub>SUSTAI2C</sub> | Set-up Time for a Repeated START Condition | | 4.7 | _ | 0.6 | _ | μs | | T <sub>HDDATI2C</sub> | Data Hold Time | | 0 | _ | 0 | - | μs | | T <sub>SUDATI2C</sub> | Data Set-up Time | | 250 | _ | 100 <sup>a</sup> | _ | ns | | T <sub>SUSTOI2C</sub> | Set-up Time for STOP Condition | | 4.0 | _ | 0.6 | _ | μs | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | | 4.7 | _ | 1.3 | _ | μs | | T <sub>SPI2C</sub> | Pulse Width of spikes are suppressed by the input filter. | | - | _ | 0 | 50 | ns | a. A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement $t_{SU;DAT} \ge 250$ ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line $t_{rmax} + t_{SU;DAT} = 1000 + 250 = 1250$ ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released. The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 36V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 5V operation), 3.0V to 3.6V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 3.3V operation), or 2.5V to 3.0V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ (referred to as 2.7V operation), respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}\text{C}$ and are for design guidance only. ## 8.40 2.5V to 3.0V AC Characteristics of I2C SDA and SCL Pins (Fast Mode not Supported) | | | | Standard | | | | |-----------------------|----------------------------------------------------------------------------------------------|------------|----------|------|-------|--| | Parameter | Description | Conditions | Min. | Max. | Units | | | F <sub>SCLI2C</sub> | SCL Clock Frequency | | 0 | 100 | kHz | | | T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | | 4.0 | - | μѕ | | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | | 4.7 | _ | μs | | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | | 4.0 | - | μs | | | T <sub>SUSTAI2C</sub> | Set-up Time for a Repeated START Condition | | 4.7 | _ | μs | | | T <sub>HDDATI2C</sub> | Data Hold Time | | 0 | _ | μs | | | T <sub>SUDATI2C</sub> | Data Set-up Time | | 250 | _ | ns | | | T <sub>SUSTOI2C</sub> | Set-up Time for STOP Condition | | 4.0 | - | μs | | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | | 4.7 | - | μs | | Figure 8-3. Definition for Timing for Fast/Standard Mode on the I2C Bus ### 9.0 Thermal Considerations The Power PSoC device can support a supply voltage up to 36V. An internal linear regulator provides the nominal 5 volts used to power the M8C processor and other internal resources. Because regulating to a lower voltage generates excess heat, care must be taken to not exceed the maximum junction temperature of the PSoC device when using higher supply voltages. The junction temperature depends on the ambient temperature, the amount of power being dissipated in the device and the thermal resistance $(\theta_{JA})$ of the package. In Linear Power PSoC devices, dissipated power can be broken into four sources: the PSoC core (CPU, PSoC blocks and system resources), the General Purpose Inputs/Outputs (GPIO), and the Gate Drive outputs (GD). The equation for junction temperature is shown in Equation 1, where $\theta_{JA}$ is the thermal resistance of the device package. $$T_J = T_A + \theta_{JA} * (P_{Core} + P_{GPIO} + P_{GD})$$ Equation 1 The core power dissipated in the PSoC is the supply voltage $(HV_{dd})$ times the combined current of: the CPU, digital blocks, analog blocks and system resources $(I_{dd})$ . The equation for the PSoC core power dissipation is: $$P_{Core} = HV_{dd} * I_{dd}$$ Equation 2 The power dissipated in the PSoC due to the GPIO can be divided into two elements: current being sourced and current being sunk. Because $V_{OL}$ is a relatively small value (less than 1V), the sinking current will not be a major contributor to heat in the Power PSoC. Figure 9-1a. Maximum Current vs. Supply Voltage by Package (70° Ambient) However, $HV_{dd}$ - $V_{OH}$ can be quite large and current sourced by GPIO must be looked at carefully when using $HV_{dd}$ voltages greater than 5V. The equation for GPIO power dissipation is shown in Equation 3, where $I_{Sink}$ is the total current being sunk by GPIO pins, and $I_{Source}$ is the total current being sourced by GPIO pins. $$P_{GPIO} = V_{OL} * I_{Sink} + (HV_{dd} - V_{OH}) * I_{Source}$$ Equation 3 The power dissipated by the high voltage Gate Drives (GD0 and GD1) is divided into a current sink and current source element. With the GD pins, the (HV $_{\rm dd}$ - V $_{\rm OHGD}$ ) component is relatively small and the V $_{\rm OLGD}$ component can be large (approximately HV $_{\rm dd}$ - 5V). Therefore, with the GD pins, care must be taken to consider the effects of sinking currents. The equation for GD power dissipation is shown in Equation 4, where I $_{\rm SinkGD}$ is the total current sunk by the GD pins, and I $_{\rm SourceGD}$ is the total current sourced by the GD pins. $$P_{GD} = V_{OLGD} * I_{SinkGD} + (HV_{dd} - V_{OHGD}) * I_{SourceGD}$$ Equation 4 The following figures show the effects of supply voltage and current on the temperature of the PSoC. Figure 9-1a shows the maximum current with a varied supply voltage at an ambient temperature of $70^{\circ}$ C and Figure 9-1b shows the maximum current with a varied supply voltage at an ambient temperature of $85^{\circ}$ C. The PSoC model used assumes $I_{dd} = 5$ mA and all other current is sourced by GPIO. Each curve in the figures shows the maximum $I_{Source}$ that can be tolerated ( $T_J$ remains below the maximum limit) at various supply voltages between 2.5V and 36V, for a specific package. The maximum current is clipped at 85 mA due to drive limitations on the GPIO pins. The four package types available with Linear Power PSoC devices are shown. Thermal resistance ( $\theta_{IA}$ ) for the packages can be found in Section 9.1 on page 38. Figure 9-1b. Maximum Current vs. Supply Voltage by Package (85° Ambient) ## 9.1 Thermal Impedances per Package | Package | Typical θ <sub>JA</sub> * | |----------|---------------------------| | 8 SOIC | 186 °C/W | | 16 SOIC | 124 °C/W | | 16 TSSOP | 122 °C/W | | 32 QFN | 22 °C/W | <sup>\*</sup> Thermal resistance from silicon junction to ambient (T $_{\!J}$ = T $_{\!A}$ + POWER x $\theta_{\rm JA}$ ). ## 9.2 Solder Reflow Peak Temperature Following is the minimum solder reflow peak temperature to achieve good solderability. | Package | Minimum Peak<br>Temperature* | Maximum Peak<br>Temperature | |----------|------------------------------|-----------------------------| | 8 SOIC | 240°C | 260°C | | 16 SOIC | 240°C | 260°C | | 16 TSSOP | 240°C | 260°C | | 32 QFN | 240°C | 260°C | <sup>\*</sup> Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220+/-5°C with Sn-Pb or 245+/-5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications. ## 10.0 CY8C42x23 PSoC Device Key Features and Ordering Information The following table lists the CY8C42x23 Power PSoC device's key package features and ordering codes . | Package | Ordering<br>Code | Flash<br>(Bytes) | SRAM<br>(Bytes) | Temperature<br>Range | Power<br>Blocks | Digital<br>Blocks | Analog<br>Channel | Digital IO<br>Pins | HV GPO | XRES Pin | |----------------------------|-------------------|------------------|-----------------|----------------------|-----------------|-------------------|-------------------|--------------------|--------|----------| | 8-Pin SOIC | CY8C42123-24SXI | 4K | 256 | -40°C to +85°C | 2 | 4 | 2 | 4 | 0 | No | | 8-Pin SOIC Tape and Reel | CY8C42123-24SXIT | 4K | 256 | -40°C to +85°C | 2 | 4 | 2 | 4 | 0 | No | | 16-Pin SOIC | CY8C42223-24SXI | 4K | 256 | -40°C to +85°C | 2 | 4 | 2 | 8 | 2 | No | | 16-Pin SOIC Tape and Reel | CY8C42223-24SXIT | 4K | 256 | -40°C to +85°C | 2 | 4 | 2 | 8 | 2 | No | | 16-Pin TSSOP | CY8C42323-24ZXI | 4K | 256 | -40°C to +85°C | 2 | 4 | 2 | 10 | 2 | No | | 16-Pin TSSOP Tape and Reel | CY8C42323-24ZXIT | 4K | 256 | -40°C to +85°C | 2 | 4 | 2 | 10 | 2 | No | | 32-Pin QFN | CY8C42423-24LFXI | 4K | 256 | -40°C to +85°C | 2 | 4 | 2 | 10 | 2 | Yes | | 32-Pin QFN Tape and Reel | CY8C42423-24LFXIT | 4K | 256 | -40°C to +85°C | 2 | 4 | 2 | 10 | 2 | Yes | | 32-Pin OCD QFN* | CY8C42000-24LFXI* | 4K | 256 | -40°C to +85°C | 2 | 4 | 2 | 10 | 2 | Yes | $<sup>\</sup>ensuremath{^{*}}$ This part may be used for in-circuit debugging. It is NOT available for production. Page 39 of 42 ## 11.0 Package Diagrams Figure 11-1. 8-Lead (150) SOIC Figure 11-2. 16-Lead (150) SOIC Figure 11-3. 16-Lead (4x4 mm) TSSOP E-PAD X, Y for this product is 3.71 mm, 3.71 mm (+/-0.08 mm) JEDEC # MO-220 51-85188 \*A Package Weight: 0.054 grams Figure 11-4. 32-Lead (5x5 mm) QFN **Important Note** For information on the preferred dimensions for mounting QFN packages, see the following Application Note at http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf. Document 38-12034 Rev. \*C Page 40 of 42 To obtain information about Cypress Semiconductor or PSoC sales and technical support, reference the following information. ### **Cypress Semiconductor Corporation** 198 Champion Court San Jose, CA 95134 Phone: 408.943.2600 Web Sites: Company Information – http://www.cypress.com Sales - http://www.cypress.com/aboutus/sales\_locations.cfm Technical Support – http://www.cypress.com/support/login.cfm Cypress and the Cypress logo are registered trademarks of Cypress Semiconductor Corporation and "Programmable System-on-Chip," PSoC, PSoC Designer, and PSoC Express are trademarks of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders. Flash Code Protection Note the following details of the Flash code protection features on Cypress Semiconductor PSoC devices. Cypress Semiconductor products meet the specifications contained in their particular data sheets. Cypress Semiconductor believes that its PSoC family of products is one of the most secure families of its kind on the market today, regardless of how they are used. There may be methods, unknown to Cypress Semiconductor, that can breach the code protection features. Any of these methods, to our knowledge, would be dishonest and possibly illegal. Neither Cypress Semiconductor nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Cypress Semiconductor is willing to work with the customer who is concerned about the integrity of their code. Code protection is constantly evolving. We at Cypress Semiconductor are committed to continuously improving the code protection features of our products. # **Document History Page** | escription Title: CY8C42123, CY8C42223, CY8C42323, and CY8C42423 Power PSoC™ Devices<br>ocument Number: 38-12034 | | | | | | | |------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | ** | 339515 | See ECN | ARI | New data sheet. | | | | *A | 391130 | See ECN | HMT | Update for PR3 Cypress "Preliminary" requirements. (Parts, pinouts, diagrams, specs., etc.) | | | | *B | 394530 | See ECN | HMT | Change pin 13 to P1[0]I2C*. Change pin 14 to NC. Change pin 25 to DNU | | | | *C | 406740 | See ECN | HMT | Update White LED application diagram. Add R <sub>ATTEN</sub> to the DC Linear Control Specifications table. Add CY corporate address on Information page. Implement CY standard QFN package terminology. | | |