## Features

- Ultra High Performance
- System Speeds to $\mathbf{1 0 0} \mathbf{~ M H z}$
- Array Multipliers > $\mathbf{5 0} \mathbf{~ M H z}$
- 10 ns Flexible SRAM
- Internal Tri-state Capability in Each Cell
- FreeRAM ${ }^{\text {TM }}$
- Flexible, Single/Dual Port, Synchronous/Asynchronous 10 ns SRAM
- 2,048-18,432 Bits of Distributed SRAM Independent of Logic Cells
- 128-384 PCI Compliant I/Os
- 3V/5V Capability
- Programmable Output Drive
- Fast, Flexible Array Access Facilitates Pin Locking
- Pin-compatible with XC4000, XC5200 FPGAs
- 8 Global Clocks
- Fast, Low Skew Clock Distribution
- Programmable Rising/Falling Edge Transitions
- Distributed Clock Shutdown Capability for Low Power Management
- Global Reset/Asynchronous Reset Options
- 4 Additional Dedicated PCI Clocks
- Cache Logic ${ }^{\circledR}$ Dynamic Full/Partial Re-configurability In-System
- Unlimited Re-programmability via Serial or Parallel Modes
- Enables Adaptive Designs
- Enables Fast Vector Multiplier Updates
- QuickChange ${ }^{\text {TM }}$ Tools for Fast, Easy Design Changes
- Pin-compatible Package Options
- Plastic Leaded Chip Carriers (PLCC)
- Thin, Plastic Quad Flat Packs (LQFP, TQFP, PQFP)
- Ball Grid Arrays (BGAs)
- Industry-standard Design Tools
- Seamless Integration (Libraries, Interface, Full Back-annotation) with Concept ${ }^{\circledR}$, Everest, Exemplar ${ }^{\text {TM }}$, Mentor ${ }^{\circledR}$, OrCAD ${ }^{\circledR}$, Synario ${ }^{\text {TM }}$, Synopsys ${ }^{\circledR}$, Verilog ${ }^{\circledR}$, Veribest ${ }^{\circledR}$, Viewlogic ${ }^{\circledR}$, Synplicity $^{\circledR}$
- Timing Driven Placement \& Routing
- Automatic/Interactive Multi-chip Partitioning
- Fast, Efficient Synthesis
- Over 75 Automatic Component Generators Create 1000s of Reusable, Fully Deterministic Logic and RAM Functions
- Intellectual Property Cores
- Fir Filters, UARTs, PCI, FFT and Other System Level Functions
- Easy Migration to Atmel Gate Arrays for High Volume Production
- Supply Voltage 5V for AT40K, and 3.3V for AT40KLV

AT40K05 AT40K05LV
AT40K10
AT40K10LV
AT40K20
AT40K20LV
AT40K40
AT40K40LV

Table 1. AT40K/AT40KLV Family ${ }^{(1)}$

| Device | AT40K05 <br> AT40K05LV | AT40K10 <br> AT40K10LV | AT40K20 <br> AT40K20LV | AT40K40 <br> AT40K40LV |
| :--- | :---: | :---: | :---: | :---: |
| Usable Gates | $5 \mathrm{~K}-10 \mathrm{~K}$ | $10 \mathrm{~K}-20 \mathrm{~K}$ | $20 \mathrm{~K}-30 \mathrm{~K}$ | $40 \mathrm{~K}-50 \mathrm{~K}$ |
| Rows $\times$ Columns | $16 \times 16$ | $24 \times 24$ | $32 \times 32$ | $48 \times 48$ |
| Cells | 256 | 576 | 1,024 | 2,304 |
| Registers | $256^{(1)}$ | $576^{(1)}$ | $1,024^{(1)}$ | $2,304^{(1)}$ |
| RAM Bits | 2,048 | 4,608 | 8,192 | 18,432 |
| I/O (Maximum) | 128 | 192 | 256 | 384 |

Note: 1. Packages with FCK will have 8 less registers.

## Description

## Fast, Flexible and Efficient SRAM

The AT40K/AT40KLV is a family of fully PCI-compliant, SRAM-based FPGAs with distributed 10 ns programmable synchronous/asynchronous, dual-port/single-port SRAM, 8 global clocks, Cache Logic ability (partially or fully reconfigurable without loss of data), automatic component generators, and range in size from 5,000 to 50,000 usable gates. I/O counts range from 128 to 384 in industry standard packages ranging from 84-pin PLCC to 352-ball Square BGA, and support 5V designs for AT40K and 3.3V designs for AT40KLV.

The AT40K/AT40KLV is designed to quickly implement high-performance, large gate count designs through the use of synthesis and schematic-based tools used on a PC or Sun platform. Atmel's design tools provide seamless integration with industry standard tools such as Synplicity, ModelSim, Exemplar and Viewlogic.

The AT40K/AT40KLV can be used as a coprocessor for high-speed (DSP/processorbased) designs by implementing a variety of computation intensive, arithmetic functions. These include adaptive finite impulse response (FIR) filters, fast Fourier transforms (FFT), convolvers, interpolators and discrete-cosine transforms (DCT) that are required for video compression and decompression, encryption, convolution and other multimedia applications.

The AT40K/AT40KLV FPGA offers a patented distributed 10 ns SRAM capability where the RAM can be used without losing logic resources. Multiple independent, synchronous or asynchronous, dual-port or single-port RAM functions (FIFO, scratch pad, etc.) can be created using Atmel's macro generator tool.

Fast, Efficient Array and Vector Multipliers

The AT40K/AT40KLV's patented 8-sided core cell with direct horizontal, vertical and diagonal cell-to-cell connections implements ultra fast array multipliers without using any busing resources. The AT40K/AT40KLV's Cache Logic capability enables a large number of design coefficients and variables to be implemented in a very small amount of silicon, enabling vast improvement in system speed at much lower cost than conventional FPGAs.

Cache Logic Design

## Automatic Component Generators

The AT40K/AT40KLV, AT6000 and FPSLIC families are capable of implementing Cache Logic (dynamic full/partial logic reconfiguration, without loss of data, on-the-fly) for building adaptive logic and systems. As new logic functions are required, they can be loaded into the logic cache without losing the data already there or disrupting the operation of the rest of the chip; replacing or complementing the active logic. The AT40K/AT40KLV can act as a reconfigurable coprocessor.

The AT40K/AT40KLV FPGA family is capable of implementing user-defined, automatically generated, macros in multiple designs; speed and functionality are unaffected by the macro orientation or density of the target device. This enables the fastest, most predictable and efficient FPGA design approach and minimizes design risk by reusing already proven functions. The Automatic Component Generators work seamlessly with industry standard schematic and synthesis tools to create the fastest, most efficient designs available.

The patented AT40K/AT40KLV series architecture employs a symmetrical grid of small yet powerful cells connected to a flexible busing network. Independently controlled clocks and resets govern every column of cells. The array is surrounded by programmable I/O.

Devices range in size from 5,000 to 50,000 usable gates in the family, and have 256 to 2,304 registers. Pin locations are consistent throughout the AT40K/AT40KLV series for easy design migration in the same package footprint. The AT40K/AT40KLV series FPGAs utilize a reliable $0.6 \mu$ single-poly, CMOS process and are $100 \%$ factory-tested. Atmel's PC- and workstation-based integrated development system (IDS) is used to create AT40K/AT40KLV series designs. Multiple design entry methods are supported.

The Atmel architecture was developed to provide the highest levels of performance, functional density and design flexibility in an FPGA. The cells in the Atmel array are small, efficient and can implement any pair of Boolean functions of (the same) three inputs or any single Boolean function of four inputs. The cell's small size leads to arrays with large numbers of cells, greatly multiplying the functionality in each cell. A simple, high-speed busing network provides fast, efficient communication over medium and long distances.

The Symmetrical Array

At the heart of the Atmel architecture is a symmetrical array of identical cells, see Figure 1. The array is continuous from one edge to the other, except for bus repeaters spaced every four cells, see Figure 2 on page 5. At the intersection of each repeater row and column there is a $32 \times 4$ RAM block accessible by adjacent buses. The RAM can be configured as either a single-ported or dual-ported RAM ${ }^{(1)}$, with either synchronous or asynchronous operation.
Note: 1. The right-most column can only be used as single-port RAM.
Figure 1. Symmetrical Array Surrounded by I/O (AT40K20)

$$
\begin{aligned}
\therefore & =\text { I/O Pad } & --- & \text { Repeater Row } \\
0 & =\text { AT40K Cell } & & =\text { Repeater Column }
\end{aligned}
$$



Figure 2. Floor Plan (Representative Portion) ${ }^{(1)}$

| RV | $=$ Vertical Repeater |
| ---: | :--- |
| RH | $=$ Horizontal Repeater |
|  | $=$ Core Cell |



Note: 1. Repeaters regenerate signals and can connect any bus to any other bus (all pathways are legal) on the same plane. Each repeater has connections to two adjacent local-bus segments and two express-bus segments. This is done automatically using the integrated development system (IDS) tool.

The Busing Network
Figure 3 on page 7 depicts one of five identical busing planes. Each plane has three bus resources: a local-bus resource (the middle bus) and two express-bus (both sides) resources. Bus resources are connected via repeaters. Each repeater has connections to two adjacent local-bus segments and two express-bus segments. Each local-bus segment spans four cells and connects to consecutive repeaters. Each express-bus segment spans eight cells and "leapfrogs" or bypasses a repeater. Repeaters regenerate signals and can connect any bus to any other bus (all pathways are legal) on the same plane. Although not shown, a local bus can bypass a repeater via a programmable pass gate allowing long on-chip tri-state buses to be created. Local/Local turns are implemented through pass gates in the cell-bus interface. Express/Express turns are implemented through separate pass gates distributed throughout the array.

Some of the bus resources on the AT40K/AT40KLV are used as a dual-function resources. Table 2 shows which buses are used in a dual-function mode and which bus plane is used. The AT40K/AT40KLV software tools are designed to accommodate dualfunction buses in an efficient manner.

Table 2. Dual-function Buses

| Function | Type | Plane(s) | Direction | Comments |
| :--- | :--- | :---: | :--- | :--- |
| Cell Output Enable | Local | 5 | Horizontal <br> and Vertical |  |
| RAM Output Enable | Express | 2 | Vertical | Bus full length at array edge <br> Bus in first column to left of <br> RAM block |
| RAM Write Enable | Express | 1 | Vertical | Bus full length at array edge <br> Bus in first column to left of <br> RAM block |
| RAM Address | Express | $1-5$ | Vertical | Buses full length at array edge <br> Buses in second column to left <br> of RAM block |
| RAM Data In | Local | 1 | Horizontal | Data In connects to local <br> bus plane 1 |
| RAM Data Out | Local | 2 | Horizontal | Data out connects to local <br> bus plane 2 |
| Clocking | Express | 4 | Vertical | Bus half length at array edge |
| Set/Reset | Express | 5 | Vertical | Bus half length at array edge |

## AT40K/AT40KLV Series FPGA

Figure 3. Busing Plane (One of Five)


## Cell Connections

Figure 4(a) depicts direct connections between a cell and its eight nearest neighbors. Figure 4(b) shows the connections between a cell and five horizontal local buses (1 per busing plane) and five vertical local buses (1 per busing plane).

Figure 4. Cell Connections

(a) Cell-to-cell Connections
(b) Cell-to-bus Connections

Figure 5 depicts the AT40K/AT40KLV cell. Configuration bits for separate muxes and pass gates are independent. All permutations of programmable muxes and pass gates are legal. $V_{n}\left(V_{1}-V_{5}\right)$ is connected to the vertical local bus in plane $n . H_{n}\left(H_{1}-H_{5}\right)$ is connected to the horizontal local bus in plane $n$. A local/local turn in plane $n$ is achieved by turning on the two pass gates connected to $V_{n}$ and $H_{n}$. Pass gates are opened to let signals into the cell from a local bus or to drive a signal out onto a local bus. Signals coming into the logic cell on one local bus plane can be switched onto another plane by opening two of the pass gates. This allows bus signals to switch planes to achieve greater route ability. Up to five simultaneous local/local turns are possible.
The AT40K/AT40KLV FPGA core cell is a highly configurable logic block based around two 3 -input LUTs ( $8 \times 1$ ROM), which can be combined to produce one 4 -input LUT. This means that any core cell can implement two functions of 3 inputs or one function of 4 inputs. There is a Set/Reset D flip-flop in every cell, the output of which may be tristated and fed back internally within the core cell. There is also a 2 -to-1 multiplexer in every cell, and an upstream AND gate in the "front end" of the cell. This AND gate is an important feature in the implementation of efficient array multipliers.

With this functionality in each core cell, the core cell can be configured in several "modes". The core cell flexibility makes the AT40K/AT40KLV architecture well suited to most digital design application areas, see Figure 6.

Figure 5. The Cell

$X=$ Diagonal Direct Connect or Bus
$Y=$ Orthogonal Direct Connect or Bus
$\mathrm{W}=$ Bus Connection
$Z=$ Bus Connection
FB = Internal Feedback

Figure 6. Some Single Cell Modes


Synthesis Mode. This mode is particularly important for the use of VHDL/Verilog design. VHDL/Verilog Synthesis tools generally will produce as their output large amounts of random logic functions. Having a 4 -input LUT structure gives efficient random logic optimization without the delays associated with larger LUT structures. The output of any cell may be registered, tri-stated and/or fed back into a core cell.

Arithmetic Mode is frequently used in many designs. As can be seen in the figure, the AT40K/AT40KLV core cell can implement a 1 -bit full adder (2-input adder with both Carry In and Carry Out) in one core cell. Note that the sum output in this diagram is registered. This output could then be tri-stated and/or fed back into the cell.

DSP/Multiplier Mode. This mode is used to efficiently implement array multipliers. An array multiplier is an array of bitwise multipliers, each implemented as a full adder with an upstream AND gate. Using this AND gate and the diagonal interconnects between cells, the array multiplier structure fits very well into the AT40K/AT40KLV architecture.

Counter Mode. Counters are fundamental to almost all digital designs. They are the basis of state machines, timing chains and clock dividers. A counter is essentially an increment by one function (i.e., an adder), with the input being an output (or a decode of an output) from the previous stage. A 1-bit counter can be implemented in one core cell. Again, the output can be registered, tri-stated and/or fed back.

Tri-state/Mux Mode. This mode is used in many telecommunications applications, where data needs to be routed through more than one possible path. The output of the core cell is very often tri-statable for many inputs to many outputs data switching.
$32 \times 4$ dual-ported RAM blocks are dispersed throughout the array, see Figure 7. A 4-bit Input Data Bus connects to four horizontal local buses distributed over four sector rows (plane 1). A 4-bit Output Data Bus connects to four horizontal local buses distributed over four sectors in the same column. A 5-bit Output Address Bus connects to five vertical express buses in the same column. Ain (input address) and Aout (output address) alternate positions in horizontally aligned RAM blocks. For the left-most RAM blocks, Aout is on the left and Ain is on the right. For the right-most RAM blocks, Ain is on the left and Aout is tied off, thus it can only be configured as a single port. For single-ported RAM, Ain is the READ/WRITE address port and Din is the (bi-directional) data port. Right-most RAM blocks can be used only for single-ported memories. WEN and OEN connect to the vertical express buses in the same column.

Figure 7. RAM Connections (One Ram Block)


Reading and writing of the $10 \mathrm{~ns} 32 \times 4$ dual-port FreeRAM are independent of each other. Reading the $32 \times 4$ dual-port RAM is completely asynchronous. Latches are transparent; when Load is logic 1, data flows through; when Load is logic 0, data is latched. These latches are used to synchronize Write Address, Write Enable Not, and Din signals for a synchronous RAM. Each bit in the $32 \times 4$ dual-port RAM is also a transparent latch. The front-end latch and the memory latch together form an edge-triggered flip flop. When a nibble (bit $=7$ ) is (Write) addressed and LOAD is logic 1 and WE is logic 0 , data flows through the bit. When a nibble is not (Write) addressed or LOAD is logic 0 or $\overline{W E}$ is logic 1, data is latched in the nibble. The two CLOCK muxes are controlled together; they both select CLOCK (for a synchronous RAM) or they both select "1" (for an asynchronous RAM). CLOCK is obtained from the clock for the sector-column immediately to the left and immediately above the RAM block. Writing any value to the RAM clear byte during configuration clears the RAM (see the "AT40K Configuration Series" application note at www.atmel.com).

Figure 8. RAM Logic


Figure 9 on page 13 shows an example of a RAM macro constructed using the AT40K/AT40KLV's FreeRAM cells. The macro shown is a $128 \times 8$ dual-ported asynchronous RAM. Note the very small amount of external logic required to complete the address decoding for the macro. Most of the logic cells (core cells) in the sectors occupied by the RAM will be unused: they can be used for other logic in the design. This logic can be automatically generated using the macro generators.


## Clocking Scheme

There are eight Global Clock buses (GCK1 - GCK8) on the AT40K/AT40KLV FPGA. Each of the eight dedicated Global Clock buses is connected to one of the dual-use Global Clock pins. Any clocks used in the design should use global clocks where possible: this can be done by using Assign Pin Locks to lock the clocks to the Global Clock locations. In addition to the eight Global Clocks, there are four Fast Clocks (FCK1 - FCK4), two per edge column of the array for PCl specification.

Each column of an array has a "Column Clock mux" and a "Sector Clock mux". The Column Clock mux is at the top of every column of an array and the Sector Clock mux is at every four cells. The Column Clock mux is selected from one of the eight Global Clock buses. The clock provided to each sector column of four cells is inverted, non-inverted or tied off to " 0 ", using the Sector Clock mux to minimize the power consumption in a sector that has no clocks. The clock can either come from the Column Clock or from the Plane 4 express bus, see Figure 10 on page 15. The extreme-left Column Clock mux has two additional inputs, FCK1 and FCK2, to provide fast clocking to left-side I/Os. The extreme-right Column Clock mux has two additional inputs as well, FCK3 and FCK4, to provide fast clocking to right-side I/Os.

The register in each cell is triggered on a rising clock edge by default. Before configuration on power-up, constant " 0 " is provided to each register's clock pins. After configuration on power-up, the registers either set or reset, depending on the user's choice.

The clocking scheme is designed to allow efficient use of multiple clocks with low clock skew, both within a column and across the core cell array.

Figure 10. Clocking (for One Column of Cells)


## Set/Reset Scheme

The AT40K/AT40KLV family reset scheme is essentially the same as the clock scheme except that there is only one Global Reset. A dedicated Global Set/Reset bus can be driven by any User I/O, except those used for clocking (Global Clocks or Fast Clocks). The automatic placement tool will choose the reset net with the most connections to use the global resources. You can change this by using an RSBUF component in your design to indicate the global reset. Additional resets will use the express bus network.

The Global Set/Reset is distributed to each column of the array. Like Sector Clock mux, there is Sector Set/Reset mux at every four cells. Each sector column of four cells is set/reset by a Plane 5 express bus or Global Set/Reset using the Sector Set/Reset mux, see Figure 11 on page 17. The set/reset provided to each sector column of four cells is either inverted or non-inverted using the Sector Reset mux.

The function of the Set/Reset input of a register is determined by a configuration bit in each cell. The Set/Reset input of a register is active low (logic 0) by default. Setting or Resetting of a register is asynchronous. Before configuration on power-up, a logic 1 (a high) is provided by each register (i.e., all registers are set at power-up).

Figure 11. Set/Reset (for One Column of Cells)


Any User I/O can Drive Global Set/Reset Lone

## I/O Structure

PAD<br>PULL-UP/PULL-DOWN

## TTL/CMOS

SCHMITT

DELAYS

DRIVE

## TRI-STATE

SOURCE SELECTION MUX

The I/O pad is the one that connects the I/O to the outside world. Note that not all I/Os have pads: the ones without pads are called Unbonded I/Os. The number of unbonded I/Os varies with the device size and package. These unbonded I/Os are used to perform a variety of bus turns at the edge of the array.

Each pad has a programmable pull-up and pull-down attached to it. This supplies a weak " 1 " or " 0 " level to the pad pin. When all other drivers are off, this control will dictate the signal level of the pad pin.

The input stage of each I/O cell has a number of parameters that can be programmed either as properties in schematic entry or in the I/O Pad Attributes editor in IDS.

The threshold level can be set to either TTL/CMOS-compatible levels.
A Schmitt trigger circuit can be enabled on the inputs. The Schmitt trigger is a regenerative comparator circuit that adds 1 V hysteresis to the input. This effectively improves the rise and fall times (leading and trailing edges) of the incoming signal and can be useful for filtering out noise.

The input buffer can be programmed to include four different intrinsic delays as specified in the AC timing characteristics. This feature is useful for meeting data hold requirements for the input signal.

The output drive capabilities of each I/O are programmable. They can be set to FAST, MEDIUM or SLOW (using IDS tool). The FAST setting has the highest drive capability ( 20 mA at 5 V ) buffer and the fastest slew rate. MEDIUM produces a medium drive ( 14 mA at 5 V ) buffer, while SLOW yields a standard ( 6 mA at 5 V ) buffer.

The output of each I/O can be made tri-state ( 0,1 or Z), open source ( 1 or Z) or open drain ( 0 or $Z$ ) by programming an I/O's Source Selection mux. Of course, the output can be normal (0 or 1), as well.

The Source Selection mux selects the source for the output signal of an I/O, see Figure 12 on page 20.

## Primary, Secondary and Corner I/Os

## Primary I/O

## Secondary I/O

## Corner I/O

The AT40K/AT40KLV has three kinds of I/Os: Primary I/O, Secondary I/O and a Corner I/O. Every edge cell except corner cells on the AT40K/AT40KLV has access to one Primary I/O and two Secondary I/Os.

Every logic cell at the edge of the FPGA array has a direct orthogonal connection to and from a Primary I/O cell. The Primary I/O interfaces directly to its adjacent core cell. It also connects into the repeaters on the row immediately above and below the adjacent core cell. In addition, each Primary I/O also connects into the busing network of the three nearest edge cells. This is an extremely powerful feature, as it provides logic cells toward the center of the array with fast access to I/Os via local and express buses. It can be seen from the diagram that a given Primary I/O can be accessed from any logic cell on three separate rows or columns of the FPGA. See Figures 12a on page 20 and 13a on page 21.

Every logic cell at the edge of the FPGA array has two direct diagonal connections to a Secondary I/O cell. The Secondary I/O is located between core cell locations. This I/O connects on the diagonal inputs to the cell above and the cell below. It also connects to the repeater of the cell above and below. In addition, each Secondary I/O also connects into the busing network of the two nearest edge cells. This is an extremely powerful feature, as it provides logic cells toward the center of the array with fast access to I/Os via local and express buses. It can be seen from the diagram that a given Secondary I/O can be accessed from any logic cell on two rows or columns of the FPGA. See Figure 12 b on page 20 and Figure 13b.

Logic cells at the corner of the FPGA array have direct-connect access to five separate I/Os: 2 Primary, 2 Secondary and 1 Corner I/O. Corner I/Os are like an extra Secondary I/O at each corner of the array. With the inclusion of Corner I/Os, an AT40K/AT40KLV FPGA with $n \times n$ core cells always has 8 n I/Os. As the diagram shows, Corner I/Os can be accessed both from the corner logic cell and the horizontal and vertical busing networks running along the edges of the array. This means that many different edge logic cells can access the Corner I/Os. See Figure 14 on page 22.

Figure 12. West I/O (Mirrored for East I/O) AT40K/AT40KLV

(a) Primary I/O

(b) Secondary I/O

Figure 13. South I/O (Mirrored for North I/O) AT4OK/AT40KLV

(a) Secondary I/O

Figure 14. Northwest Corner (Similar for NE/SE/SW Corners) AT4OK/AT40KLV


## Absolute Maximum Ratings - 5V Commercial/Industrial* AT40K

| Operating Temperature............................... $55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| :---: | :---: |
| Storage Temperature ................................. $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Voltage on Any Pin <br> with Respect to Ground $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{CC}}+7 \mathrm{~V}$ |  |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) ...................................... 0.5 V to +7.0V |  |
| Maximum Soldering Temp. (10 sec. @ 1/16 in.)............ $250^{\circ} \mathrm{C}$ |  |
| $E S D\left(\mathrm{R}_{\mathrm{ZAP}}=1.5 \mathrm{~K}, \mathrm{C}_{\mathrm{ZAP}}\right.$ | ............. 2000V |

*NOTICE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those listed under operating conditions is not implied. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect device reliability.

## DC and AC Operating Range - 5V Operation AT40K

|  |  | Commercial -2 | Industrial -2 | Military -2 |
| :--- | :--- | :---: | :---: | :---: |
| Operating Temperature (Case) | $0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}-85^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}$ |  |
| $\mathrm{V}_{\mathrm{CC}}$ Power Supply | $5 \mathrm{~V} \pm 5 \%$ | $5 \mathrm{~V} \pm 10 \%$ | $5 \mathrm{~V} \pm 10 \%$ |  |
|  | High $\left(\mathrm{V}_{\mathrm{IHT}}\right)$ | $2.0 \mathrm{~V}-\mathrm{V}_{\mathrm{CC}}$ | $2.0 \mathrm{~V}-\mathrm{V}_{\mathrm{CC}}$ | $2.0 \mathrm{~V}-\mathrm{V}_{\mathrm{CC}}$ |
|  | Low $\left(\mathrm{V}_{\mathrm{ILT}}\right)$ | $0 \mathrm{~V}-0.8 \mathrm{~V}$ | $0 \mathrm{~V}-0.8 \mathrm{~V}$ | $0 \mathrm{~V}-0.8 \mathrm{~V}$ |
| Input Voltage Level (CMOS) | High $\left(\mathrm{V}_{\mathrm{IHC}}\right)$ | $70 \%-100 \% \mathrm{~V}_{\mathrm{CC}}$ | $70 \%-100 \% \mathrm{~V}_{\mathrm{CC}}$ | $70 \%-100 \% \mathrm{~V}_{\mathrm{CC}}$ |
|  | Low $\left(\mathrm{V}_{\mathrm{ILC}}\right)$ | $0-30 \% \mathrm{~V}_{\mathrm{CC}}$ | $0-30 \% \mathrm{~V}_{\mathrm{CC}}$ | $0-30 \% \mathrm{~V}_{\mathrm{CC}}$ |

DC Characteristics - 5V Operation Commercial/Industrial/Military AT40K

| Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level Input Voltage | CMOS | $70 \% \mathrm{~V}_{\mathrm{Cc}}$ |  |  | V |
|  |  | TTL | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level Input Voltage | CMOS | -0.3 |  | $30 \% \mathrm{~V}_{\mathrm{Cc}}$ | V |
|  |  | TTL | -0.3 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=6 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}} \text { Minimum } \end{aligned}$ | $\begin{gathered} \text { Ind. }=3.15 \\ 4.0 \\ \text { Con }=3.325 \end{gathered}$ |  |  | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=14 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}} \text { Minimum } \end{aligned}$ | $\begin{gathered} \text { Ind. }=3.15 \\ 4.0 \\ \text { Con }=3.325 \end{gathered}$ |  |  | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=20 \mathrm{~mA} \\ & \text { Commercial }=4.75 \mathrm{~V} \\ & \text { Industrial } / \text { Military }=4.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \text { Ind. }=3.15 \\ 4.0 \\ \text { Con }=3.325 \end{gathered}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=-6 \mathrm{~mA} \\ & \text { Commercial }=4.75 \mathrm{~V} \\ & \text { Industrial/Military }=4.5 \mathrm{~V} \end{aligned}$ |  |  | 0.4 | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=-14 \mathrm{~mA} \\ & \text { Commercial }=4.75 \mathrm{~V} \\ & \text { Industrial/ } \text { Military }=4.5 \mathrm{~V} \end{aligned}$ |  |  | 0.4 | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=-20 \mathrm{~mA} \\ & \text { Commercial }=4.75 \mathrm{~V} \\ & \text { Industrial/ } \text { Military }=4.5 \mathrm{~V} \end{aligned}$ |  |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ Maximum |  |  | 10.0 | $\mu \mathrm{A}$ |
|  |  | With pull-down, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ | 125.0 | 250.0 | 500.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Low-level Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {SS }}$ | -10.0 |  |  | $\mu \mathrm{A}$ |
|  |  | With pull-up, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ | $\begin{gathered} \mathrm{CON}=-1 \mathrm{~mA} \\ \text { to }-250 \mu \mathrm{~A} \end{gathered}$ | -250.0 | $\begin{gathered} \mathrm{CON}=-1 \mathrm{~mA} \\ \text { to }-250 \mu \mathrm{~A} \end{gathered}$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OZH }}$ | High-level Tri-state Output Leakage Current | Without pull-down, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ |  |  | 10.0 | $\mu \mathrm{A}$ |
|  |  | With pull-down, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ | 125.0 | 250.0 | 500.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OZL }}$ | Low-level Tri-state Output Leakage Current | Without pull-up, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ Maximum | -10.0 |  |  | $\mu \mathrm{A}$ |
|  |  | With pull-up, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ Maximum | -500.0 | -250.0 | -125.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Standby Current Consumption | Standby, unprogrammed |  | 0.6 | 1.0 | mA |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | All pins |  |  | 10.0 | pF |

## AC Timing Characteristics - 5V Operation AT40K

Delays are based on fixed loads and are described in the notes.
Maximum times based on worst case: $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$, temperature $=70^{\circ} \mathrm{C}$
Minimum times based on best case: $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, temperature $=0^{\circ} \mathrm{C}$
Maximum delays are the average of $t_{\text {PDLH }}$ and $t_{\text {PDHL }}$.

| Cell Function | Parameter | Path | -2 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Core |  |  |  |  |  |
| 2-input Gate | $\mathrm{t}_{\text {PD }}$ (Maximum) | $x / y->x / y$ | 1.8 | ns | 1 unit load |
| 3-input Gate | $t_{\text {PD }}$ (Maximum) | $x / y / z->x / y$ | 2.1 | ns | 1 unit load |
| 3-input Gate | $\mathrm{t}_{\mathrm{PD}}$ (Maximum) | x/y/w -> $\mathrm{x} / \mathrm{y}$ | 2.2 | ns | 1 unit load |
| 4-input Gate | $\mathrm{t}_{\mathrm{PD}}$ (Maximum) | x/y/w/z -> $\mathrm{x} / \mathrm{y}$ | 2.2 | ns | 1 unit load |
| Fast Carry | $t_{\text {PD }}$ (Maximum) | $y->y$ | 1.4 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\text {PD }}$ (Maximum) | $x->y$ | 1.7 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\text {PD }}$ (Maximum) | $y->x$ | 1.8 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\text {PD }}$ (Maximum) | x -> x | 1.5 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\text {PD }}$ (Maximum) | w -> y | 2.2 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\text {PD }}$ (Maximum) | w -> x | 2.3 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\text {PD }}$ (Maximum) | $z->y$ | 2.3 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\text {PD }}$ (Maximum) | z -> X | 1.7 | ns | 1 unit load |
| DFF | $\mathrm{t}_{\text {PD }}$ (Maximum) | $q->x / y$ | 1.8 | ns | 1 unit load |
| DFF | $\mathrm{t}_{\text {PD }}$ (Maximum) | R $->x / y$ | 2.2 | ns | 1 unit load |
| DFF | $\mathrm{t}_{\text {PD }}$ (Maximum) | S -> x/y | 2.2 | ns | 1 unit load |
| DFF | $\mathrm{t}_{\text {PD }}$ (Maximum) | $q->$ w | 1.8 | ns |  |
| Incremental -> L | $\mathrm{t}_{\text {PD }}$ (Maximum) | x/y -> L | 1.5 | ns | 1 unit load |
| Local Output Enable | $\mathrm{t}_{\text {PZX }}$ (Maximum) | oe -> L | 1.4 | ns | 1 unit load |
| Local Output Enable | $\mathrm{t}_{\text {PXZ }}$ (Maximum) | oe -> L | 1.8 | ns |  |

## AC Timing Characteristics - 5V Operation AT40K

Delays are based on fixed loads and are described in the notes.
Maximum times based on worst case: $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$, temperature $=70^{\circ} \mathrm{C}$
Minimum times based on best case: $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, temperature $=0^{\circ} \mathrm{C}$
Maximum delays are the average of $t_{\text {PDLH }}$ and $\mathrm{t}_{\text {PDHL }}$.
All input IO characteristics measured from a $\mathrm{V}_{\mathrm{IH}}$ of $50 \%$ of $\mathrm{V}_{\mathrm{DD}}$ at the pad (CMOS threshold) to the internal $\mathrm{V}_{\mathrm{IH}}$ of $50 \%$ of $\mathrm{V}_{\mathrm{CC}}$. All output IO characteristics are measured as the average of $\mathrm{t}_{\text {PDLH }}$ and $\mathrm{t}_{\text {PDHL }}$ to the pad $\mathrm{V}_{I H}$ of $50 \%$ of $\mathrm{V}_{\mathrm{CC}}$.

| Cell Function | Parameter | Path | -2 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Repeaters |  |  |  |  |  |
| Repeater | $\mathrm{t}_{\text {PD }}$ (Maximum) | L -> E | 1.3 | ns | 1 unit load |
| Repeater | $\mathrm{t}_{\text {PD }}$ (Maximum) | E -> E | 1.3 | ns | 1 unit load |
| Repeater | $\mathrm{t}_{\text {PD }}$ (Maximum) | $L->L$ | 1.3 | ns | 1 unit load |
| Repeater | $\mathrm{t}_{\text {PD }}$ (Maximum) | E -> L | 1.3 | ns | 1 unit load |
| Repeater | $\mathrm{t}_{\text {PD }}$ (Maximum) | E -> IO | 0.8 | ns | 1 unit load |
| Repeater | $\mathrm{t}_{P D}$ (Maximum) | L -> IO | 0.8 | ns | 1 unit load |

All input IO characteristics measured from a $\mathrm{V}_{\mathrm{IH}}$ of $50 \%$ at the pad (CMOS threshold) to the internal $\mathrm{V}_{\mathrm{IH}}$ of $50 \%$ of $\mathrm{V}_{\mathrm{CC}}$. All output IO characteristics are measured as the average of $\mathrm{t}_{\text {PDLH }}$ and $\mathrm{t}_{\text {PDHL }}$ to the pad $\mathrm{V}_{\mathrm{IH}}$ of $50 \%$ of $\mathrm{V}_{\mathrm{CC}}$.

| Cell Function | Parameter | Path | -2 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 10 |  |  |  |  |  |
| Input | $\mathrm{t}_{\text {PD }}$ (Maximum) | pad -> x/y | 1.2 | ns | No extra delay |
| Input | $\mathrm{t}_{\text {PD }}$ (Maximum) | pad -> x/y | 3.6 | ns | 1 extra delay |
| Input | $\mathrm{t}_{\text {PD }}$ (Maximum) | pad -> x/y | 7.3 | ns | 2 extra delays |
| Input | $t_{\text {PD }}$ (Maximum) | pad -> x/y | 10.8 | ns | 3 extra delays |
| Output, Slow | $\mathrm{t}_{\text {PD }}$ (Maximum) | x/y/E/L -> pad | 5.9 | ns | 50 pf load |
| Output, Medium | $\mathrm{t}_{\text {PD }}$ (Maximum) | x/y/E/L -> pad | 4.8 | ns | 50 pf load |
| Output, Fast | $\mathrm{t}_{\text {PD }}$ (Maximum) | x/y/E/L -> pad | 3.9 | ns | 50 pf load |
| Output, Slow | $\mathrm{t}_{\text {PZX }}$ (Maximum) | oe -> pad | 6.2 | ns | 50 pf load |
| Output, Slow | $\mathrm{t}_{\text {PXZ }}$ (Maximum) | oe -> pad | 1.3 | ns | 50 pf load |
| Output, Medium | $t_{\text {PZX }}$ (Maximum) | oe -> pad | 4.8 | ns | 50 pf load |
| Output, Medium | $\mathrm{t}_{\text {PXZ }}$ (Maximum) | oe -> pad | 1.9 | ns | 50 pf load |
| Output, Fast | $\mathrm{t}_{\text {PZX }}$ (Maximum) | oe -> pad | 3.7 | ns | 50 pf load |
| Output, Fast | $\mathrm{t}_{\text {PXZ }}$ (Maximum) | oe -> pad | 1.6 | ns | 50 pf load |

## AC Timing Characteristics - 5V Operation AT40K

Delays are based on fixed loads and are described in the notes.
Maximum times based on worst case: $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$, temperature $=70^{\circ} \mathrm{C}$
Minimum times based on best case: $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, temperature $=0^{\circ} \mathrm{C}$
Maximum delays are the average of $t_{\text {PDLH }}$ and $\mathrm{t}_{\text {PDHL }}$.
Clocks and Reset Input buffers are measured from a $\mathrm{V}_{\mathrm{IH}}$ of 1.5 V at the input pad to the internal $\mathrm{V}_{\mathrm{IH}}$ of $50 \%$ of $\mathrm{V}_{\mathrm{CC}}$. Maximum times for clock input buffers and internal drivers are measured for rising edge delays only.

| Cell Function | Parameter | Path | Device | -2 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Global Clocks and Set/Reset |  |  |  |  |  |  |
| GCLK Input Buffer | $\mathrm{t}_{\mathrm{PD}}$ (Maximum) | pad -> clock <br> pad -> clock <br> pad -> clock <br> pad -> clock | AT40K05 <br> AT40K10 <br> AT40K20 <br> AT40K40 | $\begin{aligned} & 1.1 \\ & 1.2 \\ & 1.2 \\ & 1.4 \end{aligned}$ | ns <br> ns <br> ns ns | Rising edge clock |
| FCLK Input Buffer | $\mathrm{t}_{\text {PD }}$ (Maximum) | $\begin{aligned} & \text { pad -> clock } \\ & \text { pad -> clock } \\ & \text { pad -> clock } \\ & \text { pad -> clock } \end{aligned}$ | AT40K05 <br> AT40K10 <br> AT40K20 <br> AT40K40 | $\begin{aligned} & 0.7 \\ & 0.8 \\ & 0.8 \\ & 0.8 \end{aligned}$ | ns <br> ns <br> ns <br> ns | Rising edge clock |
| Clock Column Driver | $\mathrm{t}_{\text {PD }}$ (Maximum) | clock -> colclk <br> clock -> colclk <br> clock -> colclk <br> clock -> colclk | AT40K05 <br> AT40K10 <br> AT40K20 <br> AT40K40 | $\begin{aligned} & 0.8 \\ & 0.9 \\ & 1.0 \\ & 1.1 \end{aligned}$ | ns ns ns ns | Rising edge clock |
| Clock Sector Driver | $\mathrm{t}_{\text {PD }}$ (Maximum) | colclk -> secclk <br> colclk -> secclk <br> colclk -> secclk <br> colclk -> secclk | AT40K05 <br> AT40K10 <br> AT40K20 <br> AT40K40 | $\begin{aligned} & 0.5 \\ & 0.5 \\ & 0.5 \\ & 0.5 \end{aligned}$ | ns ns ns ns | Rising edge clock |
| GSRN Input Buffer | $\mathrm{t}_{\text {PD }}$ (Maximum) | $\begin{aligned} & \text { pad }->\text { GSRN } \\ & \text { pad }->\text { GSRN } \\ & \text { pad }->\text { GSRN } \\ & \text { pad }->\text { GSRN } \end{aligned}$ | AT40K05 <br> AT40K10 <br> AT40K20 <br> AT40K40 | $\begin{aligned} & 3.0 \\ & 3.7 \\ & 4.3 \\ & 5.6 \end{aligned}$ | ns ns ns ns | From any pad to Global Set/Reset network |
| Global Clock to Output | $\mathrm{t}_{\mathrm{PD}}$ (Maximum) | clock pad -> out <br> clock pad -> out <br> clock pad -> out <br> clock pad -> out | AT40K05 <br> AT40K10 <br> AT40K20 <br> AT40K40 | $\begin{aligned} & 8.3 \\ & 8.4 \\ & 8.6 \\ & 8.8 \end{aligned}$ | ns <br> ns <br> ns ns | Rising edge clock Fully loaded clock tree Rising edge DFF 20 mA output buffer 50 pf pin load |
| Fast Clock to Output | $\mathrm{t}_{\text {PD }}$ (Maximum) | clock pad -> out <br> clock pad -> out <br> clock pad -> out <br> clock pad -> out | AT40K05 <br> AT40K10 <br> AT40K20 <br> AT40K40 | $\begin{aligned} & 7.9 \\ & 8.0 \\ & 8.1 \\ & 8.3 \end{aligned}$ | ns ns ns ns | Rising edge clock Fully loaded clock tree Rising edge DFF 20 mA output buffer 50 pf pin load |

## AC Timing Characteristics - 5V Operation AT40K

Delays are based on fixed loads and are described in the notes.
Maximum times based on worst case: $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$, temperature $=70^{\circ} \mathrm{C}$
Minimum times based on best case: $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, temperature $=0^{\circ} \mathrm{C}$
Maximum delays are the average of $\mathrm{t}_{\text {PDLH }}$ and $\mathrm{t}_{\text {PDHL }}$.

| Cell Function | Parameter | Path | -2 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Async RAM |  |  |  |  |  |
| Write | $\mathrm{t}_{\text {WECYC }}$ (Minimum) | cycle time | 8.0 | ns |  |
| Write | $\mathrm{t}_{\text {WEL }}$ (Minimum) | we | 3.0 | ns | Pulse width low |
| Write | $\mathrm{t}_{\text {WEH }}$ (Minimum) | we | 3.0 | ns | Pulse width high |
| Write | $\mathrm{t}_{\text {AWS }}$ (Minimum) | wr addr setup -> we | 2.0 | ns |  |
| Write | $\mathrm{t}_{\text {AWH }}$ (Minimum) | wr addr hold -> we | 0.0 | ns |  |
| Write | $\mathrm{t}_{\text {DS }}$ (Minimum) | din setup -> we | 2.0 | ns |  |
| Write | $\mathrm{t}_{\text {DH }}$ (Minimum) | din hold -> we | 0.0 | ns |  |
| Write/Read | $\mathrm{t}_{\mathrm{DD}}$ (Maximum) | din -> dout | 4.6 | ns | rd addr = wr addr |
| Read | $\mathrm{t}_{\mathrm{AD}}$ (Maximum) | rd addr -> dout | 3.1 | ns |  |
| Read | $\mathrm{t}_{\text {Ozx }}$ (Maximum) | oe -> dout | 1.6 | ns |  |
| Read | $\mathrm{t}_{\text {OXZ }}$ (Maximum) | oe -> dout | 2.0 | ns |  |
| Sync RAM |  |  |  |  |  |
| Write | $\mathrm{t}_{\mathrm{CYC}}$ (Minimum) | cycle time | 8.0 | ns |  |
| Write | $\mathrm{t}_{\text {CLKL }}$ (Minimum) | clk | 3.0 | ns | Pulse width low |
| Write | $\mathrm{t}_{\text {CLKH }}$ (Minimum) | clk | 3.0 | ns | Pulse width high |
| Write | $\mathrm{t}_{\text {WCS }}$ (Minimum) | we setup -> clk | 2.0 | ns |  |
| Write | $\mathrm{t}_{\mathrm{WCH}}$ (Minimum) | we hold -> clk | 0.0 | ns |  |
| Write | $\mathrm{t}_{\text {ACS }}$ (Minimum) | wr addr setup -> clk | 2.0 | ns |  |
| Write | $\mathrm{t}_{\mathrm{ACH}}$ (Minimum) | wr addr hold -> clk | 0.0 | ns |  |
| Write | $\mathrm{t}_{\text {DCS }}$ (Minimum) | wr data setup -> clk | 2.0 | ns |  |
| Write | $\mathrm{t}_{\mathrm{DCH}}$ (Minimum) | wr data hold -> clk | 0.0 | ns |  |
| Write/Read | $\mathrm{t}_{\mathrm{CD}}$ (Maximum) | clk -> dout | 3.5 | ns | rd addr = wr addr |
| Read | $\mathrm{t}_{\mathrm{AD}}$ (Maximum) | rd addr $->$ dout | 3.1 | ns |  |
| Read | $\mathrm{t}_{\text {Ozx }}$ (Maximum) | oe -> dout | 1.6 | ns |  |
| Read | $\mathrm{t}_{\text {oxz }}$ (Maximum) | oe -> dout | 2.0 | ns |  |

## FreeRAM Asynchronous Timing Characteristics

## Single-port Write/Read



Dual-port Write with Read


## Dual-port Read



## FreeRAM Synchronous Timing Characteristics

## Single-port Write/Read



Dual-port Write with Read

## Dual-port Read



## Absolute Maximum Ratings - 3.3V Commercial/Industrial* AT40KLV

| Operating Temperature ............................... $55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| :---: | :---: |
|  | Storage Temperature ................................. $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  | Voltage on Any Pin with Respect to Ground $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{CC}}+7 \mathrm{~V}$ |
|  | Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) ..................................... 0.5 V to +7.0 V |
|  | Maximum Soldering Temp. (10 sec. @ 1/16 in.)............ $250^{\circ} \mathrm{C}$ |
|  |  |

*NOTICE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those listed under operating conditions is not implied. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect device reliability.

## DC and AC Operating Range - 3.3V Operation AT40KLV

|  |  | Commercial | Industrial |
| :--- | :---: | :---: | :---: |
| Operating Temperature (Case) |  | $0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}-85^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ Power Supply | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ |  |
| Input Voltage Level (CMOS) | High $\left(\mathrm{V}_{\mathrm{IHC}}\right)$ | $70 \%-100 \% \mathrm{~V}_{\mathrm{CC}}$ | $70 \%-100 \% \mathrm{~V}_{\mathrm{CC}}$ |
|  | Low $\left(\mathrm{V}_{\mathrm{ILC}}\right)$ | $0-30 \% \mathrm{~V}_{\mathrm{CC}}$ | $0-30 \% \mathrm{~V}_{\mathrm{CC}}$ |

DC Characteristics - 3.3V Operation Commercial/Industrial AT40KLV

| Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level Input Voltage | CMOS | $70 \% \mathrm{~V}_{\mathrm{Cc}}$ |  |  | V |
|  |  | TTL | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level Input Voltage | CMOS | -0.3 |  | $30 \% \mathrm{~V}_{\text {cc }}$ | V |
|  |  | TTL | -0.3 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=4 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}} \text { Minimum } \end{aligned}$ | 2.1 |  |  | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=12 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \end{aligned}$ | 2.1 |  |  | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=16 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \end{aligned}$ | 2.1 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=-4 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \end{aligned}$ |  |  | 0.4 | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=-12 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \end{aligned}$ |  |  | 0.4 | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=-16 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \end{aligned}$ |  |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ Maximum |  |  | 10.0 | $\mu \mathrm{A}$ |
|  |  | With pull-down, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ | 75.0 | 150.0 | 300.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Low-level Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {SS }}$ | -10.0 |  |  | $\mu \mathrm{A}$ |
|  |  | With pull-up, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ | -300.0 | -150.0 | -75.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OzH }}$ | High-level Tri-state Output Leakage Current | Without pull-down, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ Maximum |  |  | 10.0 | $\mu \mathrm{A}$ |
|  |  | With pull-down, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ Maximum | 75.0 | 150.0 | 300.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OZL }}$ | Low-level Tri-state Output Leakage Current | Without pull-up, $\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\text {SS }}$ | -10.0 |  |  | mA |
|  |  | With pull-up, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ | $\begin{gathered} \text { CON }=-500 \mu \mathrm{~A} \\ \text { TO }-125 \mu \mathrm{~A} \end{gathered}$ | -150.0 | $\begin{gathered} \text { CON }=-500 \mu \mathrm{~A} \\ \text { TO }-125 \mu \mathrm{~A}- \end{gathered}$ | $\mu \mathrm{A}$ |
| $I_{C C}$ | Standby Current Consumption | Standby, unprogrammed |  | 0.6 | 1.0 | mA |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | All pins |  |  | 10.0 | pF |

Note: 1. Parameter based on characterization and simulation; it is not tested in production.

## AC Timing Characteristics - 3.3V Operation AT40KLV

Delays are based on fixed loads and are described in the notes.
Maximum times based on worst case: $\mathrm{V}_{\mathrm{CC}}=3.00 \mathrm{~V}$, temperature $=70^{\circ} \mathrm{C}$
Minimum times based on best case: $\mathrm{V}_{\mathrm{CC}}=3.60 \mathrm{~V}$, temperature $=0^{\circ} \mathrm{C}$
Maximum delays are the average of $t_{\text {PDLH }}$ and $t_{\text {PDHL }}$.

| Cell Function | Parameter | Path | -3 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Core |  |  |  |  |  |
| 2-input Gate | $\mathrm{t}_{\text {PD }}$ (Maximum) | $\mathrm{x} / \mathrm{y}->\mathrm{x} / \mathrm{y}$ | 2.9 | ns | 1 unit load |
| 3-input Gate | $\mathrm{t}_{\text {PD }}$ (Maximum) | x/y/z -> $\mathrm{x} / \mathrm{y}$ | 2.8 | ns | 1 unit load |
| 3-input Gate | $\mathrm{t}_{\text {PD }}$ (Maximum) | x/y/w -> x/y | 3.4 | ns | 1 unit load |
| 4-input Gate | $t_{\text {PD }}$ (Maximum) | $x / y / w / z->x / y$ | 3.4 | ns | 1 unit load |
| Fast Carry | $t_{\text {PD }}$ (Maximum) | $y->y$ | 2.3 | ns | 1 unit load |
| Fast Carry | $t_{\text {PD }}$ (Maximum) | $x->y$ | 2.9 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\text {PD }}$ (Maximum) | $y->x$ | 3.0 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\text {PD }}$ (Maximum) | $x->x$ | 2.3 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\mathrm{PD}}$ (Maximum) | w -> y | 3.4 | ns | 1 unit load |
| Fast Carry | $t_{\text {PD }}$ (Maximum) | w -> x | 3.4 | ns | 1 unit load |
| Fast Carry | $t_{\text {PD }}$ (Maximum) | $z->y$ | 3.4 | ns | 1 unit load |
| Fast Carry | $\mathrm{t}_{\text {PD }}$ (Maximum) | $z->x$ | 2.4 | ns | 1 unit load |
| DFF | $\mathrm{t}_{\text {PD }}$ (Maximum) | $q->x / y$ | 2.8 | ns | 1 unit load |
| DFF | $\mathrm{t}_{\text {PD }}$ (Maximum) | R $\rightarrow>x / y$ | 3.2 | ns | 1 unit load |
| DFF | $t_{\text {PD }}$ (Maximum) | S -> x/y | 3.0 | ns | 1 unit load |
| DFF | $t_{\text {PD }}$ (Maximum) | q -> w | 2.7 | ns |  |
| Incremental -> L | $\mathrm{t}_{\text {PD }}$ (Maximum) | $x / y->L$ | 2.4 | ns | 1 unit load |
| Local Output Enable | $\mathrm{t}_{\text {PZX }}$ (Maximum) | oe -> L | 2.8 | ns | 1 unit load |
| Local Output Enable | $\mathrm{t}_{\text {PXZ }}$ (Maximum) | oe -> L | 2.4 | ns |  |

## AC Timing Characteristics - 3.3V Operation AT40KLV

Delays are based on fixed loads and are described in the notes.
Maximum times based on worst case: $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$, temperature $=70^{\circ} \mathrm{C}$
Minimum times based on best case: $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$, temperature $=0^{\circ} \mathrm{C}$
Maximum delays are the average of $t_{\text {PDLH }}$ and $t_{\text {PDHL }}$.
All input IO characteristics measured from a $\mathrm{V}_{I H}$ of $50 \%$ of $\mathrm{V}_{\mathrm{DD}}$ at the pad (CMOS threshold) to the internal $\mathrm{V}_{I H}$ of $50 \%$ of $\mathrm{V}_{\mathrm{DD}}$. All output IO characteristics are measured as the average of $\mathrm{t}_{\text {PDLH }}$ and $\mathrm{t}_{\text {PDHL }}$ to the pad $\mathrm{V}_{I H}$ of $50 \%$ of $\mathrm{V}_{\mathrm{DD}}$.

| Cell Function | Parameter | Path | -3 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Repeaters |  |  |  |  |  |
| Repeater | $\mathrm{t}_{\text {PD }}$ (Maximum) | L -> E | 2.2 | ns | 1 unit load |
| Repeater | $\mathrm{t}_{\text {PD }}$ (Maximum) | E -> E | 2.2 | ns | 1 unit load |
| Repeater | $\mathrm{t}_{\text {PD }}$ (Maximum) | L -> L | 2.2 | ns | 1 unit load |
| Repeater | $\mathrm{t}_{\text {PD }}$ (Maximum) | E -> L | 2.2 | ns | 1 unit load |
| Repeater | $\mathrm{t}_{\text {PD }}$ (Maximum) | E -> IO | 1.4 | ns | 1 unit load |
| Repeater | $\mathrm{t}_{\mathrm{PD}}$ (Maximum) | L -> IO | 1.4 | ns | 1 unit load |

All input IO characteristics measured from a $\mathrm{V}_{\mathrm{IH}}$ of $50 \%$ of $\mathrm{V}_{\mathrm{DD}}$ at the pad (CMOS threshold) to the internal $\mathrm{V}_{\mathrm{IH}}$ of $50 \%$ of $\mathrm{V}_{\mathrm{DD}}$. All output IO characteristics are measured as the average of $\mathrm{t}_{\text {PDLH }}$ and $\mathrm{t}_{\text {PDHL }}$ to the pad $\mathrm{V}_{\text {IH }}$ of $50 \%$ of $\mathrm{V}_{\mathrm{DD}}$.

| Cell Function | Parameter | Path | -3 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 10 |  |  |  |  |  |
| Input | $\mathrm{t}_{\mathrm{PD}}$ (Maximum) | pad -> x/y | 1.9 | ns | No extra delay |
| Input | $t_{P D}$ (Maximum) | pad -> x/y | 5.8 | ns | 1 extra delay |
| Input | $t_{\text {PD }}$ (Maximum) | pad -> x/y | 11.5 | ns | 2 extra delays |
| Input | $t_{\text {PD }}$ (Maximum) | pad -> x/y | 17.4 | ns | 3 extra delays |
| Output, Slow | $\mathrm{t}_{\text {PD }}$ (Maximum) | x/y/E/L -> pad | 9.1 | ns | 50 pf load |
| Output, Medium | $\mathrm{t}_{\text {PD }}$ (Maximum) | x/y/E/L -> pad | 7.6 | ns | 50 pf load |
| Output, Fast | $\mathrm{t}_{\text {PD }}$ (Maximum) | x/y/E/L -> pad | 6.2 | ns | 50 pf load |
| Output, Slow | $t_{\text {PZX }}$ (Maximum) | oe -> pad | 9.5 | ns | 50 pf load |
| Output, Slow | $\mathrm{t}_{\text {PXZ }}$ (Maximum) | oe -> pad | 2.1 | ns | 50 pf load |
| Output, Medium | $\mathrm{t}_{\text {PZX }}$ (Maximum) | oe -> pad | 7.4 | ns | 50 pf load |
| Output, Medium | $\mathrm{t}_{\text {PxZ }}$ (Maximum) | oe -> pad | 2.7 | ns | 50 pf load |
| Output, Fast | $t_{\text {PZX }}$ (Maximum) | oe -> pad | 5.9 | ns | 50 pf load |
| Output, Fast | $\mathrm{t}_{\text {PXZ }}$ (Maximum) | oe -> pad | 2.4 | ns | 50 pf load |

## AC Timing Characteristics - 3.3V Operation AT40KLV

Delays are based on fixed loads and are described in the notes.
Maximum times based on worst case: $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$, temperature $=70^{\circ} \mathrm{C}$
Minimum times based on best case: $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$, temperature $=0^{\circ} \mathrm{C}$
Maximum delays are the average of $t_{\text {PDLH }}$ and $t_{\text {PDHL }}$.
Clocks and Reset Input buffers are measured from a $\mathrm{V}_{\mathrm{IH}}$ of 1.5 V at the input pad to the internal $\mathrm{V}_{\mathrm{IH}}$ of $50 \%$ of $\mathrm{V}_{\mathrm{CC}}$. Maximum times for clock input buffers and internal drivers are measured for rising edge delays only.

| Cell Function | Parameter | Path | Device | -3 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Global Clocks and Set/Reset |  |  |  |  |  |  |
| GCK Input Buffer | $t_{P D}$ (Maximum) | pad -> clock <br> pad -> clock <br> pad -> clock <br> pad -> clock | AT40K05LV <br> AT40K10LV <br> AT40K20LV <br> AT40K40LV | $\begin{aligned} & 1.3 \\ & 1.5 \\ & 1.6 \\ & 1.9 \end{aligned}$ | ns ns ns ns | Rising edge clock |
| FCK Input Buffer | $t_{P D}$ (Maximum) | pad -> clock <br> pad -> clock <br> pad -> clock <br> pad -> clock | AT40K05LV <br> AT40K10LV <br> AT40K20LV <br> AT40K40LV | $\begin{aligned} & 0.7 \\ & 0.8 \\ & 0.8 \\ & 0.9 \end{aligned}$ | ns ns ns ns | Rising edge clock |
| Clock Column Driver | $t_{P D}$ (Maximum) | clock -> colclk <br> clock -> colclk <br> clock -> colclk <br> clock -> colclk | AT40K05LV <br> AT40K10LV <br> AT40K20LV <br> AT40K40LV | $\begin{aligned} & 1.5 \\ & 1.8 \\ & 2.0 \\ & 2.5 \end{aligned}$ | ns ns ns ns | Rising edge clock |
| Clock Sector Driver | $t_{P D}$ (Maximum) | colclk -> secclk <br> colclk -> secclk <br> colclk -> secclk <br> colclk -> secclk | AT40K05LV <br> AT40K10LV <br> AT40K20LV <br> AT40K40LV | $\begin{aligned} & 1.0 \\ & 1.0 \\ & 1.0 \\ & 1.0 \end{aligned}$ | ns ns ns ns | Rising edge clock |
| GSRN Input Buffer | $t_{P D}$ (Maximum) | $\begin{aligned} & \text { pad -> GSRN } \\ & \text { pad }->\text { GSRN } \\ & \text { pad }->\text { GSRN } \\ & \text { pad }->\text { GSRN } \end{aligned}$ | AT40K05LV <br> AT40K10LV <br> AT40K20LV <br> AT40K40LV | $\begin{aligned} & 4.5 \\ & 5.4 \\ & 6.3 \\ & 8.2 \end{aligned}$ | ns ns ns ns |  |
| Global Clock to Output | $t_{P D}$ (Maximum) | clock pad -> out <br> clock pad -> out <br> clock pad -> out <br> clock pad -> out | AT40K05LV <br> AT40K10LV <br> AT40K20LV <br> AT40K40LV | $\begin{aligned} & 13.0 \\ & 13.4 \\ & 13.8 \\ & 14.5 \end{aligned}$ | ns <br> ns <br> ns ns | Rising edge clock Fully loaded clock tree Rising edge DFF 20 mA output buffer 50 pf pin load |
| Fast Clock to Output | $t_{P D}$ (Maximum) | clock pad -> out <br> clock pad -> out <br> clock pad -> out <br> clock pad -> out | AT40K05LV <br> AT40K10LV <br> AT40K20LV <br> AT40K40LV | $\begin{aligned} & 12.4 \\ & 12.7 \\ & 13.0 \\ & 13.5 \end{aligned}$ | ns <br> ns <br> ns <br> ns | Rising edge clock Fully loaded clock tree Rising edge DFF 20 mA output buffer 50 pf pin load |

## AC Timing Characteristics - 3.3V Operation AT40KLV

Delays are based on fixed loads and are described in the notes.
Maximum times based on worst case: $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$, temperature $=70^{\circ} \mathrm{C}$
Minimum times based on best case: $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$, temperature $=0^{\circ} \mathrm{C}$

| Cell Function | Parameter | Path | -3 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Async RAM |  |  |  |  |  |
| Write | $\mathrm{t}_{\text {WECYC }}$ (Minimum) | cycle time | 12.0 | ns |  |
| Write | $\mathrm{t}_{\text {WEL }}$ (Minimum) | we | 5.0 | ns | Pulse width low |
| Write | $\mathrm{t}_{\text {WEH }}$ (Minimum) | we | 5.0 | ns | Pulse width high |
| Write | $\mathrm{t}_{\text {AWS }}$ (Minimum) | wr addr setup -> we | 5.3 | ns |  |
| Write | $\mathrm{t}_{\text {AWH }}$ (Minimum) | wr addr hold -> we | 0.0 | ns |  |
| Write | $\mathrm{t}_{\mathrm{DS}}$ (Minimum) | din setup -> we | 5.0 | ns |  |
| Write | $\mathrm{t}_{\mathrm{DH}}$ (Minimum) | din hold -> we | 0.0 | ns |  |
| Write/Read | $\mathrm{t}_{\mathrm{DD}}$ (Maximum) | din $->$ dout | 8.7 | ns | rd addr = wr addr |
| Read | $\mathrm{t}_{\mathrm{AD}}$ (Maximum) | rd addr -> dout | 6.3 | ns |  |
| Read | $\mathrm{t}_{\text {Ozx }}$ (Maximum) | oe -> dout | 2.9 | ns |  |
| Read | $\mathrm{t}_{\text {Oxz }}$ (Maximum) | oe -> dout | 3.5 | ns |  |
| Sync RAM |  |  |  |  |  |
| Write | $\mathrm{t}_{\text {CYC }}$ (Minimum) | cycle time | 12.0 | ns |  |
| Write | $\mathrm{t}_{\text {CLKL }}$ (Minimum) | clk | 5.0 | ns | Pulse width low |
| Write | $\mathrm{t}_{\text {CLKH }}$ (Minimum) | clk | 5.0 | ns | Pulse width high |
| Write | $\mathrm{t}_{\text {WCS }}$ (Minimum) | we setup -> clk | 3.2 | ns |  |
| Write | $\mathrm{t}_{\text {WCH }}$ (Minimum) | we hold -> clk | 0.0 | ns |  |
| Write | $t_{\text {ACS }}$ (Minimum) | wr addr setup -> clk | 5.0 | ns |  |
| Write | $\mathrm{t}_{\mathrm{ACH}}$ (Minimum) | wr addr hold -> clk | 0.0 | ns |  |
| Write | $\mathrm{t}_{\text {DCS }}$ (Minimum) | wr data setup -> clk | 3.9 | ns |  |
| Write | $\mathrm{t}_{\mathrm{DCH}}$ (Minimum) | wr data hold -> clk | 0.0 | ns |  |
| Write/Read | $\mathrm{t}_{\mathrm{CD}}$ (Maximum) | clk -> dout | 5.8 | ns | rd addr $=$ wr addr |
| Read | $\mathrm{t}_{\mathrm{AD}}$ (Maximum) | rd addr -> dout | 6.3 | ns |  |
| Read | $\mathrm{t}_{\text {Ozx }}$ (Maximum) | oe -> dout | 2.9 | ns |  |
| Read | $\mathrm{t}_{\text {Oxz }}$ (Maximum) | oe -> dout | 3.5 | ns |  |

Notes: 1. CMOS buffer delays are measured from a $\mathrm{V}_{I H}$ of $1 / 2 \mathrm{~V}_{\mathrm{CC}}$ at the pad to the internal $\mathrm{V}_{\mathbb{I}}$ at $A$. The input buffer load is constant.
2. Buffer delay is to a pad voltage of 1.5 V with one output switching.
3. Parameter based on characterization and simulation; not tested in production.
4. Exact power calculation is available in Atmel FPGA Designer software.

AT40K/AT40KLV Series FPGA

| AT40K05 AT40K05LV | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | AT40K40 AT40K40LV | Left Side (Top to Bottom) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{gathered} 100 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| GND | GND | GND | GND | 12 | 4 | 1 | 1 | 1 | 2 | 1 | 304 | GND ${ }^{(1)}$ |
| I/O1, GCK1 (A16) | I/O1, GCK1 <br> (A16) | I/O1, GCK1 <br> (A16) | I/O1, GCK1 <br> (A16) | 13 | 5 | 2 | 2 | 2 | 4 | 2 | 303 | D23 |
| $\begin{gathered} \text { I/O2 } \\ \text { (A17) } \end{gathered}$ | $\begin{gathered} \mathrm{I} / \mathrm{O} 2 \\ (\mathrm{~A} 17) \end{gathered}$ | $\begin{gathered} \text { I/O2 } \\ \text { (A17) } \end{gathered}$ | $\begin{gathered} \text { I/O2 } \\ \text { (A17) } \end{gathered}$ | 14 | 6 | 3 | 3 | 3 | 5 | 3 | 302 | C25 |
| I/O3 | I/O3 | I/O3 | I/O3 |  |  |  | 4 | 4 | 6 | 4 | 301 | D24 |
| I/O4 | I/O4 | I/O4 | I/O4 |  |  |  | 5 | 5 | 7 | 5 | 300 | E23 |
| $\begin{gathered} \text { I/O5 } \\ \text { (A18) } \end{gathered}$ | $\begin{gathered} \text { I/O5 } \\ \text { (A18) } \end{gathered}$ | $\begin{gathered} \text { I/O5 } \\ \text { (A18) } \end{gathered}$ | $\begin{gathered} \mathrm{I} / \mathrm{O} 5 \\ (\mathrm{~A} 18) \end{gathered}$ | 15 | 7 | 4 | 6 | 6 | 8 | 6 | 299 | C26 |
| $\begin{gathered} \text { I/O6 } \\ \text { (A19) } \end{gathered}$ | $\begin{gathered} \text { I/O6 } \\ \text { (A19) } \end{gathered}$ | $\begin{gathered} \text { I/O6 } \\ \text { (A19) } \end{gathered}$ | $\begin{gathered} \text { I/O6 } \\ \text { (A19) } \end{gathered}$ | 16 | 8 | 5 | 7 | 7 | 9 | 7 | 298 | E24 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O7 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/08 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/09 |  |  |  |  |  |  |  |  | D25 |
|  |  |  | 1/O10 |  |  |  |  |  |  |  |  | F23 |
|  |  | 1/07 | 1/011 |  |  |  |  |  |  |  | 297 | F24 |
|  |  | 1/08 | 1/012 |  |  |  |  |  |  |  | 296 | E25 |
|  |  | VCC | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | GND | GND |  |  |  |  |  |  |  |  | GND ${ }^{(1)}$ |
|  |  |  | 1/013 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O14 |  |  |  |  |  |  |  |  |  |
| 1/07 | I/O7 | 1/09 | 1/015 |  |  |  |  | 8 | 10 | 8 | 295 | D26 |
| 1/08 | 1/08 | 1/010 | 1/016 |  |  |  |  | 9 | 11 | 9 | 294 | G24 |
|  | 1/O9 | 1/011 | 1/O17 |  |  |  |  |  | 12 | 10 | 293 | F25 |
|  | 1/O10 | 1/012 | 1/018 |  |  |  |  |  | 13 | 11 | 292 | F26 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O19 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O20 |  |  |  |  |  |  |  |  |  |
|  | 1/011 | 1/013 | 1/021 |  |  |  |  |  |  | 12 | 291 | H23 |
|  | 1/O12 | 1/014 | 1/O22 |  |  |  |  |  |  | 13 | 290 | H24 |
|  |  | 1/015 | 1/O23 |  |  |  |  |  |  |  | 289 | G25 |
|  |  | 1/O16 | 1/O24 |  |  |  |  |  |  |  | 288 | G26 |
| GND | GND | GND | GND |  |  |  | 8 | 10 | 14 | 14 | 287 | GND ${ }^{(1)}$ |
| $\begin{aligned} & \text { l/O9, } \\ & \text { FCK1 } \end{aligned}$ | I/O13, FCK1 | I/O17, FCK1 | $\begin{aligned} & \text { I/O25, } \\ & \text { FCK1 } \end{aligned}$ |  |  |  | 9 | 11 | 15 | 15 | 286 | J23 |
| 1/O10 | 1/O14 | 1/O18 | 1/O26 |  |  |  | 10 | 12 | 16 | 16 | 285 | J24 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.
3. On-chip tri-state.

| $\begin{gathered} \text { AT40K05 } \\ \text { AT40K05LV } \end{gathered}$ | AT40K10 <br> AT40K10LV | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Left Side (Top to Bottom) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{gathered} 100 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| $\begin{aligned} & \text { I/O11 } \\ & \text { (A20) } \end{aligned}$ | $\begin{aligned} & \text { I/O15 } \\ & \text { (A20) } \end{aligned}$ | $\begin{aligned} & \text { I/O19 } \\ & \text { (A20) } \end{aligned}$ | $\begin{aligned} & \text { I/O27 } \\ & \text { (A20) } \end{aligned}$ | 17 | 9 | 6 | 11 | 13 | 17 | 17 | 284 | H25 |
| $\begin{aligned} & \text { I/O12 } \\ & \text { (A21) } \end{aligned}$ | $\begin{aligned} & \text { I/O16 } \\ & \text { (A21) } \end{aligned}$ | $\begin{aligned} & \text { I/O20 } \\ & \text { (A21) } \end{aligned}$ | $\begin{aligned} & \text { I/O28 } \\ & \text { (A21) } \end{aligned}$ | 18 | 10 | 7 | 12 | 14 | 18 | 18 | 283 | K23 |
|  | VCC | VCC | VCC |  |  |  |  |  |  | 19 | 282 | VCC ${ }^{(1)}$ |
|  | 1/O17 | 1/O21 | 1/O29 |  |  |  |  |  |  | 20 | 280 | K24 |
|  | 1/O18 | 1/O22 | 1/O30 |  |  |  |  |  |  | 21 | 279 | J25 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O31 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O32 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/033 |  |  |  |  |  |  |  |  | J26 |
|  |  |  | 1/O34 |  |  |  |  |  |  |  |  | L23 |
|  |  | 1/O23 | 1/O35 |  |  |  |  |  |  |  | 278 | L24 |
|  |  | 1/O24 | 1/O36 |  |  |  |  |  |  |  | 277 | K25 |
|  |  | GND | GND |  |  |  |  |  |  | 22 |  | GND ${ }^{(1)}$ |
|  |  |  | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  |  | 1/O37 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O38 |  |  |  |  |  |  |  |  |  |
|  |  | 1/O25 | 1/O39 |  |  |  |  |  |  |  | 276 | L25 |
|  |  | 1/O26 | 1/O40 |  |  |  |  |  |  |  | 275 | L26 |
|  | 1/O19 | 1/O27 | 1/O41 |  |  |  |  |  | 19 | 23 | 274 | M23 |
|  | 1/O20 | 1/O28 | 1/O42 |  |  |  |  |  | 20 | 24 | 273 | M24 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
| 1/O13 | 1/O21 | 1/O29 | 1/O43 |  |  |  | 13 | 15 | 21 | 25 | 272 | M25 |
| I/O14 | 1/O22 | 1/030 | I/O44 |  | 11 | 8 | 14 | 16 | 22 | 26 | 271 | M26 |
|  |  |  | 1/O45 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O46 |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { I/O15 } \\ & \text { (A22) } \end{aligned}$ | $\begin{aligned} & \mathrm{I} / \mathrm{O} 23 \\ & \text { (A22) } \end{aligned}$ | $\begin{aligned} & \text { I/O31 } \\ & \text { (A22) } \end{aligned}$ | $\begin{aligned} & \text { I/O47 } \\ & \text { (A22) } \end{aligned}$ | 19 | 12 | 9 | 15 | 17 | 23 | 27 | 270 | N24 |
| $\begin{aligned} & \text { I/O16 } \\ & \text { (A23) } \end{aligned}$ | $\begin{aligned} & \mathrm{I} / \mathrm{O} 24 \\ & \text { (A23) } \end{aligned}$ | $\begin{aligned} & \text { I/O32 } \\ & \text { (A23) } \end{aligned}$ | $\begin{aligned} & \mathrm{I} / \mathrm{O} 48 \\ & \text { (A23) } \end{aligned}$ | 20 | 13 | 10 | 16 | 18 | 24 | 28 | 269 | N25 |
| GND | GND | GND | GND | 21 | 14 | 11 | 17 | 19 | 25 | 29 | 268 | GND ${ }^{(1)}$ |
| VCC | VCC | VCC | VCC | 22 | 15 | 12 | 18 | 20 | 26 | 30 | 267 | VCC ${ }^{(1)}$ |
| 1/O17 | 1/O25 | 1/O33 | 1/O49 | 23 | 16 | 13 | 19 | 21 | 27 | 31 | 266 | N26 |
| I/O18 | 1/O26 | I/O34 | 1/O50 | 24 | 17 | 14 | 20 | 22 | 28 | 32 | 265 | P25 |
|  |  |  | 1/O51 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O52 |  |  |  |  |  |  |  |  |  |
| I/O19 | 1/O27 | 1/O35 | 1/053 |  | 18 | 15 | 21 | 23 | 29 | 33 | 264 | P23 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.
3. On-chip tri-state.

AT40K/AT40KLV Series FPGA

| $\begin{gathered} \text { AT40K05 } \\ \text { AT40K05LV } \end{gathered}$ | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Left Side (Top to Bottom) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{aligned} & 100 \\ & \text { PQFP } \end{aligned}$ | $\begin{aligned} & 100 \\ & \text { TQFP } \end{aligned}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| 1/O20 | 1/O28 | 1/O36 | I/O54 |  |  |  | 22 | 24 | 30 | 34 | 263 | P24 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  | 1/O29 | 1/O37 | 1/O55 |  |  |  |  |  | 31 | 35 | 262 | R26 |
|  | 1/030 | 1/O38 | 1/O56 |  |  |  |  |  | 32 | 36 | 261 | R25 |
|  |  | 1/O39 | 1/O57 |  |  |  |  |  |  |  | 260 | R24 |
|  |  | 1/O40 | 1/O58 |  |  |  |  |  |  |  | 259 | R23 |
|  |  |  | 1/O59 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/060 |  |  |  |  |  |  |  |  |  |
|  |  |  | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | GND | GND |  |  |  |  |  |  | 37 |  | GND ${ }^{(1)}$ |
|  |  | 1/O41 | 1/061 |  |  |  |  |  |  |  | 258 | T26 |
|  |  | 1/O42 | 1/062 |  |  |  |  |  |  |  | 257 | T25 |
|  |  |  | 1/063 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/064 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/065 |  |  |  |  |  |  |  |  | T24 |
|  |  |  | 1/066 |  |  |  |  |  |  |  |  | U25 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  | 1/O31 | 1/O43 | 1/067 |  |  |  |  |  |  | 38 | 256 | T23 |
|  | 1/O32 | 1/O44 | 1/068 |  |  |  |  |  |  | 39 | 255 | V26 |
|  | VCC | VCC | VCC |  |  |  |  |  |  | 40 | 253 | VCC ${ }^{(1)}$ |
| 1/O21 | 1/O33 | 1/O45 | 1/O69 | 25 | 19 | 16 | 23 | 25 | 33 | 41 | 252 | U24 |
| 1/O22 | 1/O34 | 1/O46 | 1/O70 | 26 | 20 | 17 | 24 | 26 | 34 | 42 | 251 | V25 |
| 1/O23 | 1/O35 | 1/047 | 1/071 |  |  |  | 25 | 27 | 35 | 43 | 250 | V24 |
| $\begin{aligned} & \text { I/O24, } \\ & \text { FCK2 } \end{aligned}$ | $\begin{aligned} & \text { I/O36, } \\ & \text { FCK2 } \end{aligned}$ | $\begin{aligned} & \text { I/O48, } \\ & \text { FCK2 } \end{aligned}$ | $\begin{aligned} & \text { I/O72, } \\ & \text { FCK2 } \end{aligned}$ |  |  |  | 26 | 28 | 36 | 44 | 249 | U23 |
| GND | GND | GND | GND |  |  |  | 27 | 29 | 37 | 45 | 248 | GND ${ }^{(1)}$ |
|  |  | 1/O49 | 1/073 |  |  |  |  |  |  |  | 247 | Y26 |
|  |  | 1/O50 | 1/074 |  |  |  |  |  |  |  | 246 | W25 |
|  | 1/037 | 1/O51 | 1/075 |  |  |  |  |  |  | 46 | 245 | W24 |
|  | 1/O38 | I/O52 | 1/O76 |  |  |  |  |  |  | 47 | 244 | V23 |
|  |  |  | 1/077 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/078 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/079 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/080 |  |  |  |  |  |  |  |  |  |
|  | 1/O39 | 1/O53 | 1/081 |  |  |  |  |  | 38 | 48 | 243 | AA26 |
|  | 1/040 | I/O54 | 1/082 |  |  |  |  |  | 39 | 49 | 242 | Y25 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.
3. On-chip tri-state.

| $\begin{gathered} \text { AT40K05 } \\ \text { AT40K05LV } \end{gathered}$ | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Left Side (Top to Bottom) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{gathered} 100 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| 1/O25 | 1/O41 | 1/O55 | 1/083 |  |  |  |  | 30 | 40 | 50 | 241 | Y24 |
| 1/O26 | 1/O42 | 1/O56 | 1/084 |  |  |  |  | 31 | 41 | 51 | 240 | AA25 |
|  |  | GND | GND |  |  |  |  |  |  |  |  | GND ${ }^{(1)}$ |
|  |  | VCC | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | 1/O57 | 1/085 |  |  |  |  |  |  |  | 239 | AB25 |
|  |  | 1/O58 | 1/086 |  |  |  |  |  |  |  | 238 | AA24 |
|  |  |  | 1/087 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/088 |  |  |  |  |  |  |  |  |  |
| 1/O27 | 1/O43 | 1/O59 | 1/089 | 27 | 21 | 18 | 28 | 32 | 42 | 52 | 237 | Y23 |
| 1/O28 | I/O44 | 1/060 | 1/090 |  | 22 | 19 | 29 | 33 | 43 | 53 | 236 | AC26 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/091 |  |  |  |  |  |  |  |  | AD26 |
|  |  |  | 1/092 |  |  |  |  |  |  |  |  | AC25 |
| 1/O29 | 1/O45 | 1/O61 | 1/O93 |  |  |  | 30 | 34 | 44 | 54 | 235 | AA23 |
| 1/O30 | 1/O46 | 1/062 | 1/O94 |  |  |  | 31 | 35 | 45 | 55 | 234 | AB24 |
| $\begin{gathered} \text { I/O31 } \\ (\mathrm{OTS})^{(3)} \end{gathered}$ | $\begin{gathered} \mathrm{l} / \mathrm{O} 47 \\ (\mathrm{OTS})^{(3)} \end{gathered}$ | $\begin{gathered} \mathrm{I} / \mathrm{O} 3 \\ (\mathrm{OTS})^{(3)} \end{gathered}$ | $\begin{gathered} \mathrm{l} / \mathrm{O} 95 \\ (\mathrm{OTS})^{(3)} \end{gathered}$ | 28 | 23 | 20 | 32 | 36 | 46 | 56 | 233 | AD25 |
| $\begin{aligned} & \text { I/O32, } \\ & \text { GCK2 } \end{aligned}$ | I/O48, GCK2 | I/O64, GCK2 | I/O96, GCK2 | 29 | 24 | 21 | 33 | 37 | 47 | 57 | 232 | AC24 |
| M1 | M1 | M1 | M1 | 30 | 25 | 22 | 34 | 38 | 48 | 58 | 231 | AB23 |
| GND | GND | GND | GND | 31 | 26 | 23 | 35 | 39 | 49 | 59 | 230 | GND ${ }^{(1)}$ |
| M0 | M0 | M0 | MO | 32 | 27 | 24 | 36 | 40 | 50 | 60 | 229 | AD24 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.
3. On-chip tri-state.

| AT40K05 AT40K05LV | AT40K10 AT40K10LV | AT40K20 AT40K20LV | AT40K40 AT40K40LV | Bottom Side (Left to Right) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{aligned} & 100 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{aligned} & 144 \\ & \text { LQFP } \end{aligned}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\stackrel{304}{\operatorname{PQFP}^{(2)}}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| vcc | vcc | vcc | vcc | 33 | 28 | 25 | 37 | 41 | 55 | 61 | 228 | VCC ${ }^{(1)}$ |
| M2 | M2 | M2 | M2 | 34 | 29 | 26 | 38 | 42 | 56 | 62 | 227 | AC23 |
| I/Озз, GCK3 | 1/049, GCK3 | 1/065, GCK3 | I/O97, GCK3 | 35 | 30 | 27 | 39 | 43 | 57 | 63 | 226 | AE24 |
| $\begin{aligned} & \text { I/O34 } \\ & (\mathrm{HDC}) \end{aligned}$ | $\begin{aligned} & \mathrm{I} / \mathrm{O} 50 \\ & (\mathrm{HDC}) \end{aligned}$ | $\begin{aligned} & \text { I/O66 } \\ & (\mathrm{HDC}) \end{aligned}$ | $\begin{aligned} & \text { I/O98 } \\ & (\mathrm{HDC}) \end{aligned}$ | 36 | 31 | 28 | 40 | 44 | 58 | 64 | 225 | AD23 |
| I/O35 | I/051 | 1/067 | 1/099 |  |  |  | 41 | 45 | 59 | 65 | 224 | AC22 |
| 1/036 | 1/052 | 1/068 | 1/0100 |  |  |  | 42 | 46 | 60 | 66 | 223 | AF24 |
| 1/037 | 1/053 | 1/069 | 1/0101 |  | 32 | 29 | 43 | 47 | 61 | 67 | 222 | AD22 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.

AT40K/AT40KLV Series FPGA

| AT40K05 AT40K05LV | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | AT40K40 AT40K40LV | Bottom Side (Left to Right) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{gathered} 100 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{aligned} & 144 \\ & \text { LQFP } \end{aligned}$ | $\begin{aligned} & 160 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| $\begin{aligned} & \text { I/O38 } \\ & \text { (LDC) } \end{aligned}$ | $\begin{aligned} & \text { I/O54 } \\ & \text { (LDC) } \end{aligned}$ | $\begin{aligned} & \text { I/O70 } \\ & \text { (LDC) } \end{aligned}$ | $\begin{aligned} & \text { I/O102 } \\ & \text { (LDC) } \end{aligned}$ | 37 | 33 | 30 | 44 | 48 | 62 | 68 | 221 | AE23 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O103 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O104 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O105 |  |  |  |  |  |  |  |  | AC21 |
|  |  |  | 1/O106 |  |  |  |  |  |  |  |  | AD21 |
|  |  | 1/071 | I/O107 |  |  |  |  |  |  |  | 220 | AE22 |
|  |  | 1/O72 | 1/O108 |  |  |  |  |  |  |  | 219 | AF23 |
|  |  | VCC | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | GND | GND |  |  |  |  |  |  |  |  | GND ${ }^{(1)}$ |
| 1/O39 | 1/O55 | 1/073 | 1/O109 |  |  |  |  | 49 | 63 | 69 | 218 | AD20 |
| 1/O40 | 1/O56 | 1/O74 | 1/O110 |  |  |  |  | 50 | 64 | 70 | 217 | AE21 |
|  | 1/057 | 1/O75 | 1/O111 |  |  |  |  |  | 65 | 71 | 216 | AF21 |
|  | 1/O58 | 1/O76 | 1/0112 |  |  |  |  |  | 66 | 72 | 215 | AC19 |
|  |  |  | 1/0113 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O114 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  | 1/O77 | I/O115 |  |  |  |  |  |  |  |  |  |
|  |  | 1/078 | 1/0116 |  |  |  |  |  |  |  |  |  |
|  | 1/O59 | 1/079 | 1/O117 |  |  |  |  |  |  | 73 | 214 | AD19 |
|  | 1/060 | 1/080 | 1/O118 |  |  |  |  |  |  | 74 | 213 | AE20 |
|  |  |  | 1/O119 |  |  |  |  |  |  |  | 212 | AF20 |
|  |  |  | I/O120 |  |  |  |  |  |  |  | 211 | AC18 |
| GND | GND | GND | GND |  |  |  | 45 | 51 | 67 | 75 | 210 | GND ${ }^{(1)}$ |
| 1/O41 | 1/O61 | 1/081 | I/O121 |  |  |  | 46 | 52 | 68 | 76 | 209 | AD18 |
| 1/O42 | 1/O62 | 1/082 | 1/O122 |  |  |  | 47 | 53 | 69 | 77 | 208 | AE19 |
| 1/O43 | 1/O63 | 1/083 | 1/O123 | 38 | 34 | 31 | 48 | 54 | 70 | 78 | 207 | AC17 |
| I/O44 | 1/O64 | 1/084 | I/O124 | 39 | 35 | 32 | 49 | 55 | 71 | 79 | 206 | AD17 |
|  | VCC | VCC | VCC |  |  |  |  |  |  | 80 | 204 | VCC ${ }^{(1)}$ |
|  | 1/O65 | 1/085 | I/O125 |  |  |  |  |  | 72 | 81 | 203 | AE18 |
|  | 1/066 | 1/O86 | 1/O126 |  |  |  |  |  | 73 | 82 | 202 | AF18 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O127 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O128 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O129 |  |  |  |  |  |  |  |  | AC16 |
|  |  |  | 1/O130 |  |  |  |  |  |  |  |  | AD16 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.

| $\begin{gathered} \text { AT40K05 } \\ \text { AT40K05LV } \end{gathered}$ | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Bottom Side (Left to Right) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{gathered} 100 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
|  |  | 1/087 | 1/O131 |  |  |  |  |  |  |  | 201 | AE17 |
|  |  | 1/088 | I/O132 |  |  |  |  |  |  |  | 200 | AE16 |
|  |  | GND | GND |  |  |  |  |  |  | 83 |  | GND ${ }^{(1)}$ |
|  |  |  | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | 1/O89 | I/O133 |  |  |  |  |  |  |  | 199 | AF16 |
|  |  | 1/090 | I/O134 |  |  |  |  |  |  |  | 198 | AC15 |
|  | 1/067 | 1/091 | I/O135 |  |  |  |  |  |  | 84 | 197 | AD15 |
|  | 1/068 | 1/092 | I/O136 |  |  |  |  |  |  | 85 | 196 | AE15 |
| 1/O45 | 1/O69 | 1/093 | I/O137 |  | 36 | 33 | 50 | 56 | 74 | 86 | 195 | AF15 |
| 1/O46 | 1/O70 | 1/094 | 1/O138 |  | 37 | 34 | 51 | 57 | 75 | 87 | 194 | AD14 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O139 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O140 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O141 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O142 |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { I/O47 } \\ & \text { (D15) } \end{aligned}$ | $\begin{aligned} & \text { I/O71 } \\ & \text { (D15) } \end{aligned}$ | $\begin{aligned} & \text { I/O95 } \\ & \text { (D15) } \end{aligned}$ | $\begin{aligned} & \text { I/O143 } \\ & \text { (D15) } \end{aligned}$ | 40 | 38 | 35 | 52 | 58 | 76 | 88 | 193 | AE14 |
| $\begin{aligned} & \text { I/O48 } \\ & \text { (INIT) } \end{aligned}$ | $\begin{aligned} & \text { I/O72 } \\ & \text { (INIT) } \end{aligned}$ | $\begin{aligned} & \text { I/O96 } \\ & \text { (INIT) } \end{aligned}$ | I/O144 <br> (INIT) | 41 | 39 | 36 | 53 | 59 | 77 | 89 | 192 | AF14 |
| VCC | VCC | VCC | VCC | 42 | 40 | 37 | 54 | 60 | 78 | 90 | 191 | VCC ${ }^{(1)}$ |
| GND | GND | GND | GND | 43 | 41 | 38 | 55 | 61 | 79 | 91 | 190 | GND ${ }^{(1)}$ |
| $\begin{aligned} & \text { I/O49 } \\ & \text { (D14) } \end{aligned}$ | $\begin{aligned} & \text { I/O73 } \\ & \text { (D14) } \end{aligned}$ | $\begin{aligned} & \text { I/O97 } \\ & \text { (D14) } \end{aligned}$ | $\begin{gathered} \text { I/O145 } \\ \text { (D14) } \end{gathered}$ | 44 | 42 | 39 | 56 | 62 | 80 | 92 | 189 | AE13 |
| $\begin{aligned} & \text { I/O50 } \\ & \text { (D13) } \end{aligned}$ | $\begin{aligned} & \text { I/O74 } \\ & \text { (D13) } \end{aligned}$ | $\begin{aligned} & \text { I/O98 } \\ & \text { (D13) } \end{aligned}$ | $\begin{aligned} & \text { I/O146 } \\ & \text { (D13) } \end{aligned}$ | 45 | 43 | 40 | 57 | 63 | 81 | 93 | 188 | AC13 |
|  |  |  | I/O147 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O148 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O149 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O150 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
| 1/O51 | 1/075 | 1/099 | 1/0151 |  | 44 | 41 | 58 | 64 | 82 | 94 | 187 | AD13 |
| 1/O52 | 1/076 | 1/O100 | I/O152 |  | 45 | 42 | 59 | 65 | 83 | 95 | 186 | AF12 |
|  | 1/077 | I/O101 | 1/O153 |  |  |  |  |  | 84 | 96 | 185 | AE12 |
|  | 1/078 | 1/O102 | 1/O154 |  |  |  |  |  | 85 | 97 | 184 | AD12 |
|  |  | I/O103 | 1/O155 |  |  |  |  |  |  |  | 183 | AC12 |
|  |  | I/O104 | I/O156 |  |  |  |  |  |  |  | 182 | AF11 |
|  |  |  | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | GND | GND |  |  |  |  |  |  | 98 |  | GND ${ }^{(1)}$ |
|  |  | I/O105 | I/O157 |  |  |  |  |  |  |  | 181 | AE11 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.

AT40K/AT40KLV Series FPGA

| AT40K05 <br> AT40K05LV | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | AT40K20 <br> AT40K20LV | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Bottom Side (Left to Right) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{aligned} & 100 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{aligned} & 160 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
|  |  | 1/O106 | 1/O158 |  |  |  |  |  |  |  | 180 | AD11 |
|  |  |  | 1/O159 |  |  |  |  |  |  |  |  | AE10 |
|  |  |  | 1/O160 |  |  |  |  |  |  |  |  | AC11 |
|  |  |  | I/O161 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O162 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  | 1/O79 | I/O107 | I/O163 |  |  |  |  |  |  | 99 | 179 | AF9 |
|  | 1/080 | I/O108 | I/O164 |  |  |  |  |  |  | 100 | 178 | AD10 |
|  | VCC | VCC | VCC |  |  |  |  |  |  | 101 | 177 | VCC ${ }^{(1)}$ |
| $\begin{aligned} & \text { I/O53 } \\ & \text { (D12) } \end{aligned}$ | $\begin{aligned} & \text { I/O81 } \\ & \text { (D12) } \end{aligned}$ | $\begin{gathered} \text { I/O109 } \\ \text { (D12) } \end{gathered}$ | $\begin{gathered} \text { I/O165 } \\ \text { (D12) } \end{gathered}$ | 46 | 46 | 43 | 60 | 66 | 86 | 102 | 175 | AE9 |
| $\begin{aligned} & \text { I/O54 } \\ & \text { (D11) } \end{aligned}$ | $\begin{aligned} & \text { I/O82 } \\ & \text { (D11) } \end{aligned}$ | $\begin{aligned} & \text { I/O110 } \\ & \text { (D11) } \end{aligned}$ | $\begin{aligned} & \text { I/O166 } \\ & \text { (D11) } \end{aligned}$ | 47 | 47 | 44 | 61 | 67 | 87 | 103 | 174 | AD9 |
| 1/O55 | 1/083 | I/O111 | I/O167 |  |  |  | 62 | 68 | 88 | 104 | 173 | AC10 |
| 1/O56 | 1/084 | 1/O112 | I/O168 |  |  |  | 63 | 69 | 89 | 105 | 172 | AF7 |
| GND | GND | GND | GND |  |  |  | 64 | 70 | 90 | 106 | 171 | GND ${ }^{(1)}$ |
|  |  | I/O113 | 1/O169 |  |  |  |  |  |  |  | 170 | AE8 |
|  |  | I/O114 | 1/O170 |  |  |  |  |  |  |  | 169 | AD8 |
|  | 1/085 | I/O115 | I/O171 |  |  |  |  |  |  | 107 | 168 | AC9 |
|  | 1/086 | I/O116 | 1/O172 |  |  |  |  |  |  | 108 | 167 | AF6 |
|  |  |  | I/O173 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O174 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O175 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O176 |  |  |  |  |  |  |  |  |  |
|  | 1/087 | 1/O117 | I/O177 |  |  |  |  |  | 91 | 109 | 166 | AE7 |
|  | 1/088 | I/O118 | 1/O178 |  |  |  |  |  | 92 | 110 | 165 | AD7 |
| 1/O57 | 1/089 | I/O119 | 1/O179 |  |  |  |  | 71 | 93 | 111 | 164 | AE6 |
| I/O58 | 1/O90 | I/O120 | I/O180 |  |  |  |  | 72 | 94 | 112 | 163 | AE5 |
|  |  | GND | GND |  |  |  |  |  |  |  |  | GND ${ }^{(1)}$ |
|  |  | VCC | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | I/O121 | I/O181 |  |  |  |  |  |  |  | 162 | AD6 |
|  |  | 1/O122 | I/O182 |  |  |  |  |  |  |  | 161 | AC7 |
| $\begin{aligned} & \text { I/O59 } \\ & \text { (D10) } \end{aligned}$ | $\begin{aligned} & \text { I/O91 } \\ & \text { (D10) } \end{aligned}$ | $\begin{gathered} \text { I/O123 } \\ \text { (D10) } \end{gathered}$ | $\begin{gathered} \text { I/O183 } \\ \text { (D10) } \end{gathered}$ | 48 | 48 | 45 | 65 | 73 | 95 | 113 | 160 | AF4 |
| $\begin{gathered} \text { I/O60 } \\ \text { (D9) } \end{gathered}$ | $\begin{aligned} & \text { I/O92 } \\ & \text { (D9) } \end{aligned}$ | $\begin{gathered} \text { I/O124 } \\ \text { (D9) } \end{gathered}$ | I/O184 (D9) | 49 | 49 | 46 | 66 | 74 | 96 | 114 | 159 | AF3 |
|  |  |  | I/O185 |  |  |  |  |  |  |  |  | AE4 |
|  |  |  | 1/O186 |  |  |  |  |  |  |  |  | AC6 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.

| $\begin{gathered} \text { AT40K05 } \\ \text { AT40K05LV } \end{gathered}$ | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{aligned} & \text { AT40K20 } \\ & \text { AT40K20LV } \end{aligned}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Bottom Side (Left to Right) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{aligned} & 100 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{aligned} & 160 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O187 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/0188 |  |  |  |  |  |  |  |  |  |
| 1/061 | 1/093 | 1/O125 | 1/O189 |  |  |  | 67 | 75 | 97 | 115 | 158 | AD5 |
| 1/062 | 1/094 | 1/O126 | 1/O190 |  |  |  | 68 | 76 | 98 | 116 | 157 | AE3 |
| I/O63 <br> (D8) | $\begin{gathered} \text { I/O95 } \\ \text { (D8) } \end{gathered}$ | $\begin{gathered} \text { I/O127 } \\ \text { (D8) } \end{gathered}$ | I/O191 (D8) | 50 | 50 | 47 | 69 | 77 | 99 | 117 | 156 | AD4 |
| I/O64, GCK4 | 1/O96, GCK4 | 1/O128, GCK4 | $\begin{gathered} \text { I/O192, } \\ \text { GCK4 } \end{gathered}$ | 51 | 51 | 48 | 70 | 78 | 100 | 118 | 155 | AC5 |
| GND | GND | GND | GND | 52 | 52 | 49 | 71 | 79 | 101 | 119 | 154 | GND ${ }^{(1)}$ |
| $\overline{\mathrm{CON}}$ | $\overline{\mathrm{CON}}$ | $\overline{\mathrm{CON}}$ | $\overline{\mathrm{CON}}$ | 53 | 53 | 50 | 72 | 80 | 103 | 120 | 153 | AD3 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.

| $\begin{gathered} \text { AT40K05 } \\ \text { AT40K05LV } \end{gathered}$ | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | AT40K20 <br> AT40K20LV | AT40K40 AT40K40LV | Right Side (Bottom to Top) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{gathered} 100 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| VCC | VCC | VCC | VCC | 54 | 54 | 51 | 73 | 81 | 106 | 121 | 152 | VCC ${ }^{(1)}$ |
| RESET | RESET | RESET | RESET | 55 | 55 | 52 | 74 | 82 | 108 | 122 | 151 | AC4 |
| $\begin{gathered} \text { I/O65 } \\ \text { (D7) } \end{gathered}$ | $\begin{gathered} \text { I/O97 } \\ \text { (D7) } \end{gathered}$ | $\begin{gathered} \text { I/O129 } \\ \text { (D7) } \end{gathered}$ | $\begin{gathered} \text { I/O193 } \\ \text { (D7) } \end{gathered}$ | 56 | 56 | 53 | 75 | 83 | 109 | 123 | 150 | AD2 |
| I/O66, GCK5 | $\begin{aligned} & \text { I/O98, } \\ & \text { GCK5 } \end{aligned}$ | $\begin{gathered} \text { I/O130, } \\ \text { GCK5 } \end{gathered}$ | I/O194, GCK5 | 57 | 57 | 54 | 76 | 84 | 110 | 124 | 149 | AC3 |
| 1/067 | 1/099 | 1/O131 | 1/O195 |  |  |  | 77 | 85 | 111 | 125 | 148 | AB4 |
| 1/068 | I/O100 | I/O132 | 1/O196 |  |  |  | 78 | 86 | 112 | 126 | 147 | AD1 |
|  |  | I/O133 | I/O197 |  |  |  |  |  |  |  |  | AB3 |
|  |  | I/O134 | I/O198 |  |  |  |  |  |  |  |  | AC2 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  | I/O101 | I/O135 | I/O199 |  |  |  |  |  |  | 127 | 146 | AA4 |
|  | I/O102 | I/O136 | 1/O200 |  |  |  |  |  |  | 128 | 145 | AA3 |
|  |  |  | I/O201 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O202 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O203 |  |  |  |  |  |  |  | 144 | AB2 |
|  |  |  | 1/O204 |  |  |  |  |  |  |  | 143 | AC1 |
|  |  | VCC | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | GND | GND |  |  |  |  |  |  |  |  | GND ${ }^{(1)}$ |
| I/O69 <br> (D6) | $\begin{gathered} \text { I/O103 } \\ \text { (D6) } \end{gathered}$ | $\begin{gathered} \text { I/O137 } \\ \text { (D6) } \end{gathered}$ | $\begin{gathered} \text { I/O205 } \\ \text { (D6) } \end{gathered}$ | 58 | 58 | 55 | 79 | 87 | 113 | 129 | 142 | Y3 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.

AT40K/AT40KLV Series FPGA

| AT40K05 AT40K05LV | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Right Side (Bottom to Top) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{aligned} & 100 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{aligned} & 144 \\ & \text { LQFP } \end{aligned}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{aligned} & 208 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| 1/O70 | I/O104 | I/O138 | 1/O206 |  | 59 | 56 | 80 | 88 | 114 | 130 | 141 | AA2 |
| 1/071 | I/O105 | I/O139 | 1/O207 |  |  |  |  | 89 | 115 | 131 | 140 | AA1 |
| 1/O72 | 1/O106 | I/O140 | 1/O208 |  |  |  |  | 90 | 116 | 132 | 139 | W4 |
|  |  |  | 1/O209 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O210 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O211 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/0212 |  |  |  |  |  |  |  |  |  |
|  | 1/O107 | 1/O141 | 1/0213 |  |  |  |  |  | 117 | 133 | 138 | W3 |
|  | 1/O108 | 1/0142 | 1/O214 |  |  |  |  |  | 118 | 134 | 137 | Y2 |
|  |  | I/O143 | 1/0215 |  |  |  |  |  |  |  | 136 | Y1 |
|  |  | I/O144 | 1/O216 |  |  |  |  |  |  |  | 135 | V4 |
| GND | GND | GND | GND |  |  |  | 81 | 91 | 119 | 135 | 134 | GND ${ }^{(1)}$ |
|  | 1/O109 | 1/0145 | 1/O217 |  |  |  |  |  |  | 136 | 133 | V3 |
|  | 1/O110 | I/O146 | 1/0218 |  |  |  |  |  |  | 137 | 132 | W2 |
| I/O73, FCK3 | I/O111, FCK3 | I/O147, FCK3 | I/O219, FCK3 |  |  | - | 82 | 92 | 120 | 138 | 131 | U4 |
| 1/074 | 1/O112 | I/O148 | 1/O220 | - |  |  | 83 | 93 | 121 | 139 | 130 | U3 |
|  | VCC | VCC | VCC |  |  |  |  |  |  | 140 | 129 | VCC ${ }^{(1)}$ |
| $\begin{aligned} & \text { I/O75 } \\ & \text { (D5) } \end{aligned}$ | I/O113 (D5) | $\begin{aligned} & \text { I/O149 } \\ & \text { (D5) } \end{aligned}$ | $\begin{aligned} & \text { I/O221 } \\ & \text { (D5) } \end{aligned}$ | 59 | 60 | 57 | 84 | 94 | 122 | 141 | 127 | V2 |
| $\begin{aligned} & \text { l/O76 } \\ & \text { (CS0) } \end{aligned}$ | I/O114 (CSO) | I/O150 (CSO) | $\begin{gathered} \text { I/O222 } \\ \text { (CSO) } \end{gathered}$ | 60 | 61 | 58 | 85 | 95 | 123 | 142 | 126 | V1 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O223 |  |  |  |  |  |  |  |  | T4 |
|  |  |  | 1/O224 |  |  |  |  |  |  |  |  | T3 |
|  |  |  | 1/O225 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O226 |  |  |  |  |  |  |  |  |  |
|  |  | I/O151 | 1/O227 |  |  |  |  |  |  |  | 125 | U2 |
|  |  | 1/O152 | 1/O228 |  |  |  |  |  |  |  | 124 | T2 |
|  |  | GND | GND |  |  |  |  |  |  | 143 |  | GND ${ }^{(1)}$ |
|  |  |  | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  |  | 1/O229 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O230 |  |  |  |  |  |  |  |  |  |
|  |  | 1/0153 | 1/0231 |  |  |  |  |  |  |  | 123 | T1 |
|  |  | I/O154 | 1/0232 |  |  |  |  |  |  |  | 122 | R4 |
|  | I/O115 | I/O155 | 1/O233 |  |  |  |  |  | 124 | 144 | 121 | R3 |
|  | I/O116 | I/O156 | 1/0234 |  |  |  |  |  | 125 | 145 | 120 | R2 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.

| AT40K05 AT40K05LV | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Right Side (Bottom to Top) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{aligned} & 100 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{aligned} & 160 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
| 1/077 | 1/O117 | I/O157 | 1/0235 |  | 62 | 59 | 86 | 96 | 126 | 146 | 119 | R1 |
| 1/078 | 1/O118 | I/O158 | 1/0236 |  | 63 | 60 | 87 | 97 | 127 | 147 | 118 | P3 |
|  |  |  | 1/O237 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O238 |  |  |  |  |  |  |  |  |  |
| I/O79(D4) | I/O119(D4) | I/O159(D4) | I/O239(D4) | 61 | 64 | 61 | 88 | 98 | 128 | 148 | 117 | P2 |
| 1/080 | 1/O120 | 1/O160 | 1/O240 | 62 | 65 | 62 | 89 | 99 | 129 | 149 | 116 | P1 |
| VCC | VCC | VCC | VCC | 63 | 66 | 63 | 90 | 100 | 130 | 150 | 115 | VCC ${ }^{(1)}$ |
| GND | GND | GND | GND | 64 | 67 | 64 | 91 | 101 | 131 | 151 | 114 | GND ${ }^{(1)}$ |
| I/O81 <br> (D3) | I/O121 <br> (D3) | I/O161 (D3) | $\begin{gathered} \text { I/O241 } \\ \text { (D3) } \end{gathered}$ | 65 | 68 | 65 | 92 | 102 | 132 | 152 | 113 | N2 |
| $\frac{\mathrm{I} / \mathrm{O} 82}{(\overline{\mathrm{CHECK}})}$ | $\frac{\mathrm{I} / \mathrm{O} 122}{(\overline{\mathrm{CHECK}})}$ | $\frac{\mathrm{I} / \mathrm{O} 162}{(\overline{\mathrm{CHECK}})}$ | $\frac{\mathrm{I} / \mathrm{O} 242}{(\overline{\mathrm{CHECK}})}$ | 66 | 69 | 66 | 93 | 103 | 133 | 153 | 112 | N4 |
|  |  |  | 1/O243 |  | - |  |  |  |  |  |  |  |
|  |  |  | 1/O244 |  |  |  |  |  |  |  |  |  |
| 1/083 | 1/O123 | 1/O163 | 1/O245 |  | 70 | 67 | 94 | 104 | 134 | 154 | 111 | N3 |
| 1/084 | I/O124 | I/O164 | 1/O246 |  |  |  | 95 | 105 | 135 | 155 | 110 | M1 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  | 1/O125 | 1/0165 | 1/O247 |  |  |  |  |  | 136 | 156 | 109 | M2 |
|  | 1/O126 | 1/O166 | 1/0248 |  |  |  |  |  | 137 | 157 | 108 | M3 |
|  |  | I/O167 | 1/O249 |  |  |  |  |  |  |  | 107 | M4 |
|  |  | I/O168 | 1/O250 |  |  |  |  |  |  |  | 106 | L1 |
|  |  |  | I/O251 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O252 |  |  |  |  |  |  |  |  |  |
|  |  |  | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | GND | GND |  |  |  |  |  |  | 158 |  | GND ${ }^{(1)}$ |
|  |  | 1/O169 | 1/0253 |  |  |  |  |  |  |  | 105 | L2 |
|  |  | 1/O170 | 1/O254 |  |  |  |  |  |  |  | 104 | L3 |
|  |  |  | 1/O255 |  |  |  |  |  |  |  |  | K2 |
|  |  |  | 1/O256 |  |  |  |  |  |  |  |  | L4 |
|  |  |  | 1/O257 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O258 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { I/O85 } \\ & \text { (D2) } \end{aligned}$ | I/O127 <br> (D2) | I/O171 <br> (D2) | $\begin{gathered} \text { I/O259 } \\ \text { (D2) } \end{gathered}$ | 67 | 71 | 68 | 96 | 106 | 138 | 159 | 103 | J1 |
| 1/O86 | 1/O128 | 1/O172 | 1/O260 | 68 | 72 | 69 | 97 | 107 | 139 | 160 | 102 | K3 |
|  | VCC | VCC | VCC |  |  |  |  |  |  | 161 | 101 | VCC ${ }^{(1)}$ |
| 1/087 | 1/O129 | 1/O173 | 1/O261 |  |  |  | 98 | 108 | 140 | 162 | 99 | J2 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.

AT40K/AT40KLV Series FPGA

| AT40K05 AT40K05LV | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Right Side (Bottom to Top) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 1/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{gathered} 100 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{aligned} & 144 \\ & \text { LQFP } \end{aligned}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }{ }^{(2)} \end{gathered}$ |
| $\begin{aligned} & \text { I/O88, } \\ & \text { FCK4 } \end{aligned}$ | $\begin{gathered} \text { I/O130, } \\ \text { FCK4 } \end{gathered}$ | I/O174, FCK4 | $\begin{gathered} \text { I/O262, } \\ \text { FCK4 } \end{gathered}$ |  |  |  | 99 | 109 | 141 | 163 | 98 | J3 |
|  | I/O131 | I/O175 | 1/O263 |  |  |  |  |  |  | 164 | 97 | K4 |
|  | 1/O132 | 1/O176 | I/O264 |  |  |  |  |  |  | 165 | 96 | G1 |
| GND | GND | GND | GND |  |  |  | 100 | 110 | 142 | 166 | 95 | GND ${ }^{(1)}$ |
|  |  | I/O177 | I/O265 |  |  |  |  |  |  |  | 94 | H2 |
|  |  | I/O178 | 1/O266 |  |  |  |  |  |  |  | 93 | H3 |
|  | 1/0133 | 1/O179 | 1/O267 |  |  |  |  |  |  | 167 | 92 | J4 |
|  | I/O134 | 1/O180 | 1/O268 |  |  |  |  |  |  | 168 | 91 | F1 |
|  |  |  | 1/O269 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O270 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  | 1/O135 | I/O181 | 1/O271 |  |  |  |  |  | 143 | 169 | 90 | G2 |
|  | 1/O136 | 1/O182 | 1/O272 |  |  |  |  |  | 144 | 170 | 89 | G3 |
| 1/O89 | 1/O137 | 1/O183 | 1/O273 |  |  |  |  | 111 | 145 | 171 | 88 | F2 |
| 1/O90 | I/O138 | I/O184 | 1/O274 |  |  |  |  | 112 | 146 | 172 | 87 | E2 |
|  |  |  | 1/O275 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/0276 |  |  |  |  |  |  |  |  |  |
|  |  | GND | GND |  |  |  |  |  |  |  |  | GND ${ }^{(1)}$ |
|  |  | VCC | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
| I/O91 <br> (D1) | $\begin{gathered} \text { I/O139 } \\ \text { (D1) } \\ \hline \end{gathered}$ | $\begin{gathered} \text { I/O185 } \\ \text { (D1) } \end{gathered}$ | $\begin{gathered} \text { I/O277 } \\ \text { (D1) } \end{gathered}$ | 69 | 73 | 70 | 101 | 113 | 147 | 173 | 86 | F3 |
| 1/092 | 1/O140 | I/O186 | 1/O278 | 70 | 74 | 71 | 102 | 114 | 148 | 174 | 85 | G4 |
|  |  |  | 1/O279 |  |  |  |  |  |  |  |  | D1 |
|  |  |  | 1/O280 |  |  |  |  |  |  |  |  | C1 |
|  |  |  | 1/O281 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O282 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  | 1/O187 | 1/O283 |  |  |  |  |  |  |  | 84 | D2 |
|  |  | 1/O188 | 1/O284 |  |  |  |  |  |  |  | 83 | F4 |
| 1/093 | 1/O141 | 1/O189 | 1/O285 |  |  |  | 103 | 115 | 149 | 175 | 82 | E3 |
| 1/094 | 1/0142 | I/O190 | 1/O286 |  |  |  | 104 | 116 | 150 | 176 | 81 | C2 |
| $\begin{gathered} \text { I/O95 } \\ \text { (D0) } \end{gathered}$ | $\begin{aligned} & \text { I/O143 } \\ & \text { (D0) } \end{aligned}$ | I/O191 (D0) | $\begin{gathered} \text { I/O287 } \\ \text { (D0) } \end{gathered}$ | 71 | 75 | 72 | 105 | 117 | 151 | 177 | 80 | D3 |
| $\begin{gathered} \text { I/O96, } \\ \text { GCK6 } \\ \hline \text { (CSOUT) } \end{gathered}$ | $\begin{gathered} \text { I/O144, } \\ \text { GCK6 } \\ \text { (CSOUT) } \end{gathered}$ | $\begin{gathered} \text { I/O192, } \\ \text { GCK6 } \\ \text { (CSOUT) } \end{gathered}$ | $\begin{gathered} \text { l/O288, } \\ \text { GCK6 } \\ (\overline{\text { CSOUT }}) \end{gathered}$ | 72 | 76 | 73 | 106 | 118 | 152 | 178 | 79 | E4 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.

| $\begin{aligned} & \text { AT40K05 } \\ & \text { AT40K05LV } \end{aligned}$ | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Right Side (Bottom to Top) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{gathered} 100 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| CCLK | CCLK | CCLK | CCLK | 73 | 77 | 74 | 107 | 119 | 153 | 179 | 78 | C3 |
| VCC | VCC | VCC | VCC | 74 | 78 | 75 | 108 | 120 | 154 | 180 | 77 | VCC ${ }^{(1)}$ |
| TSTCLK | TSTCLK | TSTCLK | TSTCLK | 75 | 79 | 76 | 109 | 121 | 159 | 181 | 76 | D4 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.

| AT40K05 AT40K05LV | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | AT40K40 AT40K40LV | Top Side (Right to Left) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{aligned} & 100 \\ & \text { PQRP } \end{aligned}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{aligned} & 144 \\ & \text { LQFP } \end{aligned}$ | $\begin{aligned} & 160 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| GND | GND | GND | GND | 76 | 80 | 77 | 110 | 122 | 160 | 182 | 75 | GND ${ }^{(1)}$ |
| $\begin{aligned} & \text { I/O97 } \\ & \text { (A0) } \end{aligned}$ | $\begin{gathered} \text { I/O145 } \\ (\mathrm{AO}) \end{gathered}$ | $\begin{aligned} & \text { I/O193 } \\ & \text { (A0) } \end{aligned}$ | $\begin{gathered} \text { I/O289 } \\ (\mathrm{AO}) \end{gathered}$ | 77 | 81 | 78 | 111 | 123 | 161 | 183 | 74 | B3 |
| 1/098, GCK7 <br> (A1) | I/O146, GCK7 (A1) | I/O194, GCK7 (A1) | 1/O290, GCK7 (A1) | 78 | 82 | 79 | 112 | 124 | 162 | 184 | 73 | C4 |
| I/099 | 1/0147 | 1/O195 | 1/0291 |  |  |  | 113 | 125 | 163 | 185 | 72 | D5 |
| 1/0100 | 1/0148 | 1/0196 | 1/0292 |  |  |  | 114 | 126 | 164 | 186 | 71 | A3 |
|  |  |  | 1/0293 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O294 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/0295 |  |  |  |  |  |  |  |  | C5 |
|  |  |  | 1/0296 |  |  |  |  |  |  |  |  | B4 |
| $\begin{gathered} 1 / \mathrm{O} 101 \\ (\mathrm{CS1}, \mathrm{~A} 2) \end{gathered}$ | $\begin{gathered} \mathrm{I} / \mathrm{O} 149 \\ (\overline{\mathrm{CS} 1, \mathrm{~A} 2)} \end{gathered}$ | $\begin{gathered} 1 / \mathrm{O} 197 \\ (\overline{\mathrm{CS} 1, \mathrm{~A} 2)} \end{gathered}$ | $\begin{gathered} 1 / \mathrm{O} 297 \\ (\mathrm{CS1}, \mathrm{~A} 2) \end{gathered}$ | 79 | 83 | 80 | 115 | 127 | 165 | 187 | 70 | D6 |
| $\begin{gathered} \text { I/O102 } \\ (\mathrm{A} 3) \end{gathered}$ | $\begin{gathered} \text { I/O150 } \\ (\mathrm{A} 3) \end{gathered}$ | $\begin{aligned} & \text { I/O198 } \\ & (\mathrm{A} 3) \end{aligned}$ | $\begin{aligned} & \text { I/O298 } \\ & \text { (А3) } \end{aligned}$ | 80 | 84 | 81 | 116 | 128 | 166 | 188 | 69 | C6 |
|  |  | 1/O199 | 1/0299 |  |  |  |  |  |  |  | 68 | B5 |
|  |  | 1/0200 | 1/О300 |  |  |  |  |  |  |  | 67 | A4 |
|  |  | vcc | vcc |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | GND | GND |  |  |  |  |  |  |  |  | GND ${ }^{(1)}$ |
|  | $1 / 0151{ }^{(3)}$ | $1 / \mathrm{O} 201{ }^{(3)}$ | I/O301 ${ }^{(3)}$ | $\begin{aligned} & 75^{(3)} \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & 79^{(3)} \\ & \mathrm{NC} \end{aligned}$ | $\begin{aligned} & 76^{(3)} \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & 109^{(3)} \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & 121^{(3)} \\ & \text { NC } \end{aligned}$ | $\begin{gathered} 159^{(3)} \\ \mathrm{NC} \end{gathered}$ | $\begin{aligned} & 189^{(3)} \\ & \mathrm{NC} \end{aligned}$ | $\begin{aligned} & 66^{(3)} \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & \mathrm{C7}^{(3)} \\ & \mathrm{NC} \end{aligned}$ |
|  | 1/0152 | 1/0202 | 1/0302 |  |  |  |  |  |  | 190 | 65 | B6 |
| 1/O103 | I/O153 | 1/0203 | 1/O303 |  |  |  | 117 | 129 | 167 | 191 | 64 | A6 |
| $1 / 0104{ }^{(3)}$ | 1/0154 | 1/0204 | 1/0304 |  |  |  |  | 130 | 168 | 192 | 63 | D8 |
|  |  |  | 1/0305 |  |  |  |  |  |  |  |  | C8 |
|  |  |  | 1/O306 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.
3. Shared with TSTCLK. No Connect.

AT40K/AT40KLV Series FPGA

| AT40K05 AT40K05LV | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Top Side (Right to Left) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{gathered} 100 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
|  |  |  | 1/O307 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O308 |  |  |  |  |  |  |  |  |  |
|  | 1/O155 | 1/O205 | 1/O309 |  |  |  |  |  | 169 | 193 | 62 | B7 |
|  | I/O156 | 1/O206 | 1/O310 |  |  |  |  |  | 170 | 194 | 61 | A7 |
|  |  | 1/O207 | 1/O311 |  |  |  |  |  |  | 195 | 60 | D9 |
|  |  | 1/O208 | 1/O312 |  |  |  |  |  |  |  | 59 | C9 |
| GND | GND | GND | GND |  |  |  | 118 | 131 | 171 | 196 | 58 | GND ${ }^{(1)}$ |
| I/O105 | I/O157 | I/O209 | I/O313 |  |  |  | 119 | 132 | 172 | 197 | 57 | B8 |
| I/O106 | I/O158 | I/O210 | I/O314 |  |  |  | 120 | 133 | 173 | 198 | 56 | D10 |
|  | I/O159 | 1/O211 | 1/O315 |  |  |  |  |  |  | 199 | 55 | C10 |
|  | I/O160 | 1/O212 | 1/O316 |  |  |  |  |  |  | 200 | 54 | B9 |
|  | VCC | VCC | VCC |  |  |  |  |  |  | 201 | 52 | VCC ${ }^{(1)}$ |
|  |  | I/O213 | 1/O317 |  |  |  |  |  |  |  | 51 | A9 |
|  |  | I/O214 | 1/O318 |  |  |  |  |  |  |  | 50 | D11 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O319 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O320 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O321 |  |  |  |  |  |  |  |  | C11 |
|  |  |  | 1/O322 |  |  |  |  |  |  |  |  | B10 |
|  |  | 1/O215 | I/O323 |  |  |  |  |  |  |  | 49 | B11 |
|  |  | 1/O216 | 1/O324 |  |  |  |  |  |  |  | 48 | A11 |
|  |  | GND | GND |  |  |  |  |  |  |  |  | GND ${ }^{(1)}$ |
|  |  |  | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
| $\begin{gathered} \text { I/O107 } \\ \text { (A4) } \end{gathered}$ | I/O161 <br> (A4) | $\begin{gathered} \text { I/O217 } \\ \text { (A4) } \end{gathered}$ | $\begin{aligned} & \text { I/O325 } \\ & \text { (A4) } \end{aligned}$ | 81 | 85 | 82 | 121 | 134 | 174 | 202 | 47 | D12 |
| I/O108 <br> (A5) | $\begin{aligned} & \text { I/O162 } \\ & \text { (A5) } \end{aligned}$ | $\begin{gathered} \text { I/O218 } \\ \text { (A5) } \end{gathered}$ | $\begin{aligned} & \text { I/O326 } \\ & \text { (A5) } \end{aligned}$ | 82 | 86 | 83 | 122 | 135 | 175 | 203 | 46 | C12 |
|  | 1/O163 | 1/O219 | 1/O327 |  |  |  |  |  | 176 | 205 | 45 | B12 |
|  | 1/O164 | 1/O220 | 1/O328 |  |  |  |  | 136 | 177 | 206 | 44 | A12 |
| 1/O109 | 1/O165 | 1/O221 | 1/O329 |  | 87 | 84 | 123 | 137 | 178 | 207 | 43 | C13 |
| I/O110 | I/O166 | 1/O222 | 1/O330 |  | 88 | 85 | 124 | 138 | 179 | 208 | 42 | B13 |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O331 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O332 |  |  |  |  |  |  |  |  |  |
|  |  |  | I/O333 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O334 |  |  |  |  |  |  |  |  |  |
| $\begin{gathered} \text { I/O111 } \\ (\mathrm{A} 6) \end{gathered}$ | $\begin{aligned} & \text { I/O167 } \\ & \text { (A6) } \end{aligned}$ | $\begin{gathered} \text { I/O223 } \\ \text { (A6) } \end{gathered}$ | $\begin{gathered} \text { I/O335 } \\ \text { (A6) } \end{gathered}$ | 83 | 89 | 86 | 125 | 139 | 180 | 209 | 41 | A13 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.
3. Shared with TSTCLK. No Connect.

| $\begin{gathered} \text { AT40K05 } \\ \text { AT40K05LV } \end{gathered}$ | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{aligned} & \text { AT40K20 } \\ & \text { AT40K20LV } \end{aligned}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Top Side (Right to Left) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{gathered} 100 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{gathered} 160 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
| $\begin{gathered} \text { I/O112 } \\ (\mathrm{A} 7) \end{gathered}$ | I/O168 (A7) | $\begin{gathered} \mathrm{I} / \mathrm{O} 224 \\ \text { (A7) } \end{gathered}$ | $\begin{gathered} \text { I/O336 } \\ \text { (A7) } \end{gathered}$ | 84 | 90 | 87 | 126 | 140 | 181 | 210 | 40 | B14 |
| GND | GND | GND | GND | 1 | 91 | 88 | 127 | 141 | 182 | 211 | 39 | GND ${ }^{(1)}$ |
| VCC | VCC | VCC | VCC | 2 | 92 | 89 | 128 | 142 | 183 | 212 | 38 | VCC ${ }^{(1)}$ |
| $\begin{gathered} \text { I/O113 } \\ \text { (A8) } \end{gathered}$ | I/O169 <br> (A8) | $\begin{gathered} \text { I/O225 } \\ \text { (A8) } \end{gathered}$ | $\begin{gathered} \text { I/O337 } \\ \text { (A8) } \end{gathered}$ | 3 | 93 | 90 | 129 | 143 | 184 | 213 | 37 | D14 |
| $\begin{aligned} & \text { I/O114 } \\ & \text { (A9) } \end{aligned}$ | $\begin{aligned} & \text { I/O170 } \\ & \text { (A9) } \end{aligned}$ | $\begin{gathered} \text { I/O226 } \\ \text { (A9) } \end{gathered}$ | $\begin{aligned} & \text { I/O338 } \\ & \text { (A9) } \end{aligned}$ | 4 | 94 | 91 | 130 | 144 | 185 | 214 | 36 | C14 |
|  |  |  | 1/0339 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O340 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O341 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O342 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
| 1/0115 | 1/O171 | 1/O227 | 1/0343 |  | 95 | 92 | 131 | 145 | 186 | 215 | 35 | A15 |
| 1/O116 | I/O172 | 1/O228 | I/O344 |  | 96 | 93 | 132 | 146 | 187 | 216 | 34 | B15 |
|  | 1/O173 | 1/O229 | 1/0345 |  |  |  |  |  | 188 | 217 | 33 | C15 |
|  | I/O174 | I/O230 | 1/0346 |  |  |  |  |  | 189 | 218 | 32 | D15 |
| $\begin{gathered} \text { I/O117 } \\ (\mathrm{A} 10) \end{gathered}$ | $\begin{gathered} \text { I/O175 } \\ \text { (A10) } \end{gathered}$ | $\begin{gathered} \text { I/O231 } \\ \text { (A10) } \\ \hline \end{gathered}$ | $\begin{gathered} \text { I/O347 } \\ \text { (A10) } \end{gathered}$ | 5 | 97 | 94 | 133 | 147 | 190 | 220 | 31 | A16 |
| 1/O118 <br> (A11) | $\begin{gathered} \text { I/O176 } \\ \text { (A11) } \end{gathered}$ | $\begin{gathered} \text { I/O232 } \\ (\mathrm{A} 11) \end{gathered}$ | $\begin{gathered} \text { I/O348 } \\ \text { (A11) } \end{gathered}$ | 6 | 98 | 95 | 134 | 148 | 191 | 221 | 30 | B16 |
|  |  |  | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | GND | GND |  |  |  |  |  |  |  |  | GND ${ }^{(1)}$ |
|  |  | 1/O233 | 1/O349 |  |  |  |  |  |  |  | 29 | C16 |
|  |  | 1/O234 | 1/O350 |  |  |  |  |  |  |  | 28 | B17 |
|  |  |  | 1/O351 |  |  |  |  |  |  |  |  | D16 |
|  |  |  | 1/O352 |  |  |  |  |  |  |  |  | A18 |
|  |  |  | 1/O353 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O354 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  | 1/0235 | I/O355 |  |  |  |  |  |  |  | 27 | C17 |
|  |  | 1/O236 | 1/O356 |  |  |  |  |  |  |  | 26 | B18 |
|  | VCC | VCC | VCC |  |  |  |  |  |  | 222 | 25 | VCC ${ }^{(1)}$ |
|  | 1/O177 | 1/0237 | 1/0357 |  |  |  |  |  |  | 223 | 23 | C18 |
|  | 1/O178 | 1/O238 | 1/O358 |  |  |  |  |  |  | 224 | 22 | D17 |
| 1/O119 | 1/O179 | 1/O239 | 1/O359 |  |  |  | 135 | 149 | 192 | 225 | 21 | A20 |
| 1/O120 | 1/O180 | 1/0240 | 1/0360 |  |  |  | 136 | 150 | 193 | 226 | 20 | B19 |
| GND | GND | GND | GND |  |  |  | 137 | 151 | 194 | 227 | 19 | GND ${ }^{(1)}$ |
|  |  | 1/O241 | 1/0361 |  |  |  |  |  |  |  | 18 | C19 |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.
3. Shared with TSTCLK. No Connect

AT40K/AT40KLV Series FPGA

| AT40K05 AT40K05LV | $\begin{gathered} \text { AT40K10 } \\ \text { AT40K10LV } \end{gathered}$ | $\begin{gathered} \text { AT40K20 } \\ \text { AT40K20LV } \end{gathered}$ | $\begin{gathered} \text { AT40K40 } \\ \text { AT40K40LV } \end{gathered}$ | Top Side (Right to Left) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 I/O | 192 I/O | 256 I/O | 384 I/O | $\begin{gathered} 84 \\ \text { PLCC } \end{gathered}$ | $\begin{aligned} & 100 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 100 \\ \text { TQFP } \end{gathered}$ | $\begin{gathered} 144 \\ \text { LQFP } \end{gathered}$ | $\begin{aligned} & 160 \\ & \text { PQFP } \end{aligned}$ | $\begin{gathered} 208 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 240 \\ \text { PQFP } \end{gathered}$ | $\begin{gathered} 304 \\ \text { PQFP }^{(2)} \end{gathered}$ | $\begin{gathered} 352 \\ \text { SBGA }^{(2)} \end{gathered}$ |
|  |  | 1/O242 | 1/O362 |  |  |  |  |  |  |  | 17 | D18 |
|  | I/O181 | 1/O243 | 1/O363 |  |  |  |  |  | 195 | 228 | 16 | A21 |
|  | I/O182 | I/O244 | 1/O364 |  |  |  |  |  | 196 | 229 | 15 | B20 |
|  |  |  | 1/O365 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O366 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O367 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O368 |  |  |  |  |  |  |  |  |  |
| I/O121 | I/O183 | 1/O245 | 1/O369 |  |  |  |  | 152 | 197 | 230 | 14 | C20 |
| I/O122 | I/O184 | I/O246 | 1/O370 |  |  |  |  | 153 | 198 | 231 | 13 | B21 |
| $\begin{aligned} & \text { I/O123 } \\ & \text { (A12) } \end{aligned}$ | $\begin{gathered} \text { I/O185 } \\ (\mathrm{A} 12) \end{gathered}$ | $\begin{gathered} \text { I/O247 } \\ (\mathrm{A} 12) \end{gathered}$ | $\begin{gathered} \text { I/O371 } \\ (\mathrm{A} 12) \end{gathered}$ | 7 | 99 | 96 | 138 | 154 | 199 | 232 | 12 | B22 |
| I/O124 <br> (A13) | I/O186 <br> (A13) | $\begin{gathered} \text { I/O248 } \\ (\mathrm{A} 13) \end{gathered}$ | $\begin{gathered} \text { I/O372 } \\ \text { (A13) } \end{gathered}$ | 8 | 100 | 97 | 139 | 155 | 200 | 233 | 10 | C21 |
|  |  | GND | GND |  |  |  |  |  |  |  |  | GND ${ }^{(1)}$ |
|  |  | VCC | VCC |  |  |  |  |  |  |  |  | VCC ${ }^{(1)}$ |
|  |  | 1/O249 | 1/O373 |  |  |  |  |  |  |  | 9 | D20 |
|  |  | 1/O250 | 1/O374 |  |  |  |  |  |  |  | 8 | A23 |
|  |  |  | 1/O375 |  |  |  |  |  |  |  |  | A24 |
|  |  |  | 1/O376 |  |  |  |  |  |  |  |  | B23 |
|  |  |  | 1/O377 |  |  |  |  |  |  |  |  |  |
|  |  |  | 1/O378 |  |  |  |  |  |  |  |  |  |
|  |  |  | GND |  |  |  |  |  |  |  |  |  |
|  | 1/O187 | 1/0251 | 1/O379 |  |  |  |  |  |  | 234 | 7 | D21 |
|  | 1/O188 | 1/0252 | 1/O380 |  |  |  |  |  |  | 235 | 6 | C22 |
| 1/O125 | 1/O189 | 1/0253 | 1/O381 |  |  |  | 140 | 156 | 201 | 236 | 5 | B24 |
| I/O126 | 1/O190 | 1/O254 | 1/0382 |  |  |  | 141 | 157 | 202 | 237 | 4 | C23 |
| $\begin{gathered} \text { I/O127 } \\ (\mathrm{A} 14) \end{gathered}$ | I/O191 <br> (A14) | $\begin{gathered} \text { I/O255 } \\ (\mathrm{A} 14) \end{gathered}$ | I/O383 <br> (A14) | 9 | 1 | 98 | 142 | 158 | 203 | 238 | 3 | D22 |
| I/O128, GCK8 (A15) | I/O192, GCK8 (A15) | I/O256, GCK8 (A15) | 1/O384, GCK8 (A15) | 10 | 2 | 99 | 143 | 159 | 204 | 239 | 2 | C24 |
| VCC | VCC | VCC | VCC | 11 | 3 | 100 | 144 | 160 | 205 | 240 | 1 | $\mathrm{VCC}^{(1)}$ |

Notes: 1. Pads labeled GND or VCC are internally bonded to Ground or VCC planes within the package. They have no direct connection to any specific package pin.
2. This package has an inverted die.
3. Shared with TSTCLK. No Connect.

Power and Ground Pinouts for 352 SBGA ${ }^{(1)}$

| VCC Pins |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A10 | A17 | B2 | B25 | D7 | D13 | D19 |  |
| G23 | H4 | K1 | K26 | N23 | P4 | U1 |  |
| U26 | W23 | Y4 | AC8 | AC14 | AC20 | AE2 |  |
| AE25 | AF10 | AF17 |  |  |  |  |  |
| A1 | A2 | A5 | A8 | A14 | A19 | A22 |  |
| A25 | A26 | B1 | B26 | E1 | E26 | H1 |  |
| H26 | N1 | P26 | W1 | W26 | AB1 | AB26 |  |
| AE1 | AE26 | AF1 | AF2 | AF5 | AF8 | AF13 |  |
| AF19 | AF22 | AF25 | AF26 |  |  |  |  |

Note: 1. In SBGA packages, Power and Ground pins do not connect directly to die. They connect to Power and Ground planes inside the package.

## Part/Package Availability and User I/O Counts (including Dual-function Pins)

| Package $^{(1)}$ | AT40K05/AT40K05LV | AT40K10/AT40K10LV | AT40K20/AT40K20LV | AT40K40/AT40K40LV |
| :--- | :---: | :---: | :---: | :---: |
| 84 PLCC | 62 | 62 | 62 | - |
| 100 PQFP | 78 | 78 | 77 | - |
| 100 TQFP | 78 | 78 | 78 | - |
| 144 LQFP | 114 | 114 | 114 | 114 |
| 160 PQFP | 128 | 130 | 130 | - |
| 208 PQFP | 128 | 161 | 161 | 193 |
| 240 PQFP | - | - | - | 161 |
| 304 PQFP | - | - | 256 |  |
| 352 SBGA | - |  | 289 |  |

Note: 1. Devices in same package are pin-to-pin compatible.

| Package Type |  |
| :--- | :--- |
| 84J | 84-lead, Plastic J-leaded Chip Carrier (PLCC) |
| 100Q4 | 100-lead, Plastic Quad Flat Package (PQFP) |
| 100T1 | 100-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP) |
| 144L1 | 144-lead, Low-profile (1.4 mm) Plastic Quad Flat Package (LQFP) |
| 160Q1 | 160-lead, Plastic Quad Flat Package (PQFP) |
| 208Q1 | 208-lead, Plastic Quad Flat Package (PQFP) |
| 240Q1 | 240-lead, Plastic Quad Flat Package (PQFP) |
| 304Q1 | 304-lead, Plastic Quad Flat Package (PQFP) |
| 352C1 | 252-ball, Enhanced, Low-profile Square Ball Grid Array Package (SBGA) |

53

## AT40K05/AT40K05LV Ordering Information

| Usable Gates | Operating Voltage | Speed Grade (ns) | Ordering Code | Package | Operation Range ${ }^{(1)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 5,000-10,000 | 5.0 V | 2 | AT40K05-2AJC <br> AT40K05-2AQC <br> AT40K05-2RQC <br> AT40K05-2BQC <br> AT40K05-2CQC <br> AT40K05-2DQC | $\begin{aligned} & \hline \text { 84J } \\ & \text { 100T1 } \\ & \text { 100Q4 } \\ & \text { 144L1 } \\ & \text { 160Q1 } \\ & \text { 208Q1 } \end{aligned}$ | Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $70^{\circ} \mathrm{C}$ ) |
| 5,000-10,000 | 5.0 V | 2 | AT40K05-2AJI <br> AT40K05-2AQI <br> AT40K05-2RQI <br> AT40K05-2BQI <br> AT40K05-2CQI <br> AT40K05-2DQI | 84J <br> 100T1 <br> 100Q4 <br> 144L1 <br> 160Q1 <br> 208Q1 | $\begin{gathered} \text { Industrial } \\ \left(-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C}\right) \end{gathered}$ |
| 5,000-10,000 | 3.3 V | 3 | AT40K05LV-3AJC <br> AT40K05LV-3AQC <br> AT40K05LV-3RQC <br> AT40K05LV-3BQC <br> AT40K05LV-3CQC <br> AT40K05LV-3DQC | 84J <br> 100T1 <br> 100Q4 <br> 144L1 <br> 160Q1 <br> 208Q1 | Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $70^{\circ} \mathrm{C}$ ) |
| 5,000-10,000 | 3.3 V | 3 | AT40K05LV-3AJI <br> AT40K05LV-3AQI <br> AT40K05LV-3RQI <br> AT40K05LV-3BQI <br> AT40K05LV-3CQI <br> AT40K05LV-3DQI | $\begin{aligned} & \hline \text { 84J } \\ & \text { 100T1 } \\ & \text { 100Q4 } \\ & \text { 144L1 } \\ & \text { 160Q1 } \\ & \text { 208Q1 } \end{aligned}$ | $\begin{gathered} \text { Industrial } \\ \left(-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C}\right) \end{gathered}$ |

Note: 1. For military parts, contact Atmel at fpga@atmel.com.

## AT40K10/AT40K10LV Ordering Information

| Usable Gates | Operating Voltage | Speed Grade (ns) | Ordering Code | Package | Operation Range ${ }^{(1)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 10,000-20,000 | 5.0 V | 2 | AT40K10-2AJC <br> AT40K10-2AQC <br> AT40K10-2RQC <br> AT40K10-2BQC <br> AT40K10-2CQC <br> AT40K10-2DQC | $\begin{aligned} & \hline \text { 84J } \\ & \text { 100T1 } \\ & \text { 100Q4 } \\ & \text { 144L1 } \\ & \text { 160Q1 } \\ & \text { 208Q1 } \end{aligned}$ | Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$ |
| 10,000-20,000 | 5.0 V | 2 | AT40K10-2AJI <br> AT40K10-2AQI <br> AT40K10-2RQI <br> AT40K10-2BQI <br> AT40K10-2CQI <br> AT40K10-2DQI | 84J <br> 100T1 <br> 100Q4 <br> 144L1 <br> 160Q1 <br> 208Q1 | $\begin{gathered} \text { Industrial } \\ \left(-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C}\right) \end{gathered}$ |
| 10,000-20,000 | 3.3 V | 3 | AT40K10LV-3AJC <br> AT40K10LV-3AQC <br> AT40K10LV-3RQC <br> AT40K10LV-3BQC <br> AT40K10LV-3CQC <br> AT40K10LV-3DQC | 84J <br> 100T1 <br> 100Q4 <br> 144L1 <br> 160Q1 <br> 208Q1 | Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$ |
| 10,000-20,000 | 3.3 V | 3 | AT40K10LV-3AJI <br> AT40K10LV-3AQI <br> AT40K10LV-3RQI <br> AT40K10LV-3BQI <br> AT40K10LV-3CQI <br> AT40K10LV-3DQI | $\begin{aligned} & \hline \text { 84J } \\ & \text { 100T1 } \\ & \text { 100Q4 } \\ & \text { 144L1 } \\ & \text { 160Q1 } \\ & \text { 208Q1 } \end{aligned}$ | $\begin{gathered} \text { Industrial } \\ \left(-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C}\right) \end{gathered}$ |

Note: 1. For military parts, contact Atmel at fpga@atmel.com.

## AT40K20/AT40K20LV Ordering Information

| Usable Gates | Operating Voltage | Speed Grade (ns) | Ordering Code | Package | Operation Range ${ }^{(1)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 20,000-30,000 | 5.0 V | 2 | AT40K20-2AJC | 84J | Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$ |
|  |  |  | AT40K20-2AQC | 100T1 |  |
|  |  |  | AT40K20-2RQC | 100Q4 |  |
|  |  |  | AT40K20-2BQC | 144L1 |  |
|  |  |  | AT40K20-2CQC | 160Q1 |  |
|  |  |  | AT40K20-2DQC | 208Q1 |  |
|  |  |  | AT40K20-2EQC | 240Q1 |  |
| 20,000-30,000 | 5.0V | 2 | AT40K20-2AJI | 84J | $\begin{gathered} \text { Industrial } \\ \left(-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C}\right) \end{gathered}$ |
|  |  |  | AT40K20-2AQI | 100T1 |  |
|  |  |  | AT40K20-2RQI | 100Q4 |  |
|  |  |  | AT40K20-2BQI | 144L1 |  |
|  |  |  | AT40K20-2CQI | 160Q1 |  |
|  |  |  | AT40K20-2DQI | 208Q1 |  |
|  |  |  | AT40K20-2EQI | 240Q1 |  |
| 20,000-30,000 | 3.3 V | 3 | AT40K20LV-3AJC | 84J | Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$ |
|  |  |  | AT40K20LV-3AQC | 100T1 |  |
|  |  |  | AT40K20LV-3RQC | 100Q4 |  |
|  |  |  | AT40K20LV-3BQC | 144L1 |  |
|  |  |  | AT40K20LV-3CQC | 160Q1 |  |
|  |  |  | AT40K20LV-3DQC | 208Q1 |  |
|  |  |  | AT40K20LV-2EQC | 240Q1 |  |
| 20,000-30,000 | 3.3 V | 3 | AT40K20LV-3AJI | 84J | Industrial ( $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ) |
|  |  |  | AT40K20LV-3AQI | 100T1 |  |
|  |  |  | AT40K20LV-3RQI | 100Q4 |  |
|  |  |  | AT40K20LV-3BQI | 144L1 |  |
|  |  |  | AT40K20LV-3CQI | 160Q1 |  |
|  |  |  | AT40K20LV-3DQI | 208Q1 |  |
|  |  |  | AT40K20LV-2EQI | 240Q1 |  |

Note:

1. For military parts, contact Atmel at fpga@atmel.com

## AT40K40/AT40K40LV Ordering Information

| Usable Gates | Operating Voltage | Speed Grade (ns) | Ordering Code | Package | Operation Range ${ }^{(1)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 40,000-50,000 | 5.0 V | 2 | AT40K40-2BQC AT40K40-2DQC AT40K40-2EQC AT40K40-2FQC AT40K40-2BGC | $\begin{aligned} & \text { 144Q1 } \\ & \text { 208Q1 } \\ & \text { 240Q1 } \\ & \text { 304Q1 } \\ & \text { 352C1 } \end{aligned}$ | Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$ |
| 40,000-50,000 | 5.0V | 2 | AT40K40-2BQI AT40K40-2DQI AT40K40-2EQI AT40K40-2FQI AT40K40-2BGI | $\begin{aligned} & \text { 144Q1 } \\ & \text { 208Q1 } \\ & \text { 240Q1 } \\ & \text { 304Q1 } \\ & \text { 352C1 } \end{aligned}$ | $\begin{gathered} \text { Industrial } \\ \left(-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C}\right) \end{gathered}$ |
| 40,000-50,000 | 3.3 V | 3 | AT40K40LV-2BQC <br> AT40K40LV-2DQC <br> AT40K40LV-2EQC <br> AT40K40LV-2FQC <br> AT40K40LV-2BGC | $\begin{aligned} & \text { 144Q1 } \\ & \text { 208Q1 } \\ & \text { 240Q1 } \\ & \text { 304Q1 } \\ & \text { 352C1 } \end{aligned}$ | Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$ |
| 40,000-50,000 | 3.3 V | 3 | AT40K40LV-2BQI <br> AT40K40LV-2DQI <br> AT40K40LV-2EQI <br> AT40K40LV-2FQI <br> AT40K40LV-2BGI | $\begin{aligned} & \text { 144Q1 } \\ & \text { 208Q1 } \\ & \text { 240Q1 } \\ & \text { 304Q1 } \\ & \text { 352C1 } \end{aligned}$ | $\begin{gathered} \text { Industrial } \\ \left(-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C}\right) \end{gathered}$ |

Note:

1. For military parts, contact Atmel at fpga@ atmel.com.

## Packaging Information

## 84J - PLCC



## 100T1－TQFP



Top View



Bottom View

COMMON DIMENSIONS
（Unit of Measure $=\mathrm{mm}$ ）

| SYMBOL | MIN | NOM | MAX | NOTE |
| :---: | :---: | :---: | :---: | :---: |
| A1 | 0.05 |  | 0.15 | 6 |
| A2 | 0.95 | 1.00 | 1.05 |  |
| D | 16.00 BSC |  |  |  |
| D1 | 14.00 BSC |  |  | 2,3 |
| E | 16.00 BSC |  |  |  |
| E1 | 14.00 BSC |  |  | 2,3 |
| e | 0.50 BSC |  |  |  |
| b | 0.17 | 0.22 | 0.27 | 4,5 |
| L1 | 1.00 REF |  |  |  |

Notes：1．This drawing is for general information only．Refer to JEDEC Drawing MO－153，Variation AA，for proper dimensions，tolerances， datums，etc．
2．The top package body size may be smaller than the bottom package size by as much as 0.15 mm ．
3．Dimensions D1 and E1 do not include mold protrusions．Allowable protrusion is 0.25 mm per side．D1 and E1 are maximum plastic body size dimensions，including mold mismatch．
4．Dimension b does not include Dambar protrusion．Allowable Dambar protrusion shall not cause the lead width to exceed the maximum b dimension by more than 0.08 mm ．Dambar cannot be located on the lower radius or the foot．Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 and 0.5 mm pitch packages．
5．These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip．
6．A1 is defined as the distance from the seating place to the lowest point on the package body．
11／30／01

| 2325 Orchard Parkway San Jose，CA 95131 | TITLE <br> 100T1，100－lead（ $14 \times 14 \times 1.0 \mathrm{~mm}$ Body），Thin Plastic Quad Flat Pack（TQFP） | DRAWING NO． 100T1 | $\begin{gathered} \text { REV. } \\ \text { A } \end{gathered}$ |
| :---: | :---: | :---: | :---: |

100Q4 - PQFP
COMMON DIMENSIONS
(Unit of Measure $=\mathrm{mm}$ )

| SYMBOL | MIN | NOM | MAX | NOTE |
| :--- | :---: | :---: | :---: | :---: |
| A1 | 0.25 | - | 0.50 | 5 |
| A2 | 2.50 | 2.70 | 2.90 |  |
| D | 23.20 BSC |  |  | 2 |
| D1 | 20.00 BSC |  |  | 3 |
| E | 17.20 BSC |  |  | 2 |
| E1 | 14.00 BSC |  |  | 3 |
| e | 0.65 BSC |  |  |  |
| b | 0.22 |  | 0.40 | 4 |
| L1 | 1.60 REF |  |  |  |

. A1 is defined as the distance from the seating plane to the lowest

| 2325 Orchard Parkway <br> San Jose, CA 95131 | ```TITLE 100Q4, 100-lead, 14 x 20 mm Body, 3.2 Form Opt., Plastic Quad Flat Pack (PQFP)``` | DRAWING NO. 100Q4 | $\begin{gathered} \text { REV. } \\ \text { A } \end{gathered}$ |
| :---: | :---: | :---: | :---: |

## 144L1 - LQFP


Top View



Bottom View

COMMON DIMENSIONS
(Unit of Measure = mm)

| SYMBOL | MIN | NOM | MAX | NOTE |
| :---: | :---: | :---: | :---: | :---: |
| A1 | 0.05 |  | 0.15 | 6 |
| A2 | 1.35 | 1.40 | 1.45 |  |
| D | 22.00 BSC |  |  |  |
| D1 | 20.00 BSC |  |  | 2,3 |
| E | 22.00 BSC |  |  |  |
| E1 | 20.00 BSC |  |  | 2,3 |
| e | 0.50 BSC |  |  |  |
| b | 0.17 | 0.22 | 0.27 | 4,5 |
| L1 | 1.00 REF |  |  |  |

Notes: 1. This drawing is for general information only; refer to JEDEC Drawing MS-026 for additional information.
2. The top package body size may be smaller than the bottom package size by as much as 0.15 mm .
3. Dimensions D1 and E1 do not include mold protrusions. Allowable protrusion is 0.25 mm per side. D1 and E1 are maximum plastic body size dimensions including mold mismatch.
4. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall not cause the lead width to exceed the maximum b dimension by more than 0.08 mm . Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 and 0.5 mm pitch packages.
5. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
6. A1 is defined as the distance from the seating place to the lowest point on the package body.

11/30/01

| 2325 Orchard Parkway San Jose, CA 95131 | TITLE <br> 144L1, 144-lead ( $20 \times 20 \times 1.4$ mm Body), Low Profile Plastic Quad Flat Pack (LQFP) | DRAWING NO. <br> 144L1 | $\begin{gathered} \text { REV. } \\ \mathrm{A} \end{gathered}$ |
| :---: | :---: | :---: | :---: |

## 160Q1 - PQFP

3/28/02

| 2325 Orchard Parkway <br> San Jose, CA 95131 | TITLE <br> 160Q1, 160-lead, $28 \times 28$ mm Body, 3.2 Form Opt., <br> Plastic Quad Flat Pack (PQFP) | DRAWING NO. 160Q1 | $\begin{gathered} \mathrm{REV} . \\ \mathrm{A} \end{gathered}$ |
| :---: | :---: | :---: | :---: |

## 208Q1 - TQFP


COMMON DIMENSIONS
(Unit of Measure = mm)

| SYMBOL | MIN | NOM | MAX | NOTE |
| :---: | :---: | :---: | :---: | :---: |
| A1 | 0.25 |  | 0.50 |  |
| A2 | 3.20 | 3.40 | 3.60 |  |
| D | 30.60 BSC |  |  |  |
| D1 | 28.00 BSC |  |  | 2,3 |
| E | 30.60 BSC |  |  |  |
| E1 | 28.00 BSC |  |  | 2,3 |
| e | 0.50 BSC |  |  |  |
| b | 0.17 |  | 0.27 | 4 |
| L1 | 1.30 REF |  |  |  |

Notes: 1. This drawing is for general information only; refer to JEDEC Drawing MO-153, Variation AA, for proper dimensions, tolerances, datums, etc. 2. The top package body size may be smaller than the bottom package size by as much as 0.15 mm .
3. Dimensions D1 and E1 do not include mold protrusions. Allowable protrusion is 0.25 mm per side. D1 and E1 are maximum plastic body size dimensions including mold mismatch.
4. Dimension $b$ does not include Dambar protrusion. Allowable Dambar protrusion shall not cause the lead width to exceed the maximum $b$ dimension by more than 0.08 mm . Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm .

| 2325 Orchard Parkway San Jose, CA 95131 | TITLE <br> 208Q1, 208-lead ( $28 \times 28$ mm Body, 2.6 Form Opt.), <br> Plastic Quad Flat Pack (PQFP) | DRAWING NO. 208Q1 | $\begin{aligned} & \text { REV. } \\ & \text { A } \end{aligned}$ |
| :---: | :---: | :---: | :---: |

## 240Q1 - PQFP



Top View


Side View

Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MS-029, Variation GA, for additional information.
2. All dimensioning and tolerancing conforms to ASME Y14.5M-1994.
3. To be determined at seating plane.
4. Dimensions D1 and E1 do not include mold protrusions. Allowable protrusion is 0.25 mm per side. D1 and E1 are maximum plastic body size dimensions including mold mismatch. Dimensions D1 and E1 shall be determined at datum plane.
5. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall not cause the lead width to exceed the maximum b dimension by more than 0.08 mm . Dambar cannot be located on the lower radius or the foot. The minimum space between protrusion and an adjacent lead shall not be less than 0.07 mm .


Bottom View

COMMON DIMENSIONS
(Unit of Measure $=\mathrm{mm}$ )

| SYMBOL | MIN | NOM | MAX | NOTE |
| :--- | :---: | :---: | :---: | :---: |
| A1 | 0.25 | - | 0.50 |  |
| A2 | 3.20 | 3.40 | 3.60 |  |
| D | 34.60 BSC |  |  | 3 |
| D1 | 32.00 BSC |  |  | 2,4 |
| E | 34.60 BSC |  |  | 3 |
| E1 | 32.00 BSC |  |  | 2,4 |
| e | 0.50 BSC |  |  |  |
| b | 0.17 | - | 0.27 | 5 |
| L1 | 1.30 REF |  |  |  |


| 2325 Orchard Parkway <br> San Jose, CA 95131 | ```TITLE 240Q1, 240-lead, \(32 \times 32 \mathrm{~mm}\) Body, 2.6 Form Opt., Plastic Quad Flat Pack (PQFP)``` | DRAWING NO. 240Q1 | $\begin{aligned} & \text { REV. } \\ & \text { A } \end{aligned}$ |
| :---: | :---: | :---: | :---: |

## 304Q1 - PQFP



Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MS-029, Variation JA, for additional information.
2. All dimensioning and tolerancing conforms to ASME Y14.5M-1994.
3. To be determined at seating plane.
4. Dimensions D1 and E1 do not include mold protrusions. Allowable protrusion is 0.25 mm per side. D1 and E1 are maximum plastic body size dimensions including mold mismatch. Dimensions D1 and E1 shall be determined at Datum plane.
5. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall not cause the lead width to exceed the maximum b dimension by more than 0.08 mm . Dambar can not be located on the lower radius or the foot. The minimum space between protrusion and an adjacent


COMMON DIMENSIONS
(Unit of Measure $=\mathrm{mm}$ )

| SYMBOL | MIN | NOM | MAX | NOTE |
| :--- | :---: | :---: | :---: | :---: |
| A1 | 0.25 | - | 0.50 |  |
| A2 | 3.55 | 3.80 | 4.05 |  |
| D | 42.60 BSC |  |  | 3 |
| D1 | 40.00 BSC |  |  | 2,4 |
| E | 42.60 BSC |  |  | 3 |
| E1 | 40.00 BSC |  |  | 2,4 |
| e | 0.50 BSC |  |  |  |
| b | 0.17 | - | 0.27 | 5 |
| L1 | 1.30 REF |  |  |  | lead shall not be less than 0.07 mm .

## 3/29/02

| 2325 Orchard Parkway <br> San Jose, CA 95131 | ```TITLE 304Q1, 304-lead, 40 x 40 mm Body, 2.6 Form Opt., Plastic Quad Flat Pack (PQFP)``` | DRAWING NO. 304Q1 | $\begin{gathered} \text { REV. } \\ \text { A } \end{gathered}$ |
| :---: | :---: | :---: | :---: |

## $352 C 1$ - SBGA



Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-192, Variation BAR-2, for additional information.
2. JEDEC variations are based on fully populated ball arrays. Arrays can be depopulated as desired by removing balls from the fully populated array.

COMMON DIMENSIONS
(Unit of Measure $=\mathrm{mm}$ )

| SYMBOL | MIN | NOM | MAX | NOTE |
| :---: | :---: | :---: | :---: | :---: |
| D | 35.0 BSC |  |  |  |
| E | 35.0 BSC |  |  |  |
| Matrix Size | $26 \times 26$ |  |  |  |
| A | - | - | 1.70 |  |
| A1 | 0.35 | - | - |  |
| A2 | 0.25 | - | 1.10 |  |
| b $\varnothing$ | 0.60 | 0.75 | 0.90 |  |
| e | 1.27 BSC |  |  |  |


| 2325 Orchard Parkway <br> San Jose, CA 95131 | TITLE <br> 352C1, 352-ball, $35 \times 35$, Enhanced, Low-profile <br> Square Ball Grid Array Package (SBGA) | DRAWING NO. | REV. |
| :--- | :--- | :---: | :---: |

## Atmel Headquarters

Corporate Headquarters
2325 Orchard Parkway
San Jose, CA 95131
TEL 1(408) 441-0311
FAX 1(408) 487-2600
Europe
Atmel Sarl
Route des Arsenaux 41
Case Postale 80
CH-1705 Fribourg
Switzerland
TEL (41) 26-426-5555
FAX (41) 26-426-5500
Asia
Room 1219
Chinachem Golden Plaza
77 Mody Road Tsimhatsui
East Kowloon
Hong Kong
TEL (852) 2721-9778
FAX (852) 2722-1369
Japan
9F, Tonetsu Shinkawa BIdg.
1-24-8 Shinkawa
Chuo-ku, Tokyo 104-0033
Japan
TEL (81) 3-3523-3551
FAX (81) 3-3523-7581

## Atmel Operations

Memory<br>2325 Orchard Parkway<br>San Jose, CA 95131<br>TEL 1(408) 441-0311<br>FAX 1(408) 436-4314

Microcontrollers
2325 Orchard Parkway
San Jose, CA 95131
TEL 1(408) 441-0311
FAX 1(408) 436-4314
La Chantrerie
BP 70602
44306 Nantes Cedex 3, France
TEL (33) 2-40-18-18-18
FAX (33) 2-40-18-19-60
ASIC/ASSP/Smart Cards
Zone Industrielle
13106 Rousset Cedex, France
TEL (33) 4-42-53-60-00
FAX (33) 4-42-53-60-01
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906
TEL 1(719) 576-3300
FAX 1(719) 540-1759
Scottish Enterprise Technology Park
Maxwell Building
East Kilbride G750QR, Scotland
TEL (44) 1355-803-000
FAX (44) 1355-242-743

## RF/Automotive

Theresienstrasse 2
Postfach 3535
74025 Heilbronn, Germany
TEL (49) 71-31-67-0
FAX (49) 71-31-67-2340
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906
TEL 1(719) 576-3300
FAX 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/<br>High Speed Converters/RF Datacom<br>Avenue de Rochepleine<br>BP 123<br>38521 Saint-Egreve Cedex, France<br>TEL (33) 4-76-58-30-00<br>FAX (33) 4-76-58-34-80

## Atmel Programmable SLI Hotline <br> (408) 436-4119

Atmel Programmable SLI e-mail
fpga@atmel.com

## FAQ

Available on web site

## e-mail

literature@atmel.com
Web Site
http://www.atmel.com

## © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL ${ }^{\circledR}$ and Cache Logic ${ }^{\circledR}$ are the registered trademarks of Atmel. FreeRAM ${ }^{\text {TM }}$ and QuickChange are the trademarks of Atmel.
Concept ${ }^{\circledR}$, Verilog ${ }^{\circledR}$ and OrCAD ${ }^{\circledR}$ are the registered trademarks of Cadence Design Systems, Inc.; Mentor ${ }^{\circledR}$ and Veribest ${ }^{\circledR}$ are the registered trademarks of Mentor Graphics; Exemplar ${ }^{\text {rm }}$ is the trademark of Mentor Graphics; Synario ${ }^{\text {TM }}$ is the trademark of Data I/O Corporation; Synopsys ${ }^{\circledR}$ is the registered trademark of Synopsis, Inc.; Viewlogic ${ }^{\text {TM }}$ is the trademark of Viewlogic Systems, Inc.; Synplicity ${ }^{\circledR}$ is the registered trademark of Synplify, Inc. Printed on recycled paper. 0896C-FPGA-04/02

