# INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC01 2001 May 07



HILIP

# SAA7715H

| CONTEN         | ITS                                                                                         | 10               | SOFTWARE IN ROM DESCRIPTION                     |
|----------------|---------------------------------------------------------------------------------------------|------------------|-------------------------------------------------|
| 4              |                                                                                             | 10.1             | Audio dynamics compressor                       |
| 1              | FEATURES                                                                                    | 10.1.1           | Theory of operation                             |
| 1.1            | Hardware                                                                                    | 10.2             | Audio enhancer                                  |
| 1.2            | Possible firmware                                                                           | 10.2.1           | Theory of operation                             |
| 2              | APPLICATIONS                                                                                | 10.3             | Equalizer                                       |
| 3              | GENERAL DESCRIPTION                                                                         | 10.3.1           | General description                             |
| 4              | QUICK REFERENCE DATA                                                                        | 10.3.2           | Overview                                        |
| 5              | ORDERING INFORMATION                                                                        | 10.3.3<br>10.3.4 | Controls<br>Centre frequency                    |
| -              |                                                                                             | 10.3.5           | Gain                                            |
| 6              | BLOCK DIAGRAM                                                                               | 10.3.6           | Q                                               |
| 7              | PINNING                                                                                     | 10.3.7           | Hints and tips                                  |
| 8              | FUNCTIONAL DESCRIPTION                                                                      | 10.4             | Stereo spatializer                              |
| 8.1            | PLL division factors for different clock inputs                                             | 10.4.1           | Overview                                        |
| 8.2            | The word select PLL                                                                         | 10.4.2           | Controls                                        |
| 8.3            | The Filter Stream DAC (FSDAC)                                                               | 10.4.3           | Mix                                             |
| 8.3.1          | Interpolation filter                                                                        | 10.4.4           | Hints and tips                                  |
| 8.3.2          | Noise shaper                                                                                | 11               | LIMITING VALUES                                 |
| 8.3.3          | Function of pin POM                                                                         | 12               | THERMAL CHARACTERISTICS                         |
| 8.3.4<br>8.3.5 | Power off plop suppression<br>Pin VREFDA for internal reference                             | 13               | CHARACTERISTICS                                 |
| 8.3.6          | Supply of the analog outputs                                                                | 14               | I <sup>2</sup> S-BUS TIMING                     |
| 8.4            | External control pins                                                                       | 15               | I <sup>2</sup> C-BUS TIMING                     |
| 8.5            | Digital serial inputs/outputs and SPDIF inputs                                              | 16               | APPLICATION DIAGRAM                             |
| 8.5.1<br>8.5.2 | Digital serial inputs/outputs<br>SPDIF inputs                                               | 17               | PACKAGE OUTLINE                                 |
| 8.6            | I <sup>2</sup> C-bus interface (pins SCL and SDA)                                           | 18               | SOLDERING                                       |
| 8.7            | Reset                                                                                       | 18.1             | Introduction to soldering surface mount         |
| 8.8            | Power-down mode                                                                             | 10.1             | packages                                        |
| 8.9            | Power supply connection and EMC                                                             | 18.2             | Reflow soldering                                |
| 8.10           | Test mode connections (pins TSCAN, RTCB                                                     | 18.3             | Wave soldering                                  |
|                | and SHTCB)                                                                                  | 18.4             | Manual soldering                                |
| 9              | I <sup>2</sup> C-BUS PROTOCOL                                                               | 18.5             | Suitability of surface mount IC packages for    |
| 9.1            | Addressing                                                                                  |                  | wave and reflow soldering methods               |
| 9.2            | Slave address (pin A0)                                                                      | 19               | DATA SHEET STATUS                               |
| 9.3            | Write cycles                                                                                | 20               | DEFINITIONS                                     |
| 9.4            | Read cycles                                                                                 | 21               | DISCLAIMERS                                     |
| 9.5            | Program RAM                                                                                 |                  |                                                 |
| 9.6<br>0.7     | Data word alignment                                                                         | 22               | PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS |
| 9.7<br>9.8     | I <sup>2</sup> C-bus memory map specification<br>I <sup>2</sup> C-bus memory map definition |                  |                                                 |
| 9.0<br>0.0     | Table definitions                                                                           |                  |                                                 |

9.9 Table definitions

2001 May 07

# SAA7715H

#### 1 FEATURES

#### 1.1 Hardware

- 24-bit Philips 70 MIPS DSP core (24-bit data path and 12/24-bit coefficient path)
- 1.5 kbyte of downloadable DSP program memory (PRAM)
- 2 kbyte of DSP program memory (PROM)
- 2.5 kbyte of re-programmable DSP data memory (XRAM)
- 512 byte of re-programmable DSP coefficient memory (YRAM)
- Four stereo digital serial inputs (8 channels) with common BCK and WS. To these inputs the I<sup>2</sup>S-bus format or LSB-justified formats can be applied
- One stereo bitstream DAC (2 channels) with 64 fold oversampling and noise shaping
- Selectable clock output (pin SYSCLK) for external slave devices (512f<sub>s</sub> to 128f<sub>s</sub>)
- Four stereo digital serial outputs (8 channels) with selectable I<sup>2</sup>S-bus or LSB-justified format
- Two SPDIF inputs combined with digital serial input
- On-board WS\_PLL generates clock for on-board DAC and output pin SYSCLK
- I<sup>2</sup>C-bus controlled (including fast mode)
- Programmable Phase-Locked Loop (PLL) derives the clock for the DSP from the CLK\_IN input
- –40 to +85 °C operating temperature range
- supply voltage only 3.3 V
- All digital inputs are tolerant for 5 V input levels
- Power-down mode for low current consumption in standby mode
- Optimized pinning for applications with other Philips DACs (such as UDA1334, UDA1355 and UDA1328).

#### 1.2 Possible firmware

- Dolby®<sup>(1)</sup> Pro Logic decoding
- Smoothed volume control (without zipper noise)
- Automatic Volume Levelling (AVL)
- Dynamic bass enhancement
- Ultra bass



- Incredible surround
- Incredible mono (Imono)
- DPL virtualiser
- Dolby digital virtualiser (DVD post-processing)
- Dynamic compressor
- Spectral enhancer
- Equalizer with peaking/shelving filters
- DC filters
- Bass/treble control
- Dynamic loudness
- Tone/noise generator
- Graphical spectrum analyser
- Configurable Delay Unit (DLU)
- Sound steering/elevation for CAR applications
- Sample Rate Conversion (SRC).

#### 2 APPLICATIONS

- As co-processor for a car radio DSP in a car radio application for additional acoustic enhancements (sound steering/sound elevation/signal processing)
- Multichannel audio: in DVD and Home theatre applications as post-processing device like signal virtualisation (virtual 3D surround) and acoustic enhancement, tone control, volume control and equalizers
- Multichannel decoding: Dolby Pro Logic and virtual 3D surround
- PC/USB audio applications: stereo widening (Incredible surround), sound steering, sound positioning and speaker equalization.

Dolby — Available only to licensees of Dolby Laboratories Licensing Corporation, San Francisco, CA94111, USA, from whom licensing and application information must be obtained. Dolby is a registered trade-mark of Dolby Laboratories Licensing Corporation.

# SAA7715H

#### **3 GENERAL DESCRIPTION**

The SAA7715 is a cost effective and powerful high performance 24-bit programmable DSP for a variety of digital audio applications. This DSP device integrates a 24-bit DSP core with programmable memories (program RAM/ROM, data and coefficient RAM), 4 digital serial inputs, 4 digital serial outputs, 2 separate SPDIF receivers, a stereo FSDAC, a standard Philips I<sup>2</sup>C-bus interface, a phase-locked loop for the DSP clock generation and a second phase-locked loop for system clock generation (internal and external DAC clocks). The SAA7715 can be configured for various audio applications by downloading the dedicated DSP program code into the DSP program RAM or using the ROM or a combination of both. During the 'Power-down mode' the contents of the memories and all other settings will keep their values. The SAA7715 can be initialized using the I<sup>2</sup>C-bus interface.

Several system application examples, based on this existing SAA7715, are available for a wide range of audio applications (e.g car radio DSP, DVD post-processing, Dolby Pro Logic, PC/USB audio and more) which can be used as a reference design for customers.

#### 4 QUICK REFERENCE DATA

| SYMBOL                     | PARAMETER                                              | CONDITIONS                                                    | MIN.   | TYP.    | MAX.   | UNIT  |
|----------------------------|--------------------------------------------------------|---------------------------------------------------------------|--------|---------|--------|-------|
| V <sub>DD</sub>            | operating supply voltage                               | all pins $V_{\text{DD}}$ with respect to pins $V_{\text{SS}}$ | 3.15   | 3.3     | 3.45   | V     |
| I <sub>DDD</sub>           | supply current of the digital part                     | high activity of the DSP at DSPFREQ frequency                 | -      | 95      | -      | mA    |
| I <sub>DDA</sub>           | supply current of the analog part                      | zero input and output signal                                  | -      | 20      | -      | mA    |
| P <sub>tot</sub>           | total power dissipation                                | high activity of the DSP at DSPFREQ frequency                 | -      | 380     | -      | mW    |
| IPOWERDOWN                 | DC supply current of the total chip in Power-down mode | pin POWERDOWN<br>enabled                                      | _      | 400     | _      | μA    |
| f <sub>s</sub>             | sample frequency                                       | at IIS_WS1, SPDIF1 or<br>SPDIF2 input                         | 32     | 44.1    | 96     | kHz   |
| (THD + N)/S <sub>DAC</sub> | total harmonic                                         | at 0 dB                                                       | -      | -85     | -      | dB(A) |
|                            | distortion-plus-noise to signal ratio of DAC           | at –60 dB                                                     | -      | -37     | -      | dB(A) |
| S/N <sub>DAC</sub>         | signal-to-noise ratio of DAC                           | code = 0                                                      | -      | 100     | -      | dB(A) |
| CLK_IN                     | clock input                                            | DIV_CLK_IN = LOW                                              | 8.192  | 11.2896 | 12.288 | MHz   |
|                            |                                                        | DIV_CLK_IN = HIGH                                             | 16.384 | -       | 24.576 | MHz   |
| DSPFREQ                    | maximum DSP clock                                      |                                                               | -      | _       | 70     | MHz   |

#### 5 ORDERING INFORMATION

| TYPE NUMBER |       | PACKAGE                                                                                        |          |
|-------------|-------|------------------------------------------------------------------------------------------------|----------|
|             | NAME  | DESCRIPTION                                                                                    | VERSION  |
| SAA7715H    | QFP44 | plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 $\times$ 10 $\times$ 1.75 mm | SOT307-2 |

Philips Semiconductors

# **Digital Signal Processor**

# **SAA7715H**



2001 May 07

\_

сл

Preliminary specification

# SAA7715H

#### 7 PINNING

| SYMBOL            | PIN | PIN TYPE    | DESCRIPTION                                                                           |  |
|-------------------|-----|-------------|---------------------------------------------------------------------------------------|--|
| IIS_BCK1          | 1   | ipthdt5v    | bit clock signal belonging to data of digital serial inputs 1 to 4                    |  |
| IIS_WS1           | 2   | ipthdt5v    | word select signal belonging to data of digital serial inputs 1 to 4                  |  |
| IIS_IN1           | 3   | ipthdt5v    | data pin of digital serial input 1                                                    |  |
| RESERVED1         | 4   | ipthdt5v    | not to be connected externally                                                        |  |
| IIS_IN4           | 5   | ipthdt5v    | data pin of digital serial input 4                                                    |  |
| IIS_IN2           | 6   | ipthdt5v    | data pin of digital serial input 2                                                    |  |
| RESERVED2         | 7   | ipthdt5v    | not to be connected externally                                                        |  |
| RESERVED3         | 8   | ipthdt5v    | not to be connected externally                                                        |  |
| IIS_IN3           | 9   | ipthdt5v    | data pin of digital serial input 3                                                    |  |
| V <sub>SSI2</sub> | 10  | vssi        | ground supply (core only) (bond out to 2 pads)                                        |  |
| A0                | 11  | ipthdt5v    | slave sub-address I <sup>2</sup> C-bus selection/serial data input test control block |  |
| SCL               | 12  | iptht5v     | clock input of I <sup>2</sup> C-bus                                                   |  |
| SDA               | 13  | iic400kt5v  | data input/output of I <sup>2</sup> C-bus                                             |  |
| V <sub>SSI1</sub> | 14  | vssis       | ground supply (core only)                                                             |  |
| V <sub>SSA2</sub> | 15  | vssco       | ground supply analog of PLL, WS_PLL, SPDIF input stage                                |  |
| V <sub>DDI1</sub> | 16  | vddi        | positive supply (core only) (bond out to 2 pads)                                      |  |
| V <sub>DDA2</sub> | 17  | vddco       | positive supply analog of PLL, WS_PLL, SPDIF input stage                              |  |
| DSP_RESET         | 18  | ipthut5v    | general reset of chip (active LOW)                                                    |  |
| RTCB              | 19  | ipthdt5v    | asynchronous reset test control block, connect to ground (internal pull down)         |  |
| SHTCB             | 20  | ipthdt5v    | shift clock test control block (internal pull down)                                   |  |
| V <sub>SSE</sub>  | 21  | vsse        | ground supply (peripheral cells only)                                                 |  |
| CLK_IN            | 22  | iptht5v     | system clock input                                                                    |  |
| V <sub>DDE</sub>  | 23  | vdde        | positive supply (peripheral cells only)                                               |  |
| SPDIF2            | 24  | apio        | SPDIF2 data input (internally multiplexed with digital serial input 3)                |  |
| SPDIF1            | 25  | apio        | SPDIF1 data input (internally multiplexed with digital serial input 2)                |  |
| TSCAN             | 26  | ipthdt5v    | scan control active HIGH (internal pull down)                                         |  |
| SYSCLK            | 27  | bpt4mthdt5v | $n \times f_s$ output of SAA7715                                                      |  |
| IIS_OUT4          | 28  | ops5c       | data pin of digital serial output 4                                                   |  |
| IIS_OUT3          | 29  | ops5c       | data pin of digital serial output 3                                                   |  |
| IIS_OUT2          | 30  | ops5c       | data pin of digital serial output 2                                                   |  |
| IIS_OUT1          | 31  | ops5c       | data pin of digital serial output 1                                                   |  |
| IIS_WS            | 32  | ops5c       | word select output belonging to digital serial output 1 to 4                          |  |
| IIS_BCK           | 33  | ops5c       | bit clock output belonging to digital serial output 1 to 4                            |  |
| VOUTL             | 34  | apio        | analog left output pin.                                                               |  |
| V <sub>DDA1</sub> | 35  | vddo        | FSDAC positive supply voltage (bond out to 2 pads)                                    |  |
| VOUTR             | 36  | apio        | analog right output pin                                                               |  |
| V <sub>SSA1</sub> | 37  | VSSO        | FSDAC ground supply voltage (bond out to 2 pads)                                      |  |
| VREFDA            | 38  | apio        | voltage reference pin of FSDAC                                                        |  |
| POM               | 39  | apio        | power-on mute pin of FSDAC                                                            |  |
| POWERDOWN         | 40  | iptht5v     | standby mode of chip                                                                  |  |

# SAA7715H

| SYMBOL     | PIN | PIN TYPE    | DESCRIPTION                                                           |
|------------|-----|-------------|-----------------------------------------------------------------------|
| DIV_CLK_IN | 41  | ipthdt5v    | divide the input frequency on pin CLK_IN by two                       |
| DSP_INOUT5 | 42  | bpts5thdt5v | digital input/output flag of the DSP-core (F5 of the status register) |
| DSP_INOUT6 | 43  | bpts5thdt5v | digital input/output flag of the DSP-core (F6 of the status register) |
| DSP_INOUT7 | 44  | bpts5thdt5v | digital input/output flag of the DSP-core (F7 of the status register) |

| Table 1 | Brief explanation of used pin types |
|---------|-------------------------------------|
|---------|-------------------------------------|

| PIN TYPE    | EXPLANATION                                                                                                                 |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| apio        | analog I/O pad cell; actually pin type vddco                                                                                |  |  |  |
| bpts5thdt5v | 43 MHz bidirectional pad; push-pull input; 3-state output; 5 ns slew rate control; TTL; hysteresis; pull-down; 5 V tolerant |  |  |  |
| bpts5tht5v  | 43 MHz bidirectional pad; push-pull input; 3-state output; 5 ns slew rate control; TTL; hysteresis; 5 V tolerant            |  |  |  |
| bpt4mthdt5v | bidirectional pad; push-pull input; 3-state output; 4 mA output drive; TTL; hysteresis; pull-down; 5 V tolerant             |  |  |  |
| iic400kt5v  | I <sup>2</sup> C-bus pad; 400 kHz I <sup>2</sup> C-bus specification; 5 V tolerant                                          |  |  |  |
| ipthdt5v    | input pad buffer; TTL; hysteresis; pull-down; 5 V tolerant                                                                  |  |  |  |
| iptht5v     | input pad buffer; TTL; hysteresis; 5 V tolerant                                                                             |  |  |  |
| ipthut5v    | input pad buffer; TTL; hysteresis; pull-up; 5 V tolerant                                                                    |  |  |  |
| ops5c       | output pad; push-pull; 5 ns slew rate control; CMOS                                                                         |  |  |  |
| op4mc       | output pad; push-pull; 4 mA output drive                                                                                    |  |  |  |
| vddco       | V <sub>DD</sub> supply to core only                                                                                         |  |  |  |
| vdde        | V <sub>DD</sub> supply to peripheral only                                                                                   |  |  |  |
| vddi        | V <sub>DD</sub> supply to core only                                                                                         |  |  |  |
| vddo        | V <sub>DD</sub> supply to core only                                                                                         |  |  |  |
| VSSCO       | V <sub>SS</sub> supply to core only (vssco does not connect the substrate)                                                  |  |  |  |
| vsse        | V <sub>SS</sub> supply to peripheral only                                                                                   |  |  |  |
| vssi        | V <sub>SS</sub> supply to core and peripheral                                                                               |  |  |  |
| vssis       | V <sub>SS</sub> supply to core only; with substrate connection                                                              |  |  |  |
| VSSO        | V <sub>SS</sub> supply to core only                                                                                         |  |  |  |



### SAA7715H

SAA7715H

#### 8 FUNCTIONAL DESCRIPTION

#### 8.1 PLL division factors for different clock inputs

An on-chip PLL generates the clock for the DSP. The DSP runs at a selectable frequency of maximum 70 MHz. The clock is generated with the PLL that uses the CLK\_IN of the chip to generate the DSP clock. Table 2 gives the division factors and the values of the DSP\_TURBO and the DIV\_CLK\_IN bits that need to be set via I<sup>2</sup>C-bus (see Table 10).

| CLOCK INPUT (MHz)        | pll_div[4:0] | N   | DSP_TURBO | DIV_CLK_IN | DSP_CLOCK<br>(MHz) |
|--------------------------|--------------|-----|-----------|------------|--------------------|
| 8.192 (32 kHz × 256)     | 10H          | 272 | 1         | 0          | 69.632             |
| 9.728 (38 kHz × 256)     | 09H          | 227 | 1         | 0          | 69.008             |
| 11.2896 (44.1 kHz × 256) | 03H          | 198 | 1         | 0          | 69.854             |
| 12.288 (48 kHz × 256)    | 00H          | 181 | 1         | 0          | 69.504             |
| 16.384 (32 kHz × 512)    | 10H          | 272 | 1         | 1          | 69.632             |
| 18.432 (32 kHz × 576)    | 0BH          | 244 | 1         | 1          | 68.544             |
| 19.456 (38 kHz × 512)    | 09H          | 227 | 1         | 1          | 69.008             |
| 24.576 (96 kHz × 256)    | 00H          | 181 | 1         | 1          | 69.504             |

**Table 2**PLL division factor per clock input.

The above table does NOT imply that the clock input is restricted to the values given in this table. The clock input is restricted to be within the range of 8.192 to 12.228 MHz. For higher clock frequencies pin DIV\_CLK\_IN should be set to logic 1 performing a divide by 2 of the CLK\_IN signal and thereby doubling the CLK\_IN frequency range that is allowed (16.384 to 24.576 MHz).

#### 8.2 The word select PLL

A second on-chip PLL generates a selectable multiple of the sample rate frequency supplied on the word select pin IIS\_WS (= IIS\_WS1). The clock generated by this so called WS\_PLL is available for the user at pin SYSCLK. Tables 3 and 4 show the I<sup>2</sup>C-bus settings needed to generate the  $n \times f_s$  clock. The memory map of the I<sup>2</sup>C-bus bits is shown in Table 10.

| Table 3 | Word select input range selection |
|---------|-----------------------------------|
|---------|-----------------------------------|

| SAMPLE RATE OF f <sub>s</sub> (kHz) | sel_loop_div[1:0] |
|-------------------------------------|-------------------|
| 32 to 50                            | 01                |
| 50 to 96                            | 00                |

|      |      |      | •                          |                                                        |
|------|------|------|----------------------------|--------------------------------------------------------|
| sel2 | sel1 | sel0 | SYSCLK (n $	imes$ IIS_WS1) | DUTY FACTOR                                            |
| 1    | 0    | 0    | 512                        | 50% for 32 to 50 kHz input; 66% for 50 to 96 kHz input |
| 0    | 1    | 1    | 384                        | 50%                                                    |
| 0    | 1    | 0    | 256                        | 50%                                                    |
| 0    | 0    | 1    | 192                        | 50%                                                    |
| 0    | 0    | 0    | 128                        | 50%                                                    |

Table 4Selection of  $n \times f_s$  clock at SYSCLK output

SAA7715H

# **Digital Signal Processor**

#### 8.3 The Filter Stream DAC (FSDAC)

The FSDAC is a semi-digital reconstruction filter that converts the 1-bit data stream of the noise shaper to an analog output voltage. The filter coefficients are implemented as current sources and are summed at virtual ground of the output operational amplifier. In this way very high signal-to-noise performance and low clock jitter sensitivity is achieved. A post-filter is not needed due to the inherent filter function of the DAC. On-board amplifiers convert the FSDAC output current to an output voltage signal capable of driving a line output.

The output voltage of the FSDAC scales proportionally with the power supply voltage.

#### 8.3.1 INTERPOLATION FILTER

The digital filter interpolates from 1 to  $64f_s$  by means of a cascade of a recursive filter and an FIR filter.

| Table 5 | Digital inter | polation filter | characteristics |
|---------|---------------|-----------------|-----------------|
|---------|---------------|-----------------|-----------------|

| ITEM             | CONDITIONS              | VALUE (dB) |
|------------------|-------------------------|------------|
| Pass band ripple | 0 to 0.45f <sub>s</sub> | ±0.03      |
| Stop band        | >0.55f <sub>s</sub>     | -50        |
| Dynamic range    | 0 to 0.45f <sub>s</sub> | 116.5      |
| Gain             | DC                      | -3.5       |

#### 8.3.2 NOISE SHAPER

The 5th-order noise shaper operates at  $64f_s$ . It shifts in-band quantization noise to frequencies well above the audio band. This noise shaping technique enables high signal-to-noise ratios to be achieved. The noise shaper output is converted into an analog signal using a filter stream digital-to-analog converter.

#### 8.3.3 FUNCTION OF PIN POM

With pin POM it is possible to switch off the reference current of the DAC. The capacitor on pin POM determines the time after which this current has a soft switch-on. So at power-on the current audio signal outputs are always muted. The loading of the external capacitor is done in two stages via two different current sources. The loading starts at a current level that is lower than the current loading after the voltage on pin POM has passed a particular level. This results in an almost dB-linear behaviour. This prevents 'plop' effects during power on/off.

#### 8.3.4 POWER OFF PLOP SUPPRESSION

To avoid plops in a power amplifier, the supply voltage of the analog part of the DAC and the rest of the chip can be fed from a separate supply of 3.3 V. A capacitor connected to this supply enables to provide power to the analog part at the moment the digital voltage is switching off fast. In this event the output voltage will decrease gradually allowing the power amplifier some extra time to switch off without audible plops.

#### 8.3.5 PIN VREFDA FOR INTERNAL REFERENCE

With two internal resistors half the supply voltage  $V_{DDA1}$  is obtained and used as an internal reference. This reference voltage is used as DC voltage for the output operational amplifiers and as reference for the DAC. In order to obtain the lowest noise and to have the best ripple rejection, a filter capacitor has to be added between this pin and ground, preferably close to the analog pin  $V_{SSA1}$ .

#### 8.3.6 SUPPLY OF THE ANALOG OUTPUTS

The entire analog circuitry of the DACs and the OPAMPS are supplied by 2 supply pins,  $V_{DDA1}$  and  $V_{SSA1}$ . The  $V_{DDA1}$  must have sufficient decoupling to prevent THD degradation and to ensure a good Power Supply Rejection Ratio (PSRR). The digital part of the DAC is fully supplied from the chip core supply.

#### 8.4 External control pins

The flags DSP\_INOUT5 to DSP\_INOUT7 are available as external pins. The flags can be used by the DSP depending on the downloaded software.

# SAA7715H

#### 8.5 Digital serial inputs/outputs and SPDIF inputs

8.5.1 DIGITAL SERIAL INPUTS/OUTPUTS

For communication with external digital sources a digital serial bus is implemented. It is a serial 3-line bus, having one line for data, one line for clock and one line for the word select. For external digital sources the SAA7715 acts as a slave, so the external source is master and supplies the clock.

For the I<sup>2</sup>S-bus format itself see the official specification from Philips.

The digital serial input is capable of handling Philips  $I^2S$ -bus and LSB-justified formats of 16, 18, 20 and 24 bits word sizes. The sampling frequency can be 32 up to 96 kHz. See the  $I^2C$ -bus memory map for the bits that must be programmed, for selection of the desired serial format.

See Fig.3 for the general waveforms of the possible formats.

When the applied word length exceeds 24 bits, the LSBs are skipped.

The digital serial input/output circuitry is limited in handling the number of BCK pulses per WS period. The maximum allowed number of bit clocks per WS period is 256. Also the number of bit clocks during WS LOW and HIGH must be equal (50% WS duty factor) only for the LSB-justified formats.

There are two modes in which the digital inputs can be used (the mode is selectable via an I<sup>2</sup>C-bus bit):

- Use up to 4 digital serial inputs (8ch) with common WS and BCK signal (8ch IN and 8ch OUT + 2ch FSDAC output)
- Use one of the 2 SPDIF inputs as source instead of the use of the digital serial inputs (2ch IN and 8ch OUT + One 2ch FSDAC output).

#### 8.5.2 SPDIF INPUTS

Two separate SPDIF receivers are available, one shared with digital serial input 2 (SPDIF1) and one with the digital serial input 3 (SPDIF2). The sample frequency at which the SPDIF inputs can be used must be in the range of 32 to 96 kHz.

There are few control signals available from the SPDIF input stage. These are connected to flags of the DSP:

- A lock signal indicating if the SPDIF input 1 or 2 is in lock
- The pcm\_audio/non-pcm\_audio bit indicating if an audio or data stream is detected on SPDIF input 1 or 2. The FSDAC output will NOT be muted in the event of non-audio PCM stream. This status bit can be read via the l<sup>2</sup>C-bus, the microprocessor controller can decide to put the DAC into MUTE (via pin POM).

Handling of channel status bits: The first 40 (of 192) channel status bits of the selected SPDIF source (0FFBH, bit 20), will come available in the l<sup>2</sup>C-bus registers 0FF2H to 0FF5H. Two registers 0FF2H to 0FF3H contain the information for the right channel, the other two (0FF4H to 0FF5H) contain the information for the left channel. The information can be read via l<sup>2</sup>C-bus or by the DSP program.

The design fulfils the digital audio interface specification *"IEC 60958-1 Ed2, part 1, general part IEC 60958-3 Ed2, part 3, consumer applications".* 



Philips Semiconductors

12

2001 May 07

Preliminary specification

# SAA7715H

#### 8.6 I<sup>2</sup>C-bus interface (pins SCL and SDA)

The I<sup>2</sup>C-bus format is described in *"The I<sup>2</sup>C-bus and how to use it"*, order no. 9398 393 40011.

For the external control of the SAA7715 a fast  $I^2$ C-bus is implemented. This is a 400 kHz bus which is downward compatible with the standard 100 kHz bus.

There are two different types of control instructions:

- Loading of the Program RAM (PRAM) with the required DSP program
  - Programming the coefficient RAM (YRAM)
  - Instructions to control the DSP program.
- Selection of the digital serial input/output format to be used, the DSP clock speed.

The detailed description of the I<sup>2</sup>C-bus and the description of the different bits in the memory map is given in Chapter 9.

#### 8.7 Reset

The reset (pin DSP\_RESET) is active LOW and needs an external 22 k $\Omega$  pull-up resistor. Between this pin and the V<sub>SSI</sub> ground a capacitor of 1  $\mu$ F should be connected to allow a proper switch-on of the supply voltage. The capacitor value is such that the chip is in reset as long as the power supply is not stabilized. A more or less fixed relationship between the DSP reset and the POM time constant is obligatory. The voltage on pin POM determines the current flowing in the DACs.

The reset sets all I<sup>2</sup>C-bus bits to their default value and it restarts the DSP program.

#### 8.8 Power-down mode

The Power-down mode switches off all activity on the chip. The Power-down mode can be switched on and off using pin POWERDOWN. This pin needs to be connected to ground if not used. The following applies for the Power-down mode:

- Power-down mode may only be switched on when there is no I<sup>2</sup>C-bus activity to or from the SAA7715
- Power-down mode may not be switched on before the complete chip has been reset (DSP\_RESET active LOW)
- The clock signal on pin CLK\_IN should be running during Power-down mode
- It is advised to set pin POM to logic 0 before switching on the Power-down mode and set it back to logic 1 after the chip actually returns from Power-down mode as shown in Fig.4
- All on-chip registers and memories will keep their values during Power-down mode
- Digital serial outputs are not muted, the last value is kept on the output
- The SAA7715 will not 'lock-up' the I<sup>2</sup>C-bus during Power-down mode (SDA line).

Figure 4 shows the time the chip actually is in Power-down mode after switching on/off pin POWERDOWN.



#### 8.9 Power supply connection and EMC

The digital part of the chip has in total 4 positive supply line connections and 5 ground connections. To minimize radiation the chip should be put on a double layer printed-circuit board with on one side a large ground plane. The ground supply lines should have a short connection to this ground plane. A coil/capacitor network in the positive supply line of the peripheral power supply lines (V<sub>DDI</sub>) have an on-chip decoupling capacitance, for EMC reasons an external decoupling capacitance must not be used on this pin. A series resistor plus capacitance is required for proper operation on pin V<sub>DDA2</sub>, see Fig.11.

# 8.10 Test mode connections (pins TSCAN, RTCB and SHTCB)

Pins TSCAN, RTCB and SHTCB are used to put the chip in test mode and to test the internal connections. Each pin has an internal pull-down resistor to ground. In the application these pins can be left open or connected to ground.

#### 9 I<sup>2</sup>C-BUS PROTOCOL

#### 9.1 Addressing

Before any data is transmitted on the I<sup>2</sup>C-bus, the device that should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure.

#### 9.2 Slave address (pin A0)

The SAA7715 acts as slave receiver or a slave transmitter. Therefore the clock signal SCL is only an input signal. The data signal SDA is a bidirectional line. The slave address is shown in Table 6.

| Table 6 | Slave address |
|---------|---------------|
|---------|---------------|

| MSB |   |   |   |   |   |    | LSB |
|-----|---|---|---|---|---|----|-----|
| 0   | 0 | 1 | 1 | 1 | 1 | A0 | R/W |

The sub-address bit A0 corresponds to the hardware address pin A0 which allows the device to have 2 different addresses. The A0 input is also used in test mode as serial input of the test control block.

#### 9.3 Write cycles

The  $I^2C$ -bus configuration for a write cycle is shown in Fig.5. The write cycle is used to write the bytes to the

### SAA7715H

DSP for manipulating the data and coefficients. More details can be found in the  $l^2$ C-bus memory map, see Table 8.

The data length is 2, 3 or 4 bytes depending on the accessed memory. If the Y-memory is addressed the data length is 2 bytes, in the event of the X-memory the length is 3 bytes. The slave receiver detects the address and adjusts the number of bytes accordingly.

For this RAM-based product the internal P-memory (PRAM) can be accessed via the I<sup>2</sup>C-bus interface. The transmitted data-stream should be 4 bytes.

#### 9.4 Read cycles

The I<sup>2</sup>C-bus configuration for a read cycle is shown in Fig.6. The read cycle is used to read the data values from XRAM, YRAM or PRAM. The master starts with a START condition S, the SAA7715 address '0011110' and a logic 0 (write) for the read/write bit. This is followed by an acknowledge of the SAA7715. Then the master writes the high memory address (ADDR H) and low memory address (ADDR L) where the reading of the memory content of the SAA7715 must start. The SAA7715 acknowledges these addresses both.

The master generates a repeated START (Sr) and again the SAA7715 address '0011110' but this time followed by a logic 1 (read) of the read/write bit. From this moment on the SAA7715 will send the memory content in groups of 3 (X/Y-memory or registers) or 4 (P-memory) bytes to the I<sup>2</sup>C-bus each time acknowledged by the master. The master stops this cycle by generating a negative acknowledge, then the SAA7715 frees the I<sup>2</sup>C-bus and the master can generate a STOP condition.

The data is transferred from the DSP register to the I<sup>2</sup>C-bus register at execution of the MPI instruction in the DSP program. Therefore at least once every DSP routine an MPI instruction should be added.



Philips Semiconductors

Preliminary specification

# SAA7715H

#### 9.5 Program RAM

The SAA7715 has a 1.5 kbyte PRAM to store the DSP instruction code into. Also a 2 kbyte PROM is on-chip available and can be accessed (memory mapped) without the need of selecting the PROM or PRAM. The DSP instruction code can be downloaded into the PRAM via the I<sup>2</sup>C-bus. The write and read cycle are shown in Figs 5 and 6 respectively.

The DSP has an instruction word width of 32 bits which means that this space should be accessed with 4 bytes in consecutive order and does have the auto-increment function.

#### 9.6 Data word alignment

It is possible to transfer data via the I<sup>2</sup>C-bus to a destination where it can have different data word length. Those destinations with data word are shown in Table 7.

| SOURCE               | DESTINATION                    | DATA WORD                          | BYTES<br>(NUMBER) |
|----------------------|--------------------------------|------------------------------------|-------------------|
| I <sup>2</sup> C-bus | DSP-PRAM                       | MBBB BBBB BBBB BBBB BBBB BBBB BBBB | 4                 |
| I <sup>2</sup> C-bus | DSP and general control        | MBBB BBBB BBBB BBBB BBBB BBBL      | 3                 |
| I <sup>2</sup> C-bus | I <sup>2</sup> C-bus registers | MBBB BBBB BBBB BBBB BBBB BBBL      | 3                 |
| I <sup>2</sup> C-bus | DSP-XRAM                       | MBBB BBBB BBBB BBBB BBBB BBBL      | 3                 |
| l <sup>2</sup> C-bus | DSP-YRAM                       | XXXX MBBB BBBB BBBL                | 2                 |

SAA7715H

#### 9.7 I<sup>2</sup>C-bus memory map specification

The I<sup>2</sup>C-bus memory map contains all defined I<sup>2</sup>C-bus bits. The map is split up in two different sections: the hardware memory registers and the RAM definitions. In Table 8 the preliminary memory map is depicted. The hardware registers are memory map on the XRAM of DSP. Table 9 shows the detailed memory map of those locations. All locations are acknowledged by the SAA7715 even if the user tries to write to a reserved space. The data in these sections will be lost. Reading from these locations will result in undefined data words.

#### Table 8 I<sup>2</sup>C-bus memory map

| ADDRESS               | FUNCTION                                            | SIZE                  |
|-----------------------|-----------------------------------------------------|-----------------------|
| 8000H to 87FFH        | DSP to PROM (not readable via I <sup>2</sup> C-bus) | 2k × 32 bits          |
| 602FH                 | DSP and general control                             | $1 \times 24$ bits    |
| 2000H to 25FFH        | DSP to PRAM                                         | $1.5k \times 32$ bits |
| 1000H to 01FFH        | DSP to YRAM                                         | 512 × 12 bits         |
| 0FF2H to 0FF5H, 0FFBH | I <sup>2</sup> C-bus register                       | $1 \times 24$ bits    |
| 0000H to 09FFH        | DSP to XRAM                                         | $2.5k \times 24$ bits |

#### Table 9 I<sup>2</sup>C-bus memory map overview

| ADDRESS            | DESCRIPTION                              |  |
|--------------------|------------------------------------------|--|
| Hardware registers |                                          |  |
| 0FFBH              | Selector register 1                      |  |
| 0FF5H              | SPDIF IN channel status register 1 left  |  |
| 0FF4H              | SPDIF IN channel status register 2 left  |  |
| 0FF3H              | SPDIF IN channel status register 1 right |  |
| 0FF2H              | SPDIF IN channel status register 2 right |  |
| DSP control        |                                          |  |
| 602FH              | DSP and general control register         |  |

# SAA7715H

#### 9.8 I<sup>2</sup>C-bus memory map definition

 Table 10 DSP and general control register (602FH)

| NAME                    | SIZE<br>(BITS) | DESCRIPTION                                                             | DEFAULT | BIT<br>POSITION |
|-------------------------|----------------|-------------------------------------------------------------------------|---------|-----------------|
|                         | 1              | reserved                                                                | 0       | 0               |
| pll_div[4:0]            | 5              | PLL clock division factor according to Table 2                          | 00011   | 5 to 1          |
| dsp_turbo               | 1              | PLL output frequency                                                    | 1       | 6               |
|                         |                | 1: double                                                               |         |                 |
|                         |                | 0: no doubling                                                          |         |                 |
|                         | 1              | reserved                                                                | 1       | 7               |
| pc_reset_dsp            | 1              | program counter reset DSP                                               | 0       | 8               |
|                         |                | 1: reset on                                                             |         |                 |
|                         |                | 0: reset off                                                            |         |                 |
|                         | 2              | reserved                                                                | 00      | 10 to 9         |
| sel[2:0]                | 3              | selection of $n \times f_s$ clock at SYSCLK output according to Table 4 | 010     | 13 to 11        |
| sel_loop_div[1:0]       | 2              | word select input range selection for WS_PLL according to Table 3       | 01      | 15 to 14        |
|                         | 2              | reserved                                                                | 00      | 17 to 16        |
| sel_FSDAC_clk           | 2              | clock source for FSDAC                                                  | 00      | 19 to 18        |
|                         |                | 00: WS_PLL if no signal to pin CLK_IN                                   |         |                 |
|                         |                | 01: 512f <sub>s</sub> to pin CLK_IN                                     |         |                 |
|                         |                | 11: 256f <sub>s</sub> to pin CLK_IN                                     |         |                 |
| dis_SYSCLK              | 1              | output on pin SYSCLK                                                    | 0       | 20              |
|                         |                | 1: disable                                                              |         |                 |
|                         |                | 0: enable                                                               |         |                 |
| 256f <sub>s</sub> _n*Fs | 1              | signal on pin SYSCLK                                                    | 0       | 21              |
|                         |                | 1: fixed 256f <sub>s</sub> clock                                        |         |                 |
|                         |                | 0: $n \times f_s$ clock; determined by bits 13 to 11                    |         |                 |
|                         | 1              | reserved                                                                | 0       | 23 to 22        |

#### Table 11 SPDIF IN channel status register 2 right (0FF2H)

| NAME                 | SIZE<br>(BITS) | DESCRIPTION                                    | DEFAULT | BIT<br>POSITION |
|----------------------|----------------|------------------------------------------------|---------|-----------------|
| ch_stat_in right lsb | 20             | channel status SPDIF in right LSB bits 19 to 0 | 00000H  | 19 to 0         |

#### Table 12 SPDIF IN channel status register 1 right (0FF3H)

| NAME                 | SIZE<br>(BITS) | DESCRIPTION                                     | DEFAULT | BIT<br>POSITION |
|----------------------|----------------|-------------------------------------------------|---------|-----------------|
| ch_stat_in right msb | 20             | channel status SPDIF in right MSB bits 39 to 20 | 00000H  | 19 to 0         |

# SAA7715H

 Table 13
 SPDIF IN channel status register 2 left (0FF4H)

| NAME                | SIZE<br>(BITS) | DESCRIPTION                                    | DEFAULT | BIT<br>POSITION |
|---------------------|----------------|------------------------------------------------|---------|-----------------|
| ch_stat_in left lsb | 20             | channel status SPDIF in2 left LSB bits 19 to 0 | 00000H  | 19 to 0         |

#### Table 14 SPDIF IN channel status register 1 left (0FF5H)

| NAME                | SIZE<br>(BITS) | DESCRIPTION                                     | DEFAULT | BIT<br>POSITION |
|---------------------|----------------|-------------------------------------------------|---------|-----------------|
| ch_stat_in left msb | 20             | channel status SPDIF in2 left MSB bits 39 to 20 | 00000H  | 19 to 0         |

#### Table 15 Selector register 1 (0FFBH)

| NAME               | SIZE<br>(BITS) | DESCRIPTION                                                     | DEFAULT | BIT<br>POSITION |
|--------------------|----------------|-----------------------------------------------------------------|---------|-----------------|
| format_in1         | 3              | digital serial inputs 1 and 4 data format according to Table 17 | 011     | 2 to 0          |
| format_in2         | 3              | digital serial input 2 data format according to Table 17        | 011     | 5 to 3          |
| format_in3         | 3              | digital serial input 3 data format according to Table 17        | 011     | 8 to 6          |
| format_out         | 3              | digital serial outputs 1 to 4 data format according to Table 18 | 000     | 11 to 9         |
| en_output          | 1              | enable or disable digital serial outputs 1: enable              | 1       | 12              |
|                    |                | 0: disable                                                      |         |                 |
|                    | 1              | reserved                                                        | 0       | 13              |
| master_source      | 4              | source selection                                                | 0000    | 14 to 17        |
|                    |                | 0000: digital serial input 1                                    |         |                 |
|                    |                | 0101: digital serial input 2 or SPDIF 1 (see bit 18)            |         |                 |
|                    |                | 1010: digital serial input 3 or SPDIF 2 (see bit 19)            |         |                 |
|                    |                | all other values are reserved                                   |         |                 |
| spdif_sel1         | 1              | SPDIF1 or digital serial input 2                                | 0       | 18              |
|                    |                | 1: SPDIF1                                                       |         |                 |
|                    |                | 0: digital serial input 2                                       |         |                 |
| spdif_sel2         | 1              | SPDIF2 or digital serial input 3                                | 0       | 19              |
|                    |                | 1: SPDIF2                                                       |         |                 |
|                    |                | 0: digital serial input 3                                       |         |                 |
| sel_spdifin_chstat | 1              | select channel status information taken from SPDIF1 or SPDIF2   | 0       | 20              |
|                    |                | 1: from input SPDIF2                                            |         |                 |
|                    |                | 0: from input SPDIF1                                            |         |                 |
|                    | 3              | reserved                                                        | 000     | 21 to 23        |

SAA7715H

 Table 16 Default settings of I<sup>2</sup>C-bus registers after power-up and reset

| I <sup>2</sup> C-BUS ADDRESS | DEFAULT VALUE |
|------------------------------|---------------|
| 602FH                        | 0050C6H       |
| 0FFBH                        | 0010DBH       |
| 0FF5H                        | 000000H       |
| 0FF4H                        | 000000H       |
| 0FF3H                        | 000000H       |
| 0FF2H                        | 000000H       |

#### 9.9 Table definitions

 Table 17 Digital serial format for inputs 1 to 4

| F     | ORMAT_IN 1, 2 AND | 3     | OUTPUT                        |
|-------|-------------------|-------|-------------------------------|
| BIT 2 | BIT 1             | BIT 0 | 001201                        |
| 0     | 1                 | 1     | standard I <sup>2</sup> S-bus |
| 1     | 0                 | 0     | LSB-justified, 16 bits        |
| 1     | 0                 | 1     | LSB-justified, 18 bits        |
| 1     | 1                 | 0     | LSB-justified, 20 bits        |
| 1     | 1                 | 1     | LSB-justified, 24 bits        |

Table 18 Digital serial formats for outputs 1 to 4

|       | FORMAT_OUT | OUTPUT |                               |
|-------|------------|--------|-------------------------------|
| BIT 2 | BIT 1      | BIT 0  | 001901                        |
| 0     | 0          | 0      | standard I <sup>2</sup> S-bus |
| 1     | 0          | 0      | LSB-justified, 16 bits        |
| 1     | 0          | 1      | LSB-justified, 18 bits        |
| 1     | 1          | 0      | LSB-justified, 20 bits        |
| 1     | 1          | 1      | LSB-justified, 24 bits        |

#### **10 SOFTWARE IN ROM DESCRIPTION**

#### 10.1 Audio dynamics compressor

#### 10.1.1 THEORY OF OPERATION

The objective of a dynamics compressor is to reduce the dynamic range of the input signal for purposes of accommodating downstream devices, or simply to give the audio signal a different character. Early compressors were used primarily for limiting signals destined for recording on media with limited dynamic range. In the present day, compressors are routinely used in recording studios and in live performances to enhance the presence of various signals. The behaviour of a dynamics compressor is very similar to that of an Automatic Gain Control (AGC), the central idea being to scale the input signal by a slowly varying gain factor that is in turn regulated by the level of the input signal. The essential concepts are summed up nicely by Fig.7. Here we observe that when the input level exceeds a selected threshold, gain reduction is brought to bear according to the selected compression ratio, while signals appearing below the threshold are passed with unity gain. The net effect, therefore, is to compress the louder passages of source material.

Ironically, most people think in terms of boosting the low signals when talking about dynamics compression. In fact, this is what actually happens after the output is rescaled to account for the gain reduction imposed by the current settings. By doing this the output signal can be forced to carry more power than the input. This is what gives the compressor its 'punch' quality, for a more 'in your face' sort of sound. Figure 8 shows an example of the transfer curves before and after application of output gain. Users should be aware, however, that abuse of output gain can amplify system noise to intolerable levels.



Fig.7 Gain reduction is applied only when the signal exceeds the set threshold level.



level to its maximum.

# SAA7715H

#### 10.1.1.1 Control parameters

Common to most compressors are five control parameters used for adjusting the behaviour of the compressor. These are typically labelled as threshold, ratio, attack time, release time, and output. By careful adjustment of these controls a skilled user can produce very pleasing results for a wide variety input source material. In the following subsections, functionality of each control is described.

#### 10.1.1.2 Fixed versus variable mode

The compressor module can be operated in so-called 'fixed' mode or 'variable' mode. When in variable mode, the user has full control over both the threshold and ratio controls. In fixed mode, controls are frozen and the effect operates at a fixed ratio of 2:1, with a threshold setting of -36 dB(FS). These settings were chosen as a good compromise for a wide variety of source material.

#### 10.1.1.3 Threshold

Threshold determines the level at which gain reduction begins. For example, if the threshold is set at -10 dB(FS), this means that all signals below -10 dB(FS) will be passed unaltered. Only when the input level exceeds this threshold is gain reduction (compression) brought to bear.

Many times a dramatic change in the threshold setting will call for a ratio adjustment. Experiment with these two controls to find what works best for your system, your music, and most importantly, your ears.

#### 10.1.1.4 Ratio

The ratio control sets the desired compression ratio. Settings are traditionally expressed in ratios such as 1.5:1, 2:1, 4:1, 10:1, etc. An explanation of how to interpret these settings is best served by example. Say we are dealing with a ratio of 1.5:1. This means that for every 1.5 dB increase in input level beyond the threshold, only 1 dB is passed to the output. Another way of explaining this is in terms of gain reduction. In this particular case a 0.5 dB gain reduction is imposed for every 1.5 dB increase beyond the threshold level.

Compression ratio is changed by selecting one of the values in the drop-down list labelled 'Ratio'. To increase the amount of compression, select one of the higher ratios. For a more subtle effect, select a lower setting, such as 1.5:1.

# SAA7715H

#### 10.1.1.5 Attack time

Attack time controls the rate at which gain-reduction is engaged following the detection of the input signal exceeding the threshold level. Typical values are in the range of 0 to 100 ms. Fast attack times tend to smooth out abrupt transients thereby helping to ensure the output level remains fairly consistent; however, at the same time fast attack times can easily destroy much of the dynamic character of sources having very distinguished attack transients (such as a piano or an acoustic guitar). Slow attack times, on the other hand, allow the sources attack transients to pass through virtually unaltered, thereby retaining most of the dynamic signature of the source. The danger here, however, is the possibility of clipping the output, or overloading one or more downstream components.

The present implementation of the compressor does not provide user access to attack time.

#### 10.1.1.6 Release time

Complementing the attack time control, release time controls the speed at which the compressor disengages after the input level falls back below the threshold. Typical values here range from around 100 ms to several seconds.

The present implementation of the compressor does not provide user access to release time.

#### 10.1.1.7 Output or 'make-up gain'

In order to make maximum use of the available bit resolution, it becomes necessary to boost the compressors output in order to ensure the signal swings close to the maximum excursions allowed by the digital output. Notice in Fig.7 how the output level can be dramatically reduced, particularly at low threshold levels and high compression ratios. In the present implementation, this rescaling is managed automatically according to the current threshold and ratio settings.

#### 10.2 Audio enhancer

#### 10.2.1 THEORY OF OPERATION

The enhancer uses non-linear processing to generate extra harmonics, which are added to the audio to improve high frequency detail. It is particularly useful with streaming audio from the Internet, which is typically compressed to the extent that the original high frequency content is lost. The enhancer is also a very effective means of improving the sound of CD-quality audio, by restoring the presence and brilliance of the original acoustic performance.

#### 10.2.1.1 Control parameters

The enhancer has a single mix control, which determines the amount of generated harmonics to be added to the signal. High settings will result in a brighter effect with greater depth. For particularly dull audio, such as is often received over the Internet, a high mix level will have a pleasing effect. Intermediate settings are appropriate for CD-quality audio, although classical music listeners may prefer to use the enhancer sparingly.

#### 10.3 Equalizer

- 10.3.1 GENERAL DESCRIPTION
- 2-channels
- 5-bands
- Control range: 20 Hz to 20 kHz.

#### 10.3.2 OVERVIEW

The fundamental ideal for any high-fidelity audio rendering system is to reproduce the aural experience present at the time and place the original audio material was recorded. Unfortunately, practically all systems fall short of this ideal to some degree for a number of reasons. While environmental acoustics can play a significant role, in many cases performance deficiencies associated with the loudspeakers cause most of the 'distortion'. This happens when the loudspeakers cannot deliver a uniform frequency response over the entire audio range (20 Hz to 20 kHz).

Equalizers were invented to deal with frequency response problems by boosting or cutting selected frequency bands in the signal. Used in the right manner, a properly adjusted equalizer can effectively compensate for loudspeaker performance deficiencies, or any other frequency dependent amplitude variations in the system. Additionally, equalization can be used to create a customized frequency response which is better suited for a particular listener or a particular style of music, for instance.

The type of equalizer provided with this system is of the parametric variety. Parametric equalizers differ from graphic equalizers by giving the user more control over the filters that actually effect the boost or cut of a particular band. More specifically, for each band, users can control the band's centre frequency, and also the width of the band of frequencies that are affected.

SAA7715H

# **Digital Signal Processor**

#### 10.3.3 CONTROLS

The equalizer module exposes three controls for each of the five bands. These are referred to as gain, centre frequency, and Q. The gain control sets the amount of boost or cut applied to the particular band of frequencies. Centre frequency controls the frequency at which the boost or cut filter is centred, while the Q control determines the bandwidth (the range of frequencies) over which the filter operates.

#### 10.3.4 CENTRE FREQUENCY

Centre frequency defines the frequency where boost or cut will be centred. To set the centre frequency, select the entry box and type in a number that is within the allowed range.

#### 10.3.5 GAIN

Use the gain control to adjust the amount or boost or cut. Move the slider upward (above the 0 dB line) to add boost, downward (below the 0 dB line) to cut.

#### 10.3.6 Q

The Q parameter determines the sharpness of the filter. As the value of Q increases, the filter becomes narrower, thereby reducing the filters effective bandwidth. High Q filters are useful for reducing speaker resonances, or for eliminating resonance that may be caused by the acoustic environment. Low Q filters, on the other hand, are useful for operating on a broad range of frequencies.

#### 10.3.7 HINTS AND TIPS

Avoid using the equalizer for volume control. This is not the purpose of an equalizer. Remember, you are only trying to correct frequency response deviations from some 'ideal' response that are due to loudspeaker deficiencies and perhaps the surrounding environment. Therefore you should strive to introduce the minimum amount of equalization that causes the system output to reach your desired response.

Avoid excessive boost or cut. This can introduce noticeable coloration of the program material.

#### 10.4 Stereo spatializer

#### 10.4.1 OVERVIEW

In PC listening settings, the quality of the stereo image is sometimes compromised by the short distance between the loudspeakers, and also by the physical limitations of the loudspeakers themselves. The spatializer effect remedies these shortcomings by applying perceptually tuned signal-processing to create the illusion of a wider and more enveloping sound stage.

Users should be relieved to know that relative positioning of instruments in the original material is preserved. In other words, tracks that are centre mixed in the original material remain centred; tracks panned left or right in the original mix remain left and right panned. The main difference is in the apparent width and depth of the sound stage, it is as though the listener is hearing a larger and more distant pair of speakers, spaced much farther apart than those actually present.

#### 10.4.2 CONTROLS

The spatializer effect uses only one control to change its behaviour.

#### 10.4.3 Mix

The mix control sets the intensity of the effect. Control is straight-forward. Add more effect by pulling the slider upward; move the slider downward to reduce the amount of effect.

#### 10.4.4 HINTS AND TIPS

Try a mix setting of about 0.7 as a starting point.

For best results, position yourself between the speakers and a couple of feet back. Ideally, your ears should be at about the same level as the speakers, but this is not so critical.

# SAA7715H

#### 11 LIMITING VALUES

In accordance with the Absolute Maximum Ratings System (IEC 60134).

| SYMBOL                           | PARAMETER                                   | CONDITIONS                                                                    | MIN. | MAX. | UNIT |
|----------------------------------|---------------------------------------------|-------------------------------------------------------------------------------|------|------|------|
| V <sub>DD</sub>                  | supply voltage                              |                                                                               | -0.5 | +3.6 | V    |
| VI                               | input voltage                               |                                                                               | -0.5 | +5.5 | V    |
| I <sub>IK</sub>                  | input clamping diode current                | $V_{I} < -0.5 V \text{ or } V_{I} > V_{DD} + 0.5 V$                           | -    | ±10  | mA   |
| I <sub>OK</sub>                  | output clamping diode current               | $V_{O} < -0.5 \text{ V or } V_{O} > V_{DD} + 0.5 \text{ V}$                   | -    | ±20  | mA   |
| I <sub>O(sink/source)</sub>      | output source or sink current               | $-0.5 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{DD}} + 0.5 \text{ V}$ | _    | ±20  | mA   |
| I <sub>DD</sub> ,I <sub>SS</sub> | $V_{DD}$ or $V_{SS}$ current per supply pin |                                                                               | -    | ±50  | mA   |
| T <sub>amb</sub>                 | ambient temperature                         |                                                                               | -40  | +85  | °C   |
| T <sub>stg</sub>                 | storage temperature                         |                                                                               | -65  | +125 | °C   |
| V <sub>ESD</sub>                 | electrostatic handling voltage              | note 1                                                                        | 200  | _    | V    |
|                                  |                                             | note 2                                                                        | 2000 | _    | V    |
| I <sub>lu(prot)</sub>            | latch-up protection current                 | CIC specification/test method                                                 | 100  | -    | mA   |
| P <sub>tot</sub>                 | total power dissipation                     |                                                                               | -    | 600  | mW   |

#### Notes

- 1. Machine model (R = 0  $\Omega;$  C = 100 pF; L = 2.5  $\mu H).$
- 2. Human body model (R = 1500  $\Omega$ ; C = 100 pF).

#### **12 THERMAL CHARACTERISTICS**

| SYMBOL               | PARAMETER                                   | CONDITIONS                       | VALUE | UNIT |
|----------------------|---------------------------------------------|----------------------------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | mounted on printed-circuit board | 60    | K/W  |

# SAA7715H

#### 13 CHARACTERISTICS

 $V_{\text{DD}}$  = 3.15 to 3.45 V; unless otherwise specified.

| SYMBOL                    | PARAMETER                                                   | CONDITIONS                                          | MIN.                  | TYP. | MAX. | UNIT |
|---------------------------|-------------------------------------------------------------|-----------------------------------------------------|-----------------------|------|------|------|
| Supplies; T <sub>am</sub> | <sub>b</sub> = −40 to +85 °C                                | 1                                                   | •                     |      | _    |      |
| V <sub>DD</sub>           | operating supply voltage                                    | all pins $V_{DD}$ with respect to pins $V_{SS}$     | 3.15                  | 3.3  | 3.45 | V    |
| I <sub>DDD</sub>          | supply current of the digital part                          |                                                     | -                     | 95   | -    | mA   |
| I <sub>DDD(core)</sub>    | supply current of the digital core part                     | high activity of the<br>DSP at DSPFREQ<br>frequency | _                     | 90   | _    | mA   |
| I <sub>DDD(peri)</sub>    | supply current of the digital periphery part                | no external load to ground                          | -                     | 5    | -    | mA   |
| I <sub>DDA</sub>          | supply current of the analog part                           | zero input and output signal                        | -                     | 20   | -    | mA   |
| I <sub>DDA(DAC)</sub>     | supply current of the DAC                                   | zero input and output signal                        | -                     | 6.5  | 13   | mA   |
|                           |                                                             | Power-down mode                                     | -                     | 250  | -    | μA   |
| I <sub>DDA(SPDIF)</sub>   | supply current of the SPDIF inputs, on-chip PLL and WSPLL   | zero input and output signals                       | -                     | 13.5 | 27   | mA   |
| P <sub>tot</sub>          | total power dissipation                                     |                                                     | -                     | 380  | _    | mW   |
| POWERDOWN                 | DC supply current of the total chip in Power-down mode      | pin POWERDOWN<br>enabled                            | -                     | 400  | -    | μA   |
| Digital I/O; Tar          | <sub>mb</sub> = −40 to +85 °C; V <sub>DD</sub> = 3.15 to 3. | 45 V; unless otherwise                              | specified             | ·    |      |      |
| V <sub>IH</sub>           | HIGH-level input voltage all digital inputs and I/Os        |                                                     | 2.0                   | -    | -    | V    |
| V <sub>IL</sub>           | LOW-level input voltage all digital inputs and I/Os         |                                                     | -                     | -    | 0.8  | V    |
| V <sub>hys</sub>          | Schmitt-trigger hysteresis                                  |                                                     | 0.4                   | -    | _    | V    |
| V <sub>OH</sub>           | HIGH-level output voltage                                   | standard output;<br>I <sub>O</sub> = -4 mA          | V <sub>DD</sub> - 0.4 | -    | -    | V    |
|                           |                                                             | 5 ns slew rate output;<br>$I_0 = -4 \text{ mA}$     | V <sub>DD</sub> - 0.4 | -    | -    | V    |
|                           |                                                             | 10 ns slew rate<br>output; I <sub>O</sub> = -2 mA   | V <sub>DD</sub> - 0.4 | -    | -    | V    |
|                           |                                                             | 20 ns slew rate<br>output; I <sub>O</sub> = –1 mA   | V <sub>DD</sub> - 0.4 | -    | -    | V    |

# SAA7715H

| SYMBOL                               | PARAMETER                                    | CONDITIONS                                            | MIN.        | TYP.      | MAX.      | UNIT |
|--------------------------------------|----------------------------------------------|-------------------------------------------------------|-------------|-----------|-----------|------|
| V <sub>OL</sub>                      | LOW-level output voltage                     | standard output;<br>I <sub>O</sub> = 4 mA             | -           | _         | 0.4       | V    |
|                                      |                                              | 5 ns slew rate output;<br>$I_0 = 4 \text{ mA}$        | -           | _         | 0.4       | V    |
|                                      |                                              | 10 ns slew rate<br>output; I <sub>O</sub> = 2 mA      | -           | -         | 0.4       | V    |
|                                      |                                              | 20 ns slew rate<br>output; I <sub>O</sub> = 1 mA      | -           | -         | 0.4       | V    |
|                                      |                                              | I <sup>2</sup> C-bus output;<br>I <sub>O</sub> = 4 mA | -           | -         | 0.4       | V    |
| I <sub>LO</sub>                      | output leakage current 3-state outputs       | $V_{O} = 0 V \text{ or } V_{DD}$                      | _           | -         | ±5        | μA   |
| R <sub>pd</sub>                      | internal pull-down resistor to $V_{SS}$      |                                                       | 24          | 50        | 140       | kΩ   |
| R <sub>pu</sub>                      | internal pull-up resistor to V <sub>DD</sub> |                                                       | 30          | 50        | 100       | kΩ   |
| C <sub>i</sub>                       | input capacitance                            |                                                       | -           | _         | 3.5       | pF   |
| t <sub>i(r)</sub> ,t <sub>i(f)</sub> | input rise and fall times                    | V <sub>DD</sub> = 3.45 V                              | -           | 6         | 200       | ns   |
| t <sub>o(t)</sub>                    | output transition time                       | standard output;<br>C <sub>L</sub> = 30 pF            | -           | 3.5       | -         | ns   |
|                                      |                                              | 5 ns slew rate output;<br>$C_L = 30 \text{ pF}$       | -           | 5         | -         | ns   |
|                                      |                                              | 10 ns slew rate<br>output; C <sub>L</sub> = 30 pF     | -           | 10        | -         | ns   |
|                                      |                                              | 20 ns slew rate<br>output; C <sub>L</sub> = 30 pF     | -           | 20        | -         | ns   |
|                                      |                                              | $I^2$ C-bus output;<br>C <sub>L</sub> = 400 pF        | 60          | -         | 300       | ns   |
| AC character                         | istics SPDIF1 and SPDIF2 inputs; T           | amb = 25 °C; V <sub>DDA2</sub> = 3.                   | 3 V; unless | otherwise | specified |      |
| V <sub>i(p-p)</sub>                  | AC input level (peak-to-peak level)          |                                                       | 0.2         | 0.5       | 3.3       | V    |
| R <sub>i</sub>                       | input impedance                              | at 1 kHz                                              | _           | 6         | _         | kΩ   |
| V <sub>hys</sub>                     | hysteresis of input voltage                  |                                                       | _           | 40        | _         | mV   |

# SAA7715H

| SYMBOL                        | PARAMETER                                                                     | CONDITIONS                                                    | MIN.                          | TYP.        | MAX.       | UNIT   |
|-------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------|-------------|------------|--------|
| Analog DAC o<br>unless otherw | butputs; V <sub>DDA1</sub> = 3.3 V; f <sub>s</sub> = 44.1 k<br>vise specified | Hz; T <sub>amb</sub> = 25 °C; R <sub>L</sub> = 5              | <b>k</b> $\Omega$ ; all volta | ages refere | enced to g | round; |
| DC CHARACTER                  | RISTICS                                                                       |                                                               |                               |             |            |        |
| R <sub>o(DAC)</sub>           | DAC output resistance                                                         | pins 34 and 36                                                | -                             | 0.13        | 3.0        | Ω      |
| I <sub>o(max)</sub>           | maximum output current                                                        | (THD + N)/S < 0.1%<br>R <sub>L</sub> = 5 kΩ                   | -                             | 0.22        | -          | mA     |
| RL                            | load resistance                                                               |                                                               | 3                             | _           | _          | kΩ     |
| CL                            | load capacitance                                                              |                                                               | _                             | -           | 200        | pF     |
| R <sub>o(VREFDA)</sub>        | VREFDA output resistance                                                      | pin 38                                                        | _                             | 28          | _          | kΩ     |
| AC CHARACTER                  | ISTICS                                                                        |                                                               |                               |             |            |        |
| V <sub>o(rms)</sub>           | output voltage (RMS value)                                                    |                                                               | _                             | 1000        | -          | mV     |
| $\Delta V_o$                  | unbalance between channels                                                    |                                                               | _                             | 0.1         | -          | dB     |
| (THD + N)/S                   | total harmonic distortion plus                                                | at 0 dB                                                       | _                             | -85         | -          | dB(A)  |
|                               | noise-to-signal ratio                                                         | at –60 dB                                                     | _                             | -37         | -          | dB(A)  |
| S/N                           | signal-to-noise ratio                                                         | code = 0                                                      | -                             | 100         | -          | dB(A)  |
| α <sub>cs</sub>               | channel separation                                                            |                                                               | _                             | 80          | _          | dB     |
| PSRR                          | power supply rejection ratio                                                  | f <sub>ripple</sub> = 1 kHz;<br>V <sub>ripple(p-p)</sub> = 1% | -                             | 50          | -          | dB     |

# SAA7715H

#### 14 I<sup>2</sup>S-BUS TIMING



| SYMBOL              | PARAMETER               | CONDITIONS              | MIN.                | TYP. | MAX.                | UNIT |
|---------------------|-------------------------|-------------------------|---------------------|------|---------------------|------|
| T <sub>cy</sub>     | bit clock cycle time    |                         | 162                 | _    | _                   | ns   |
| t <sub>r</sub>      | rise time               | T <sub>cy</sub> = 50 ns | -                   | _    | 0.15T <sub>cy</sub> | ns   |
| t <sub>f</sub>      | fall time               | T <sub>cy</sub> = 50 ns | -                   | _    | 0.15T <sub>cy</sub> | ns   |
| t <sub>BCK(H)</sub> | bit clock HIGH time     | T <sub>cy</sub> = 50 ns | 0.35T <sub>cy</sub> | _    | -                   | ns   |
| t <sub>BCK(L)</sub> | bit clock LOW time      | T <sub>cy</sub> = 50 ns | 0.35T <sub>cy</sub> | -    | -                   | ns   |
| t <sub>su(D)</sub>  | data set-up time        | T <sub>cy</sub> = 50 ns | 0.2T <sub>cy</sub>  | -    | -                   | ns   |
| t <sub>h(D)</sub>   | data hold time          | T <sub>cy</sub> = 50 ns | 0.2T <sub>cy</sub>  | -    | -                   | ns   |
| t <sub>d(D)</sub>   | data delay time         | T <sub>cy</sub> = 50 ns | -                   | -    | 0.15T <sub>cy</sub> | ns   |
| t <sub>su(WS)</sub> | word select set-up time | T <sub>cy</sub> = 50 ns | 0.2T <sub>cy</sub>  | _    | -                   | ns   |
| t <sub>h(WS)</sub>  | word select hold time   | T <sub>cy</sub> = 50 ns | 0.2T <sub>cy</sub>  | -    | -                   | ns   |

# SAA7715H

#### 15 I<sup>2</sup>C-BUS TIMING



#### Table 20 Timing of I<sup>2</sup>C-bus (see Fig.10)

| SYMBOL              | PARAMETER                                                                                            | CONDITIONS           | STANDARD MODE<br>I <sup>2</sup> C-BUS |       | FAST MODE I <sup>2</sup> C-BUS |      | UNIT |
|---------------------|------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------|-------|--------------------------------|------|------|
|                     |                                                                                                      |                      | MIN.                                  | MAX.  | MIN.                           | MAX. |      |
| f <sub>SCL</sub>    | SCL clock frequency                                                                                  |                      | 0                                     | 100   | 0                              | 400  | kHz  |
| t <sub>BUF</sub>    | bus free time between a<br>STOP and START<br>condition                                               |                      | 4.7                                   | -     | 1.3                            | -    | μs   |
| t <sub>HD;STA</sub> | hold time (repeated)<br>START condition; after this<br>period, the first clock pulse<br>is generated |                      | 4.0                                   | -     | 0.6                            | -    | μs   |
| t <sub>LOW</sub>    | SCL LOW period                                                                                       |                      | 4.7                                   | _     | 1.3                            | -    | μs   |
| t <sub>HIGH</sub>   | SCL HIGH period                                                                                      |                      | 4.0                                   | _     | 0.6                            | _    | μs   |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition                                                           |                      | 4.7                                   | -     | 0.6                            | -    | μs   |
| t <sub>HD;DAT</sub> | DATA hold time                                                                                       |                      | 0                                     | -     | 0                              | 0.9  | μs   |
| t <sub>SU;DAT</sub> | DATA set-up time                                                                                     |                      | 250                                   | _     | 100                            | -    | ns   |
| t <sub>r</sub>      | rise time of both SDA and SCL signals                                                                | C <sub>b</sub> in pF | -                                     | 1000  | 20 + 0.1C <sub>b</sub>         | 300  | ns   |
| t <sub>f</sub>      | fall time of both SDA and SCL signals                                                                | C <sub>b</sub> in pF | -                                     | 300   | 20 + 0.1C <sub>b</sub>         | 300  | ns   |
| t <sub>SU;STO</sub> | set-up time for STOP condition                                                                       |                      | 4.0                                   | -     | 0.6                            | -    | μs   |
| C <sub>b</sub>      | capacitive load for each bus line                                                                    |                      | -                                     | 400   | -                              | 400  | pF   |
| t <sub>SP</sub>     | pulse width of spikes to be suppressed by input filter                                               |                      | not applie                            | cable | 0                              | 50   | ns   |



Preliminary specification

# Digital Signal Processor

# **SAA7715H**



30

2001 May 07

\_

# SAA7715H

#### **17 PACKAGE OUTLINE**



# SAA7715H

#### 18 SOLDERING

# 18.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### 18.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

#### 18.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 18.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

# SAA7715H

#### 18.5 Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                      | SOLDERING METHOD                  |                       |
|----------------------------------------------|-----------------------------------|-----------------------|
| FACKAGE                                      | WAVE                              | REFLOW <sup>(1)</sup> |
| BGA, LFBGA, SQFP, TFBGA                      | not suitable                      | suitable              |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |
| PLCC <sup>(3)</sup> , SO, SOJ                | suitable                          | suitable              |
| LQFP, QFP, TQFP                              | not recommended <sup>(3)(4)</sup> | suitable              |
| SSOP, TSSOP, VSO                             | not recommended <sup>(5)</sup>    | suitable              |

#### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

| DATA SHEET STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                                        |  |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                                        |  |
| Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.                                     |  |
| Product data                     | Production                       | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Changes will be<br>communicated according to the Customer Product/Process Change<br>Notification (CPCN) procedure SNW-SQ-650A. |  |

#### **19 DATA SHEET STATUS**

#### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

# SAA7715H

#### 20 DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 22 PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS

#### 21 DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

# SAA7715H

NOTES

# Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Tel. +64 9 849 4160, Fax. +64 9 849 7811 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Norway: Box 1, Manglerud 0612, OSLO. Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210 Tel. +47 22 74 8000, Fax. +47 22 74 8341 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773 Pakistan: see Singapore Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381, Fax. +1 800 943 0087 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V, Tel. +45 33 29 3333, Fax. +45 33 29 3905 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920 France: 7 - 9 Rue du Mont Valérien, BP317, 92156 SURESNES Cedex, Tel. +33 1 4728 6600, Fax. +33 1 4728 6638 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 2353 60, Fax. +49 40 2353 6300 Hungary: Philips Hungary Ltd., H-1119 Budapest, Fehervari ut 84/A, Tel: +36 1 382 1700, Fax: +36 1 382 1800 India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division. Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI), Tel. +39 039 203 6838. Fax +39 039 203 6800 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy For all other countries apply to: Philips Semiconductors,

Marketing Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 2001

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753503/01/pp36

Date of release: 2001 May 07

Document order number: 9397 750 07664

SCA72

Let's make things better.







Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 3341 299, Fax.+381 11 3342 553

Internet: http://www.semiconductors.philips.com