

# **Mixed-Signal DSP Controller**

ADSP-21990

#### **FEATURES**

ADSP-2199x, 16-bit, fixed-point DSP core with up to 160 MIPS sustained performance

8K words of on-chip RAM, configured as 4K words on-chip, 24-bit program RAM and 4K words on-chip, 16-bit data RAM

**External memory interface** 

Dedicated memory DMA controller for data/instruction transfer between internal/external memory

Programmable PLL and flexible clock generation circuitry enables full speed operation from low speed input clocks

IEEE JTAG Standard 1149.1 test access port supports on-chip emulation and system debugging

8-channel, 14-bit analog-to-digital converter system, with up to 20 MSPS sampling rate (at 160 MHz core clock rate)

3-phase, 16-bit, center-based PWM generation unit with 12.5 ns resolution at 160 MHz core clock (CCLK) rate

Dedicated 32-bit encoder interface unit with companion encoder event timer

**Dual 16-bit auxiliary PWM outputs** 

16 general-purpose flag I/O pins

3 programmable 32-bit interval timers

SPI communications port with master or slave operation

Synchronous serial communications port (SPORT) capable of software UART emulation

Integrated watchdog timer

Dedicated peripheral interrupt controller with software priority control

**Multiple boot modes** 

Precision 1.0 V voltage reference

Integrated power-on-reset (POR) generator

Flexible power management with selectable power-down and idle modes

2.5 V internal operation with 3.3 V I/O

Operating temperature range of -40°C to +85°C

196-ball CSP BGA and 176-lead LQFP package



Figure 1. Functional Block Diagram

# Rev. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and

registered trademarks are the property of their respective owners.

Fax: 781.461.3113 ©2007 Analog Devices, Inc. All rights reserved.

# **TABLE OF CONTENTS**

| G | eneral Description                     | 3  |
|---|----------------------------------------|----|
|   | DSP Core Architecture                  | 3  |
|   | Memory Architecture                    | 5  |
|   | Bus Request and Bus Grant              | 6  |
|   | DMA Controller                         | 6  |
|   | DSP Peripherals Architecture           | 7  |
|   | Serial Peripheral Interface (SPI) Port | 7  |
|   | DSP Serial Port (SPORT)                | 8  |
|   | Analog-to-Digital Conversion System    | 8  |
|   | Voltage Reference                      | 9  |
|   | PWM Generation Unit                    | 9  |
|   | Auxiliary PWM Generation Unit          | 9  |
|   | Encoder Interface Unit                 | 9  |
|   | Flag I/O (FIO) Peripheral Unit         | 10 |
|   | Watchdog Timer                         | 10 |
|   | General-Purpose Timers                 | 10 |
|   | Interrupts                             | 10 |
|   | Peripheral Interrupt Controller        | 11 |
|   | Low Power Operation                    | 12 |
|   |                                        |    |

| Clock Signals                                 |
|-----------------------------------------------|
| Reset and Power-On Reset (POR)                |
| Power Supplies                                |
| Booting Modes                                 |
| Instruction Set Description                   |
| Development Tools                             |
| Designing an Emulator-Compatible DSP Board 15 |
| Additional Information                        |
| Pin Function Descriptions                     |
| Specifications                                |
| Absolute Maximum Ratings                      |
| ESD Caution                                   |
| Timing Specifications                         |
| Power Dissipation                             |
| Test Conditions                               |
| Pin Configurations                            |
| Outline Dimensions                            |
| Ordering Guide                                |

#### **REVISION HISTORY**

### **GENERAL DESCRIPTION**

The ADSP-21990 is a mixed-signal DSP controller based on the ADSP-2199x DSP core, suitable for a variety of high performance industrial motor control and signal processing applications that require the combination of a high performance DSP and the mixed-signal integration of embedded control peripherals such as analog-to-digital conversion. Target applications include: industrial motor drives, uninterruptible power supplies, optical networking control, data acquisition systems, test and measurement systems, and portable instrumentation.

The ADSP-21990 integrates the fixed-point ADSP-2199x family-based architecture with a serial port, an SPI-compatible port, a DMA controller, three programmable timers, general-purpose programmable flag pins, extensive interrupt capabilities, on-chip program and data memory spaces, and a complete set of embedded control peripherals that permits fast motor control and signal processing in a highly integrated environment.

The ADSP-21990 architecture is code compatible with previous ADSP-217xx based ADMCxxx products. Although the architectures are compatible, the ADSP-21990, with ADSP-2199x architecture, has a number of enhancements over earlier architectures. The enhancements to computational units, data address generators, and program sequencer make the ADSP-21990 more flexible and easier to program than the previous ADSP-21xx embedded DSPs.

Indirect addressing options provide addressing flexibility—premodify with no update, pre- and post-modify by an immediate 8-bit, twos complement value and base address registers for easier implementation of circular buffering.

The ADSP-21990 integrates 8K words of on-chip memory configured as 4K words (24-bit) of program RAM, and 4K words (16-bit) of data RAM.

Fabricated in a high speed, low power, CMOS process, the ADSP-21990 operates with a 6.25 ns instruction cycle time for a 160 MHz CCLK and with a 6.67 ns instruction cycle time for a 150 MHz CCLK.

The flexible architecture and comprehensive instruction set of the ADSP-21990 support multiple operations in parallel. For example, in one processor cycle, the ADSP-21990 can:

- Generate an address for the next instruction fetch.
- Fetch the next instruction.
- · Perform one or two data moves.
- Update one or two data address pointers.
- Perform a computational operation.

These operations take place while the processor continues to:

- Receive and transmit data through the serial port.
- Receive or transmit data over the SPI port.
- Access external memory through the external memory interface.

- Decrement the timers.
- Operate the embedded control peripherals (ADC, PWM, EIU, etc.).

#### **DSP CORE ARCHITECTURE**

- 6.25 ns instruction cycle time (internal), for up to 160 MIPS sustained performance (6.67 ns instruction cycle time for 150 MIPS sustained performance).
- ADSP-218x family code compatible with the same easy to use algebraic syntax.
- Single cycle instruction execution.
- Up to 1M words of addressable memory space with 24 bits of addressing width.
- Dual-purpose program memory for both instruction and data storage.
- Fully transparent instruction cache allows dual operand fetches in every instruction cycle.
- Unified memory space permits flexible address generation, using two independent DAG units.
- Independent ALU, multiplier/accumulator, and barrel shifter computational units with dual 40-bit accumulators.
- Single cycle context switch between two sets of computational and DAG registers.
- Parallel execution of computation and memory instructions.
- Pipelined architecture supports efficient code execution at speeds up to 160 MIPS.
- Register file computations with all nonconditional, nonparallel computational instructions.
- Powerful program sequencer provides zero overhead looping and conditional instruction execution.
- Architectural enhancements for compiled C code efficiency.
- Architecture enhancements beyond ADSP-218xx family are supported with instruction set extensions for added registers, ports, and peripherals.

The clock generator module of the ADSP-21990 includes clock control logic that allows the user to select and change the main clock frequency. The module generates two output clocks: the DSP core clock, CCLK; and the peripheral clock, HCLK. CCLK can sustain clock values of up to 160 MHz, while HCLK can be equal to CCLK or CCLK/2 for values up to a maximum 80 MHz peripheral clock at the 160 MHz CCLK rate.

The ADSP-21990 instruction set provides flexible data moves and multifunction (one or two data moves with a computation) instructions. Every single word instruction can be executed in a single processor cycle. The ADSP-21990 assembly language uses an algebraic syntax for ease of coding and readability. A comprehensive set of development tools supports program development.



Figure 2. Block Diagram

The block diagram (Figure 2) shows the architecture of the embedded ADSP-21xx core. It contains three independent computational units: the ALU, the multiplier/accumulator (MAC), and the shifter. The computational units process 16-bit data from the register file and have provisions to support multiprecision computations. The ALU performs a standard set of arithmetic and logic operations; division primitives are also supported. The MAC performs single cycle multiply, multiply/add, and multiply/subtract operations. The MAC has two 40-bit accumulators, which help with overflow. The shifter performs logical and arithmetic shifts, normalization, denormalization, and derive exponent operations. The shifter can be used to efficiently implement numeric format control, including multiword and block floating-point representations.

Register usage rules influence placement of input and results within the computational units. For most operations, the computational unit data registers act as a data register file, permitting any input or result register to provide input to any unit for a computation. For feedback operations, the computational units let the output (result) of any unit be input to any unit on the next cycle. For conditional or multifunction instructions, there are restrictions on which data registers may provide inputs or receive results from each computational unit. For more information, see the *ADSP-2199x DSP Instruction Set Reference*.

A powerful program sequencer controls the flow of instruction execution. The sequencer supports conditional jumps, subroutine calls, and low interrupt overhead. With internal loop

counters and loop stacks, the ADSP-21990 executes looped code with zero overhead; no explicit jump instructions are required to maintain loops.

Two data address generators (DAGs) provide addresses for simultaneous dual operand fetches (from data memory and program memory). Each DAG maintains and updates four 16-bit address pointers. Whenever the pointer is used to access data (indirect addressing), it is pre- or post-modified by the value of one of four possible modify registers. A length value and base address may be associated with each pointer to implement automatic modulo addressing for circular buffers. Page registers in the DAGs allow circular addressing within 64K word boundaries of each of the 256 memory pages, but these buffers may not cross page boundaries. Secondary registers duplicate all the primary registers in the DAGs; switching between primary and secondary registers provides a fast context switch.

Efficient data transfer in the core is achieved with the use of internal buses:

- Program memory address (PMA) bus
- Program memory data (PMD) bus
- Data memory address (DMA) bus
- · Data memory data (DMD) bus
- Direct memory access address bus
- Direct memory access data bus

The two address buses (PMA and DMA) share a single external address bus, allowing memory to be expanded off-chip, and the two data buses (PMD and DMD) share a single external data bus. Boot memory space and I/O memory space also share the external buses.

Program memory can store both instructions and data, permitting the ADSP-21990 to fetch two operands in a single cycle, one from program memory and one from data memory. The dual memory buses also let the embedded ADSP-21xx core fetch an operand from data memory and the next instruction from program memory in a single cycle.

#### **MEMORY ARCHITECTURE**

The ADSP-21990 provides 8K words of on-chip SRAM memory. This memory is divided into two blocks: a  $4K \times 24$ -bit (block 0) and a  $4K \times 16$ -bit (block 1). In addition, the ADSP-21990 provides a  $4K \times 24$ -bit block of program memory boot ROM (that is reserved by ADI for boot load routines). The memory map of the ADSP-21990 is illustrated in Figure 2.

As shown in Figure 2, the two internal memory RAM blocks reside in memory Page 0. The entire DSP memory map consists of 256 pages (Pages 0 to 255), and each page is 64K words long. External memory space consists of four memory banks (Banks3–0) and supports a wide variety of memory devices. Each bank is selectable using unique memory select lines (MS3–0) and has configurable page boundaries, wait states, and wait state modes. The 4K words of on-chip boot ROM populates the top of Page 255, while the remaining 254 pages are addressable off-chip. I/O memory pages differ from external memory in that they are 1K word long, and the external I/O pages have their own select pin (IOMS). Pages 31–0 of I/O memory space reside on-chip and contain the configuration registers for the peripherals. Both the ADSP-2199x core and DMA capable peripherals can access the entire memory map of the DSP.

NOTE: The physical external memory addresses are limited by 20 address lines, and are determined by the external data width and packing of the external memory space. The strobe signals  $(\overline{MS3-0})$  can be programmed to allow the user to change starting page addresses at run time.

#### Internal (On-Chip) Memory

The ADSP-21990 unified program and data memory space consists of 16M locations that are accessible through two 24-bit address buses, the PMA and DMA buses. The DSP uses slightly different mechanisms to generate a 24-bit address for each bus. The DSP has three functions that support access to the full memory map.

• The DAGs generate 24-bit addresses for data fetches from the entire DSP memory address range. Because DAG index (address) registers are 16 bits wide and hold the lower 16 bits of the address, each of the DAGs has its own 8-bit page register (DMPGx) to hold the most significant eight address bits. Before a DAG generates an address, the program must set the DAG DMPGx register to the appropriate memory page. The DMPG1 register is also used as a page register when accessing external memory. The program



Figure 3. Core Memory Map at Reset

must set DMPG1 accordingly, when accessing data variables in external memory. A "C" program macro is provided for setting this register.

- The program sequencer generates the addresses for instruction fetches. For relative addressing instructions, the program sequencer bases addresses for relative jumps, calls, and loops on the 24-bit program counter (PC). In direct addressing instructions (two word instructions), the instruction provides an immediate 24-bit address value. The PC allows linear addressing of the full 24-bit address range.
- For indirect jumps and calls that use a 16-bit DAG address register for part of the branch address, the program sequencer relies on an 8-bit indirect jump page (IJPG) register to supply the most significant eight address bits.
   Before a cross page jump or call, the program must set the program sequencer IJPG register to the appropriate memory page.

The ADSP-21990 has 4K words of on-chip ROM that holds boot routines. The DSP starts executing instructions from the on-chip boot ROM, which starts the boot process. For more information, see Booting Modes on Page 13. The on-chip boot ROM is located on Page 255 in the DSP memory space map, starting at address 0xFF0000.

#### External (Off-Chip) Memory

Each of the ADSP-21990 off-chip memory spaces has a separate control register, so applications can configure unique access parameters for each space. The access parameters include read and write wait counts, wait state completion mode, I/O clock divide ratio, write hold time extension, strobe polarity, and data bus width. The core clock and peripheral clock ratios influence

the external memory access strobe widths. For more information, see Clock Signals on Page 12. The off-chip memory spaces are:

- External memory space (MS3-0 pins)
- I/O memory space (IOMS pin)
- Boot memory space (BMS pin)

All of the above off-chip memory spaces are accessible through the external port, which can be configured for 8-bit or 16-bit data widths.

#### **External Memory Space**

External memory space consists of four memory banks. These banks can contain a configurable number of 64 K word pages. At reset, the page boundaries for external memory have Bank0 containing Pages 1 to 63, Bank1 containing Pages 64 to 127, Bank2 containing Pages 128 to 191, and Bank3 containing Pages 192 to 254. The MS3-0 memory bank pins select Banks 3-0, respectively. Both the ADSP-2199x core and DMA capable peripherals can access the DSP external memory space.

All accesses to external memory are managed by the external memory interface unit (EMI).

#### I/O Memory Space

The ADSP-21990 supports an additional external memory called I/O memory space. The I/O space consists of 256 pages, each containing 1024 addresses. This space is designed to support simple connections to peripherals (such as data converters and external registers) or to bus interface ASIC data registers. The first 32K addresses (I/O Pages 0 to 31) are reserved for on-chip peripherals. The upper 224K addresses (I/O Pages 32 to 255) are available for external peripheral devices. External I/O pages have their own select pin ( $\overline{\text{IOMS}}$ ). The DSP instruction set provides instructions for accessing I/O space.



Figure 4. I/O Memory Map

#### **Boot Memory Space**

Boot memory space consists of one off-chip bank with 254 pages. The  $\overline{BMS}$  memory bank pin selects boot memory space. Both the ADSP-2199x core and DMA capable peripherals can

access the DSP off-chip boot memory space. After reset, the DSP always starts executing instructions from the on-chip boot ROM.



Figure 5. Boot Memory Map

#### **BUS REQUEST AND BUS GRANT**

The ADSP-21990 can relinquish control of the data and address buses to an external device. When the external device requires access to the bus, it asserts the bus request  $(\overline{BR})$  signal. The  $(\overline{BR})$  signal is arbitrated with core and peripheral requests. External bus requests have the lowest priority. If no other internal request is pending, the external bus request will be granted. Due to synchronizer and arbitration delays, bus grants will be provided with a minimum of three peripheral clock delays. The ADSP-21990 will respond to the bus grant by:

- Three-stating the data and address buses and the MS3-0, BMS, IOMS, RD, and WR output drivers.
- Asserting the bus grant (BG) signal.

The ADSP-21990 will halt program execution if the bus is granted to an external device and an instruction fetch or data read/write request is made to external general-purpose or peripheral memory spaces. If an instruction requires two external memory read accesses, the bus will not be granted between the two accesses. If an instruction requires an external memory read and an external memory write access, the bus may be granted between the two accesses. The external memory interface can be configured so that the core will have exclusive use of the interface. DMA and bus requests will be granted. When the external device releases  $\overline{BR}$ , the DSP releases  $\overline{BG}$  and continues program execution from the point at which it stopped.

The bus request feature operates at all times, even while the DSP is booting and  $\overline{RESET}$  is active.

The ADSP-21990 asserts the  $\overline{BGH}$  pin when it is ready to start another external port access, but is held off because the bus was previously granted. This mechanism can be extended to define more complex arbitration protocols for implementing more elaborate multimaster systems.

#### **DMA CONTROLLER**

The ADSP-21990 has a DMA controller that supports automated data transfers with minimal overhead for the DSP core. Cycle stealing DMA transfers can occur between the ADSP-21990 internal memory and any of its DMA capable peripherals. Additionally, DMA transfers can be accomplished between any of the DMA capable peripherals and external

devices connected to the external memory interface. DMA capable peripherals include the SPORT and SPI ports, and ADC control module. Each individual DMA capable peripheral has a dedicated DMA channel. To describe each DMA sequence, the DMA controller uses a set of parameters—called a DMA descriptor. When successive DMA sequences are needed, these DMA descriptors can be linked or chained together, so the completion of one DMA sequence autoinitiates and starts the next sequence. DMA sequences do not contend for bus access with the DSP core, instead DMAs "steal" cycles to access memory.

All DMA transfers use the DMA bus shown in Figure 2 on Page 4. Because all of the peripherals use the same bus, arbitration for DMA bus access is needed. The arbitration for DMA bus access appears in Table 1.

Table 1. I/O Bus Arbitration Priority

| DMA Bus Master           | <b>Arbitration Priority</b> |
|--------------------------|-----------------------------|
| SPORT Receive DMA        | 0—Highest                   |
| SPORT Transmit DMA       | 1                           |
| ADC Control DMA          | 2                           |
| SPI Receive/Transmit DMA | 3                           |
| Memory DMA               | 4—Lowest                    |

#### **DSP PERIPHERALS ARCHITECTURE**

The ADSP-21990 contains a number of special purpose, embedded control peripherals, which can be seen in the functional block diagram on Page 1. The ADSP-21990 contains a high performance, 8-channel, 14-bit ADC system with dual-channel simultaneous sampling ability across four pairs of inputs. An internal precision voltage reference is also available as part of the ADC system. In addition, a 3-phase, 16-bit, center-based PWM generation unit can be used to produce high accuracy PWM signals with minimal processor overhead.

The ADSP-21990 also contains a flexible incremental encoder interface unit for position sensor feedback; two adjustable frequency auxiliary PWM outputs, 16 lines of digital I/O; a 16-bit watchdog timer; three general-purpose timers, and an interrupt controller that manages all peripheral interrupts. Finally, the ADSP-21990 contains an integrated power-on-reset (POR) circuit that can be used to generate the required reset signal for the device on power-on.

The ADSP-21990 has an external memory interface that is shared by the DSP core, the DMA controller, and DMA capable peripherals, which include the ADC, SPORT, and SPI communication ports. The external port consists of a 16-bit data bus, a 20-bit address bus, and control signals. The data bus is configurable to provide an 8- or 16-bit interface to external memory. Support for word packing lets the DSP access 16- or 24-bit words from external memory regardless of the external data bus width.

The memory DMA controller lets the ADSP-21990 move data and instructions from between memory spaces: internal-to-external, internal-to-internal, and external-to-external. On-chip peripherals can also use this controller for DMA transfers.

The embedded ADSP-21xx core can respond to up to 17 interrupts at any given time: three internal (stack, emulator kernel, and power down), two external (emulator and reset), and 12 user-defined (peripherals) interrupts. Programmers assign each of the 32 peripheral interrupt requests to one of the 12 user defined interrupts. These assignments determine the priority of each peripheral for interrupt service.

The following sections provide a functional overview of the ADSP-21990 peripherals.

#### **SERIAL PERIPHERAL INTERFACE (SPI) PORT**

The serial peripheral interface (SPI) port provides functionality for a generic configurable serial port interface based on the SPI standard, which enables the DSP to communicate with multiple SPI-compatible devices. Key features of the SPI port are:

- Interface to host microcontroller or serial EEPROM.
- Master or slave operation (3-wire interface MISO, MOSI, SCK).
- Data rates to HCLK÷4 (16-bit baud rate selector).
- 8- or 16-bit transfer.
- Programmable clock phase and polarity.
- Broadcast Mode-1 master, multiple slaves.
- DMA capability and dedicated interrupts.
- PF0 can be used as slave select input line.
- PF1-PF7 can be used as external slave select output.

SPI is a 3-wire interface consisting of two data pins (MOSI and MISO), one clock pin (SCK), and a single slave select input (SPISS) that is multiplexed with the PF0 flag I/O line and seven slave select outputs (SPISEL1 to SPISEL7) that are multiplexed with the PF1 to PF7 flag I/O lines. The SPISS input is used to select the ADSP-21990 as a slave to an external master. The SPISEL1 to SPISEL7 outputs can be used by the ADSP-21990 (acting as a master) to select/enable up to seven external slaves in a multidevice SPI configuration. In a multimaster or a multidevice configuration, all MOSI pins are tied together, all MISO pins are tied together, and all SCK pins are tied together.

During transfers, the SPI port simultaneously transmits and receives by serially shifting data in and out on the serial data line. The serial clock line synchronizes the shifting and sampling of data on the serial data line.

In master mode, the DSP core performs the following sequence to set up and initiate SPI transfers:

- Enables and configures the SPI port operation (data size and transfer format).
- Selects the target SPI slave with the SPISELx output pin (reconfigured programmable flag pin).
- Defines one or more DMA descriptors in Page 0 of I/O memory space (optional in DMA mode only).
- Enables the SPI DMA engine and specifies transfer direction (optional in DMA mode only).
- In nonDMA mode only, reads or writes the SPI port receive or transmit data buffer.

The SCK line generates the programmed clock pulses for simultaneously shifting data out on MOSI and shifting data in on MISO. In DMA mode only, transfers continue until the SPI DMA word count transitions from 1 to 0.

In slave mode, the DSP core performs the following sequence to set up the SPI port to receive data from a master transmitter:

- Enables and configures the SPI slave port to match the operation parameters set up on the master (data size and transfer format) SPI transmitter.
- Defines and generates a receive DMA descriptor in Page 0 of memory space to interrupt at the end of the data transfer (optional in DMA mode only).
- Enables the SPI DMA engine for a receive access (optional in DMA mode only).
- Starts receiving the data on the appropriate SCK edges after receiving an SPI chip select on the SPISS input pin (reconfigured programmable flag pin) from a master.

In DMA mode only, reception continues until the SPI DMA word count transitions from 1 to 0. The DSP core could continue, by queuing up the next DMA descriptor.

Slave mode transmit operation is similar, except that the DSP core specifies the data buffer in memory space from which to transmit data, generates and relinquishes control of the transmit DMA descriptor, and begins filling the SPI port data buffer. If the SPI controller is not ready on time to transmit, it can transmit a "zero" word.

#### **DSP SERIAL PORT (SPORT)**

The ADSP-21990 incorporates a complete synchronous serial port (SPORT) for serial and multiprocessor communications. The SPORT supports the following features:

- Bidirectional: The SPORT has independent transmit and receive sections.
- Double buffered: The SPORT section (both receive and transmit) has a data register for transferring data words to and from other parts of the processor and a register for shifting data in or out. The double buffering provides additional time to service the SPORT.
- Clocking: The SPORT can use an external serial clock or generate its own in a wide range of frequencies down to 0 Hz.
- Word length: Each SPORT section supports serial data word lengths from three to 16 bits that can be transferred either MSB first or LSB first.
- Framing: Each SPORT section (receive and transmit) can
  operate with or without frame synchronization signals for
  each data-word; with internally generated or externally
  generated frame signals; with active high or active low
  frame signals; with either of two pulse widths and frame
  signal timing.
- Companding in hardware: Each SPORT section can perform A law and μ law companding according to CCITT recommendation G.711.

- Direct memory access with single cycle overhead: using the built-in DMA master, the SPORT can automatically receive and/or transmit multiple memory buffers of data with an overhead of only one DSP cycle per data-word. The onchip DSP via a linked list of memory space resident DMA descriptor blocks can configure transfers between the SPORT and memory space. This chained list can be dynamically allocated and updated.
- Interrupts: Each SPORT section (receive and transmit) generates an interrupt upon completing a data-word transfer, or after transferring an entire buffer or buffers if DMA is used.
- Multichannel capability: The SPORT can receive and transmit data selectively from channels of a serial bit stream that is time division multiplexed into up to 128 channels. This is especially useful for T1 interfaces or as a network communication scheme for multiple processors. The SPORTs also support T1 and E1 carrier systems.
- Each SPORT channel (Tx and Rx) supports a DMA buffer of up to eight, 16-bit transfers.
- The SPORT operates at a frequency of up to one-half the clock frequency of the HCLK.
- The SPORT is capable of UART software emulation.

#### ANALOG-TO-DIGITAL CONVERSION SYSTEM

The ADSP-21990 contains a fast, high accuracy, multiple input analog-to-digital conversion system with simultaneous sampling capabilities. This analog-to-digital conversion system permits the fast, accurate conversion of analog signals needed in high performance embedded systems. Key features of the ADC system are:

- 14-bit pipeline (6-stage pipeline) flash analog-to-digital converter.
- 8 dedicated analog inputs.
- Dual-channel simultaneous sampling capability.
- Programmable ADC clock rate to maximum of HCLK÷4.
- First channel ADC data valid approximately 375 ns after CONVST (at 20 MSPS).
- All 8 inputs converted in approximately 725 ns (at 20 MSPS).
- 2.0 V peak-to-peak input voltage range.
- Multiple convert start sources.
- Internal or external voltage reference.
- Out of range detection.
- DMA capable transfers from ADC to memory.

The ADC system is based on a pipeline flash converter core, and contains dual input sample-and-hold amplifiers so that simultaneous sampling of two input signals is supported. The ADC system provides an analog input voltage range of 2.0 V p-p and provides 14-bit performance with a clock rate of up to HCLK  $\div$  4. The ADC system can be programmed to operate at

a clock rate that is programmable from HCLK  $\div$  4 to HCLK  $\div$  30, to a maximum of 20 MHz (at 160 MHz CCLK rate).

The ADC input structure supports eight independent analog inputs; four of which are multiplexed into one sample-and-hold amplifier (A\_SHA) and four of which are multiplexed into the other sample-and-hold amplifier (B\_SHA).

At the 20 MHz sampling rate, the first data value is valid approximately 375 ns after the convert start command. All eight channels are converted in approximately 725 ns.

The core of the ADSP-21990 provides 14-bit data such that the stored data values in the ADC data registers are 14 bits wide.

#### **VOLTAGE REFERENCE**

The ADSP-21990 contains an on-board band gap reference that can be used to provide a precise 1.0 V output for use by the analog-to-digital system and externally on the VREF pin for biasing and level shifting functions. Additionally, the ADSP-21990 may be configured to operate with an external reference applied to the VREF pin, if required.

#### **PWM GENERATION UNIT**

Key features of the 3-phase PWM generation unit are:

- 16-bit, center-based PWM generation unit.
- Programmable PWM pulse width, with resolutions to 12.5 ns (at 80 MHz HCLK rate).
- Single/double update modes.
- Programmable dead time and switching frequency.
- Twos complement implementation permits smooth transition into full ON and full OFF states.
- Possibility to synchronize the PWM generation to an external synchronization.
- Special provisions for BDCM operation (crossover and output enable functions).
- Wide variety of special switched reluctance (SR) operating modes.
- Output polarity and clock gating control.
- · Dedicated asynchronous PWM shutdown signal.
- Multiple shutdown sources, independently for each unit.

The ADSP-21990 integrates a flexible and programmable, 3-phase PWM waveform generator that can be programmed to generate the required switching patterns to drive a 3-phase voltage source inverter for ac induction (ACIM) or permanent magnet synchronous (PMSM) motor control. In addition, the PWM block contains special functions that considerably simplify the generation of the required PWM switching patterns for control of the electronically commutated motor (ECM) or brushless dc motor (BDCM). Tying a dedicated pin, PWMSR, to GND, enables a special mode, for switched reluctance motors (SRM).

The six PWM output signals consist of three high side drive pins (AH, BH, and CH) and three low side drive signals pins (AL, BL, and CL). The polarity of the generated PWM signals may be set via hardware by the PWMPOL input pin, so that either active HI or active LO PWM patterns can be produced.

The switching frequency of the generated PWM patterns is programmable using the 16-bit PWMTM register. The PWM generator is capable of operating in two distinct modes, single update mode or double update mode. In single update mode the duty cycle values are programmable only once per PWM period, so that the resultant PWM patterns are symmetrical about the midpoint of the PWM period. In the double update mode, a second updating of the PWM registers is implemented at the midpoint of the PWM period. In this mode, it is possible to produce asymmetrical PWM patterns. that produce lower harmonic distortion in 3-phase PWM inverters.

#### **AUXILIARY PWM GENERATION UNIT**

Key features of the auxiliary PWM generation unit are:

- 16-bit, programmable frequency, programmable duty cycle PWM outputs.
- · Independent or offset operating modes.
- Double buffered control of duty cycle and period registers.
- Separate auxiliary PWM synchronization signal and associated interrupt (can be used to trigger ADC convert start).
- Separate auxiliary PWM shutdown signal (AUXTRIP).

The ADSP-21990 integrates a 2-channel, 16-bit, auxiliary PWM output unit that can be programmed with variable frequency, variable duty cycle values and may operate in two different modes, independent mode or offset mode. In independent mode, the two auxiliary PWM generators are completely independent and separate switching frequencies and duty cycles may be programmed for each auxiliary PWM output. In offset mode the switching frequency of the two signals on the AUX0 and AUX1 pins is identical. Bit 4 of the AUXCTRL register places the auxiliary PWM channel pair in independent or offset mode.

The auxiliary PWM generation unit provides two chip output pins, AUX0 and AUX1 (on which the switching signals appear) and one chip input pin, AUXTRIP, which can be used to shut down the switching signals—for example, in a fault condition.

#### **ENCODER INTERFACE UNIT**

The ADSP-21990 incorporates a powerful encoder interface block to incremental shaft encoders that are often used for position feedback in high performance motion control systems.

- Quadrature rates to 53 MHz (at 80 MHz HCLK rate).
- Programmable filtering of all encoder input signals.
- 32-bit encoder counter.
- Variety of hardware and software reset modes.
- Two registration inputs to latch EIU count value with corresponding registration interrupt.
- Status of A/B signals latched with reading of EIU count value.

- Alternative frequency and direction mode.
- · Single north marker mode.
- Count error monitor function with dedicated error interrupt.
- Dedicated 16-bit loop timer with dedicated interrupt.
- Companion encoder event (1/T) timer unit.

The encoder interface unit (EIU) includes a 32-bit quadrature up-/downcounter, programmable input noise filtering of the encoder input signals and the zero markers, and has four dedicated chip pins. The quadrature encoder signals are applied at the EIA and EIB pins. Alternatively, a frequency and direction set of inputs may be applied to the EIA and EIB pins. In addition, two north marker/strobe inputs are provided on pins EIZ and EIS. These inputs may be used to latch the contents of the encoder quadrature counter into dedicated registers, EIZLATCH and EISLATCH, on the occurrence of external events at the EIZ and EIS pins. These events may be programmed to be either rising edge only (latch event) or rising edge if the encoder is moving in the forward direction and falling edge if the encoder is moving in the reverse direction (software latched north marker functionality).

The encoder interface unit incorporates programmable noise filtering on the four encoder inputs to prevent spurious noise pulses from adversely affecting the operation of the quadrature counter. The encoder interface unit operates at a clock frequency equal to the HCLK rate. The encoder interface unit operates correctly with encoder signals at frequencies of up to 13.25 MHz at the 80 MHz HCLK rate, corresponding to a maximum quadrature frequency of 53 MHz (assuming an ideal quadrature relationship between the input EIA and EIB signals).

The EIU may be programmed to use the north marker on EIZ to reset the quadrature encoder in hardware, if required.

Alternatively, the north marker can be ignored, and the encoder quadrature counter is reset according to the contents of a maximum count register, EIUMAXCNT. There is also a "single north marker" mode available in which the encoder quadrature counter is reset only on the first north marker pulse.

The encoder interface unit can also be made to implement some error checking functions. If an encoder count error is detected (due to a disconnected encoder line, for example), a status bit in the EIUSTAT register is set, and an EIU count error interrupt is generated.

The encoder interface unit of the ADSP-21990 contains a 16-bit loop timer that consists of a timer register, period register, and scale register so that it can be programmed to time out and reload at appropriate intervals. When this loop timer times out, an EIU loop timer timeout interrupt is generated. This interrupt could be used to control the timing of speed and position control loops in high performance drives.

The encoder interface unit also includes a high performance encoder event timer (EET) block that permits the accurate timing of successive events of the encoder inputs. The EET can be programmed to time the duration between up to 255 encoder pulses and can be used to enhance velocity estimation, particularly at low speeds of rotation.

#### FLAG I/O (FIO) PERIPHERAL UNIT

The FIO module is a generic parallel I/O interface that supports 16 bidirectional multifunction flags or general-purpose digital I/O signals (PF15–0).

All 16 FLAG bits can be individually configured as an input or output based on the content of the direction (DIR) register, and can also be used as an interrupt source for one of two FIO interrupts. When configured as input, the input signal can be programmed to set the FLAG on either a level (level sensitive input/interrupt) or an edge (edge sensitive input/interrupt).

The FIO module can also be used to generate an asynchronous unregistered wake-up signal FIO\_WAKEUP for DSP core wake up after power-down.

The FIO lines, PF7–1 can also be configured as external slave select outputs for the SPI communications port, while PF0 can be configured to act as a slave select input.

The FIO lines can be configured to act as a PWM shutdown source for the 3-phase PWM generation unit of the ADSP-21990.

#### WATCHDOG TIMER

The ADSP-21990 integrates a watchdog timer that can be used as a protection mechanism against unintentional software events. It can be used to cause a complete DSP and peripheral reset in such an event. The watchdog timer consists of a 16-bit timer that is clocked at the external clock rate (CLKIN or crystal input frequency).

In order to prevent an unwanted timeout or reset, it is necessary to periodically write to the watchdog timer register. During abnormal system operation, the watchdog count will eventually decrement to 0 and a watchdog timeout will occur. In the system, the watchdog timeout will cause a full reset of the DSP core and peripherals.

#### **GENERAL-PURPOSE TIMERS**

The ADSP-21990 contains a general-purpose timer unit that contains three identical 32-bit timers. The three programmable interval timers (Timer0, Timer1, and Timer2) generate periodic interrupts. Each timer can be independently set to operate in one of three modes:

- Pulse waveform generation (PWM\_OUT) mode.
- Pulse width count/capture (WDTH\_CAP) mode.
- External event watchdog (EXT\_CLK) mode.

Each timer has one bidirectional chip pin, TMR2-0. For each timer, the associated pin is configured as an output pin in PWM\_OUT mode and as an input pin in WDTH\_CAP and EXT\_CLK modes.

#### **INTERRUPTS**

The interrupt controller lets the DSP respond to 17 interrupts with minimum overhead. The DSP core implements an interrupt priority scheme as shown in Table 2. Applications can use the unassigned slots for software and peripheral interrupts. The

peripheral interrupt controller is used to assign the various peripheral interrupts to the 12 user assignable interrupts of the DSP core.

Table 2. Interrupt Priorities/Addresses

|                                                        | IMASK/ |                |
|--------------------------------------------------------|--------|----------------|
| Interrupt                                              | IRPTL  | Vector Address |
| Emulator (NMI) —Highest Priority                       | NA     | NA             |
| Reset (NMI)                                            | 0      | 0x00 0000      |
| Power Down (NMI)                                       | 1      | 0x00 0020      |
| Loop and PC Stack                                      | 2      | 0x00 0040      |
| Emulation Kernel                                       | 3      | 0x00 0060      |
| User Assigned Interrupt<br>(USR0)                      | 4      | 0x00 0080      |
| User Assigned Interrupt<br>(USR1)                      | 5      | 0x00 00A0      |
| User Assigned Interrupt<br>(USR2)                      | 6      | 0x00 00C0      |
| User Assigned Interrupt<br>(USR3)                      | 7      | 0x00 00E0      |
| User Assigned Interrupt<br>(USR4)                      | 8      | 0x00 0100      |
| User Assigned Interrupt<br>(USR5)                      | 9      | 0x00 0120      |
| User Assigned Interrupt<br>(USR6)                      | 10     | 0x00 0140      |
| User Assigned Interrupt<br>(USR7)                      | 11     | 0x00 0160      |
| User Assigned Interrupt<br>(USR8)                      | 12     | 0x00 0180      |
| User Assigned Interrupt<br>(USR9)                      | 13     | 0x00 01A0      |
| User Assigned Interrupt<br>(USR10)                     | 14     | 0x00 01C0      |
| User Assigned Interrupt<br>(USR11)<br>—Lowest Priority | 15     | 0x00 01E0      |

There is no assigned priority for the peripheral interrupts after reset. To assign the peripheral interrupts a different priority, applications write the new priority to their corresponding control bits (determined by their ID) in the interrupt priority control register.

Interrupt routines can either be nested with higher priority interrupts taking precedence or processed sequentially. Interrupts can be masked or unmasked with the IMASK register. Individual interrupt requests are logically ANDed with the bits in IMASK; the highest priority unmasked interrupt is then selected. The emulation, power down, and reset interrupts are nonmaskable with the IMASK register, but software can use the DIS INT instruction to mask the power-down interrupt.

The interrupt control (ICNTL) register controls interrupt nesting and enables or disables interrupts globally.

The IRPTL register is used to force and clear interrupts. Onchip stacks preserve the processor status and are automatically maintained during interrupt handling. To support interrupt, loop, and subroutine nesting, the PC stack is 33 levels deep, the loop stack is eight levels deep, and the status stack is 16 levels deep. To prevent stack overflow, the PC stack can generate a stack level interrupt if the PC stack falls below three locations full or rises above 28 locations full.

The following instructions globally enable or disable interrupt servicing, regardless of the state of IMASK:

- Ena Int.
- Dis Int.

At reset, interrupt servicing is disabled.

For quick servicing of interrupts, a secondary set of DAG and computational registers exist. Switching between the primary and secondary registers lets programs quickly service interrupts, while preserving the state of the DSP.

#### PERIPHERAL INTERRUPT CONTROLLER

The peripheral interrupt controller is a dedicated peripheral unit of the ADSP-21990 (accessed via I/O mapped registers). The peripheral interrupt controller manages the connection of up to 32 peripheral interrupt requests to the DSP core.

For each peripheral interrupt source, there is a unique 4-bit code that allows the user to assign the particular peripheral interrupt to any one of the 12 user assignable interrupts of the embedded ADSP-2199x core. Therefore, the peripheral interrupt controller of the ADSP-21990 contains eight, 16-bit interrupt priority registers (Interrupt Priority Register 0 (IPR0) to Interrupt Priority Register 7 (IPR7)).

Each interrupt priority register contains four 4-bit codes; one specifically assigned to each peripheral interrupt. The user may write a value between 0x0 and 0xB to each 4-bit location in order to effectively connect the particular interrupt source to the corresponding user assignable interrupt of the ADSP-2199x core.

Writing a value of 0x0 connects the peripheral interrupt to the USR0 user assignable interrupt of the ADSP-2199x core while writing a value of 0xB connects the peripheral interrupt to the USR11 user assignable interrupt. The core interrupt USR0 is the highest priority user interrupt, while USR11 is the lowest priority. Writing a value between 0xC and 0xF effectively disables the peripheral interrupt by not connecting it to any ADSP-2199x core interrupt input. The user may assign more than one peripheral interrupt to any given ADSP-2199x core interrupt. In that case, the burden is on the user software in the interrupt vector table to determine the exact interrupt source through reading status bits.

This scheme permits the user to assign the number of specific interrupts that are unique to their application to the interrupt scheme of the ADSP-2199x core. The user can then use the existing interrupt priority control scheme to dynamically control the priorities of the 12 core interrupts.

#### **LOW POWER OPERATION**

The ADSP-21990 has four low power options that significantly reduce the power dissipation when the device operates under standby conditions. To enter any of these modes, the DSP executes an IDLE instruction. The ADSP-21990 uses the configuration of the PD, STCK, and STALL bits in the PLLCTL register to select between the low power modes as the DSP executes the IDLE instruction. Depending on the mode, an IDLE shuts off clocks to different parts of the DSP in the different modes. The low power modes are:

- Idle
- · Power-down core
- Power-down core/peripherals
- · Power-down all

#### Idle Mode

When the ADSP-21990 is in idle mode, the DSP core stops executing instructions, retains the contents of the instruction pipeline, and waits for an interrupt. The core clock and peripheral clock continue running.

To enter idle mode, the DSP can execute the IDLE instruction anywhere in code. To exit Idle mode, the DSP responds to an interrupt and (after two cycles of latency) resumes executing instructions.

#### **Power-Down Core Mode**

When the ADSP-21990 is in power-down core mode, the DSP core clock is off, but the DSP retains the contents of the pipeline and keeps the PLL running. The peripheral bus keeps running, letting the peripherals receive data.

To exit power-down core mode, the DSP responds to an interrupt and (after two cycles of latency) resumes executing instructions.

#### Power-Down Core/Peripherals Mode

When the ADSP-21990 is in power-down core/peripherals mode, the DSP core clock and peripheral bus clock are off, but the DSP keeps the PLL running. The DSP does not retain the contents of the instruction pipeline. The peripheral bus is stopped, so the peripherals cannot receive data.

To exit power-down core/peripherals mode, the DSP responds to an interrupt and (after five to six cycles of latency) resumes executing instructions.

#### Power-Down All Mode

When the ADSP-21990 is in power-down all mode, the DSP core clock, the peripheral clock, and the PLL are all stopped. The DSP does not retain the contents of the instruction pipeline. The peripheral bus is stopped, so the peripherals cannot receive data.

To exit power-down core/peripherals mode, the DSP responds to an interrupt and (after 500 cycles to restabilize the PLL) resumes executing instructions.

#### **CLOCK SIGNALS**

The ADSP-21990 can be clocked by a crystal oscillator or a buffered, shaped clock derived from an external clock oscillator. If a crystal oscillator is used, the crystal should be connected across the CLKIN and XTAL pins, with two capacitors connected as shown in Figure 6. Capacitor values are dependent on crystal type and should be specified by the crystal manufacturer. A parallel resonant, fundamental frequency, microprocessor grade crystal should be used for this configuration.

If a buffered, shaped clock is used, this external clock connects to the DSP CLKIN pin. CLKIN input cannot be halted, changed, or operated below the specified frequency during normal operation. This clock signal should be a TTL-compatible signal. When an external clock is used, the XTAL input must be left unconnected.

The DSP provides a user-programmable 1× to 32× multiplication of the input clock, including some fractional values, to support 128 external to internal (DSP core) clock ratios. The BYPASS pin, and MSEL6–0 and DF bits, in the PLL configuration register, decide the PLL multiplication factor at reset. At run time, the multiplication factor can be controlled in software. To support input clocks greater that 100 MHz, the PLL uses an additional bit (DF). If the input clock is greater than 100 MHz, DF must be set. If the input clock is less than 100 MHz, DF must be cleared. For clock multiplier settings, see the *ADSP-2199x Mixed Signal DSP Controller Hardware Reference*.

The peripheral clock is supplied to the CLKOUT pin.

All on-chip peripherals for the ADSP-21990 operate at the rate set by the peripheral clock. The peripheral clock (HCLK) is either equal to the core clock rate or one half the DSP core clock rate (CCLK). This selection is controlled by the IOSEL bit in the PLLCTL register. The maximum core clock is 160 MHz for the ADSP-21990BST and 150 MHz for the ADSP-21990BBC. The maximum peripheral clock is 80 MHz for the ADSP-21990BST and 75 MHz for the ADSP-21990BBC—the combination of the input clock and core/peripheral clock ratios may not exceed these limits.



Figure 6. External Crystal Connections

#### **RESET AND POWER-ON RESET (POR)**

The RESET pin initiates a complete hardware reset of the ADSP-21990 when pulled low. The RESET signal must be asserted when the device is powered up to assure proper initialization. The ADSP-21990 contains an integrated power-on reset (POR) circuit that provides an output reset signal, POR, from the ADSP-21990 on power-up and if the power supply voltage falls below the threshold level. The ADSP-21990 may be reset from an external source using the RESET signal, or alternatively, the internal power-on reset circuit may be used by connecting the POR pin to the RESET pin. During power-up the RESET line must be activated for long enough to allow the DSP core's internal clock to stabilize. The power-up sequence is defined as the total time required for the crystal oscillator to stabilize after a valid VDD is applied to the processor and for the internal phase-locked loop (PLL) to lock onto the specific crystal frequency. A minimum of 512 cycles will ensure that the PLL has locked (this does not include the crystal oscillator start-up time).

The RESET input contains some hysteresis. If an RC circuit is used to generate the RESET signal, the circuit should use an external Schmitt trigger.

The master reset sets all internal stack pointers to the empty stack condition, masks all interrupts, and resets all registers to their default values (where applicable). When  $\overline{\text{RESET}}$  is released, if there is no pending bus request, program control jumps to the location of the on-chip boot ROM (0xFF0000) and the booting sequence is performed.

#### **POWER SUPPLIES**

The ADSP-21990 has separate power supply connections for the internal ( $V_{\rm DDINT}$ ) and external ( $V_{\rm DDEXT}$ ) power supplies. The internal supply must meet the 2.5 V requirement. The external supply must be connected to a 3.3 V supply. All external supply pins must be connected to the same supply. The ideal power-on sequence for the DSP is to provide power-up of all supplies simultaneously. If there is going to be some delay in power-up between the supplies, provide  $V_{\rm DD}$  first, then  $V_{\rm DD~IO}$ .

#### **BOOTING MODES**

The ADSP-21990 supports a number of different boot modes that are controlled by the three dedicated hardware boot mode control pins (BMODE2, BMODE1, and BMODE0). The use of three boot mode control pins means that up to eight different boot modes are possible. Of these only five modes are valid on the ADSP-21990. The ADSP-21990 exposes the boot mechanism to software control by providing a nonmaskable boot interrupt that vectors to the start of the on-chip ROM memory block (at address 0xFF0000). A boot interrupt is automatically initiated following either a hardware initiated reset, via the RESET pin, or a software initiated reset, via writing to the Software Reset register. Following either a hardware or a software reset, execution always starts from the boot ROM at address 0xFF0000, irrespective of the settings of the BMODE2, BMODE1, and BMODE0 pins. The dedicated BMODE2, BMODE1, and BMODE0 pins are sampled at hardware reset.

The particular boot mode for the ADSP-21990 associated with the settings of the BMODE2, BMODE1, BMODE0 pins is defined in Table 3.

Table 3. Summary of Boot Modes

| <b>Boot Mode</b> | BMODE2 | BMODE1 | BMODE0 | Function                                 |
|------------------|--------|--------|--------|------------------------------------------|
| 0                | 0      | 0      | 0      | Illegal-Reserved                         |
| 1                | 0      | 0      | 1      | Boot from External 8-Bit Memory over EMI |
| 2                | 0      | 1      | 0      | Execute from External 8-Bit Memory       |
| 3                | 0      | 1      | 1      | Execute from External 16-Bit Memory      |
| 4                | 1      | 0      | 0      | Boot from SPI ≤ 4K Bits                  |
| 5                | 1      | 0      | 1      | Boot from SPI > 4K Bits                  |
| 6                | 1      | 1      | 0      | Illegal-Reserved                         |
| 7                | 1      | 1      | 1      | Illegal-Reserved                         |

#### INSTRUCTION SET DESCRIPTION

The ADSP-21990 assembly language instruction set has an algebraic syntax that was designed for ease of coding and readability. The assembly language, which takes full advantage of the unique architecture of the processor, offers the following benefits:

- ADSP-21xx assembly language syntax is a superset of and source code compatible (except for two data registers and DAG base address registers) with ADSP-21xx family syntax. It may be necessary to restructure ADSP-21xx programs to accommodate the ADSP-21990 unified memory space and to conform to its interrupt vector map.
- The algebraic syntax eliminates the need to remember cryptic assembler mnemonics. For example, a typical arithmetic add instruction, such as AR = AX0 + AY0, resembles a simple equation.
- Every instruction, but two, assembles into a single, 24-bit
  word that can execute in a single instruction cycle. The
  exceptions are two dual word instructions. One writes
  16-bit or 24-bit immediate data to memory, and the other
  is an absolute jump/call with the 24-bit address specified in
  the instruction.
- Multifunction instructions allow parallel execution of an arithmetic, MAC, or shift instruction with up to two fetches or one write to processor memory space during a single instruction cycle.
- Program flow instructions support a wider variety of conditional and unconditional jumps/calls and a larger set of conditions on which to base execution of conditional instructions.

#### **DEVELOPMENT TOOLS**

The ADSP-21990 is supported with a complete set of CROSSCORE<sup>™</sup> software and hardware development tools, including Analog Devices emulators and VisualDSP++<sup>™</sup> development environment. The emulator hardware that supports other ADSP-21xx DSPs also fully emulates the ADSP-21990.

The VisualDSP++ project management environment lets programmers develop and debug an application. This environment includes an easy to use assembler (which is based on an algebraic syntax), an archiver (librarian/library builder), a linker, a loader, a cycle-accurate instruction-level simulator, a C/C++ compiler, and a C/C++ runtime library that includes DSP and mathematical functions. A key point for these tools is C/C++ code efficiency. The compiler has been developed for efficient translation of C/C++ code to DSP assembly. The DSP has architectural features that improve the efficiency of compiled C/C++ code.

The VisualDSP++ debugger has a number of important features. Data visualization is enhanced by a plotting package that offers a significant level of flexibility. This graphical representation of user data enables the programmer to quickly determine the performance of an algorithm. As algorithms grow in complexity, this capability can have significant influence on the design development schedule, increasing productivity. Statisti-

cal profiling enables the programmer to nonintrusively poll the processor as it is running the program. This feature, unique to VisualDSP++, enables the software developer to passively gather important code execution metrics without interrupting the real-time characteristics of the program. Essentially, the developer can identify bottlenecks in software quickly and efficiently. By using the profiler, the programmer can focus on those areas in the program that impact performance and take corrective action.

Debugging both C/C++ and assembly programs with the VisualDSP++ debugger, programmers can:

- View mixed C/C++ and assembly code (interleaved source and object information).
- Insert breakpoints.
- Set conditional breakpoints on registers, memory, and stacks.
- Trace instruction execution.
- Perform linear or statistical profiling of program execution.
- Fill, dump, and graphically plot the contents of memory.
- · Perform source level debugging.
- · Create custom debugger windows.

The VisualDSP++ IDDE lets programmers define and manage DSP software development. Its dialog boxes and property pages let programmers configure and manage all of the ADSP-21xx development tools, including the color syntax highlighting in the VisualDSP++ editor. This capability permits programmers to:

- Control how the development tools process inputs and generate outputs.
- Maintain a one-to-one correspondence with the command line switches of the tool.

The VisualDSP++ Kernel (VDK) incorporates scheduling and resource management tailored specifically to address the memory and timing constraints of DSP programming. These capabilities enable engineers to develop code more effectively, eliminating the need to start from the very beginning, when developing new application code. The VDK features include threads, critical and unscheduled regions, semaphores, events, and device flags. The VDK also supports priority-based, preemptive, cooperative, and time-sliced scheduling approaches. In addition, the VDK was designed to be scalable. If the application does not use a specific feature, the support code for that feature is excluded from the target system.

Because the VDK is a library, a developer can decide whether to use it or not. The VDK is integrated into the VisualDSP++ development environment, but can also be used via standard command line tools. When the VDK is used, the development environment assists the developer with many error-prone tasks and assists in managing system resources, automating the generation of various VDK-based objects, and visualizing the system state, when debugging an application that uses the VDK.

VCSE is a Analog Devices technology for creating, using, and reusing software components (independent modules of substantial functionality) to quickly and reliably assemble software applications. The user can download components from the Web, drop them into the application and publish component archives from within VisualDSP++. VCSE supports component implementation in C/C++ or assembly language.

Use the Expert Linker to visually manipulate the placement of code and data on the embedded system. View memory utilization in a color-coded graphical form, easily move code and data to different areas of the DSP or external memory with the drag of the mouse, and examine runtime stack and heap usage. The Expert Linker is fully compatible with existing Linker Definition File (LDF), allowing the developer to move between the graphical and textual environments.

DSP emulators from Analog Devices use the IEEE 1149.1 JTAG test access port of the ADSP-21990 processor to monitor and control the target board processor during emulation. The emulator provides full speed emulation, allowing inspection and modification of memory, registers, and processor stacks. Non-intrusive in-circuit emulation is assured by the use of the processor JTAG interface—target system loading and timing are not affected by the emulator.

In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the ADSP-21xx processor family. Hardware tools include ADSP-21xx DSP PC plug-in cards. Third-party software tools include DSP libraries, real-time operating systems, and block diagram design tools.

# DESIGNING AN EMULATOR-COMPATIBLE DSP BOARD

The Analog Devices family of emulators are tools that every DSP developer needs to test and debug hardware and software systems. Analog Devices has supplied an IEEE 1149.1 JTAG test access port (TAP) on each JTAG DSP. The emulator uses the TAP to access the internal features of the DSP, allowing the developer to load code, set breakpoints, observe variables, observe memory, and examine registers. The DSP must be halted to send data and commands, but once an operation has been completed by the emulator, the DSP system is set running at full speed with no impact on system timing.

To use these emulators, the target board must include a header that connects the DSP JTAG port to the emulator.

For details on target board design issues including mechanical layout, single processor connections, multiprocessor scan chains, signal buffering, signal termination, and emulator pod logic, see the *EE-68: Analog Devices JTAG Emulation Technical Reference* on the Analog Devices website (www.analog.com)—use site search on "EE-68." This document is updated regularly to keep pace with improvements to emulator support.

#### **ADDITIONAL INFORMATION**

This data sheet provides a general overview of the ADSP-21990 architecture and functionality. For detailed information on the ADSP-21990 embedded DSP core architecture, instruction set,

communications ports and embedded control peripherals, refer to the ADSP-2199x Mixed Signal DSP Controller Hardware Reference.

### PIN FUNCTION DESCRIPTIONS

ADSP-21990 pin definitions are listed in Table 4. All ADSP-21990 inputs are asynchronous and can be asserted asynchronously to CLKIN (or to TCK for  $\overline{\text{TRST}}$ ).

Unused inputs should be tied or pulled to  $V_{DDEXT}$  or GND, except for ADDR21–0, DATA15–0, PF7-0, and inputs that have internal pull-up or pull-down resistors ( $\overline{TRST}$ , BMODE0, BMODE1, BMODE2, BYPASS, TCK, TMS, TDI, PWMPOL,  $\overline{PWMSR}$ , and  $\overline{RESET}$ )—these pins can be left floating. These pins have a logic level hold circuit that prevents input from

floating internally.  $\overline{PWMTRIP}$  has an internal pull-down, but should not be left floating to avoid unnecessary PWM shutdowns.

The following symbols appear in the Type column of Table 4: G = ground, I = input, O = output, P = power supply, B = bidirectional, T = three-state, D = digital, A = analog, CKG = clock generation pin, <math>PU = internal pull-up, and PD = internal pull-down.

**Table 4. Pin Descriptions** 

| Name            | Туре      | Function                                          |
|-----------------|-----------|---------------------------------------------------|
| A19-0           | D, OT     | External Port Address Bus                         |
| D15-0           | D, BT     | External Port Data Bus                            |
| RD              | D, OT     | External Port Read Strobe                         |
| WR              | D, OT     | External Port Write Strobe                        |
| ACK             | D, I      | External Port Access Ready Acknowledge            |
| BR              | D, I, PU  | External Port Bus Request                         |
| BG              | D, O      | External Port Bus Grant                           |
| BGH             | D, O      | External Port Bus Grant Hang                      |
| MS0             | D, OT     | External Port Memory Select Strobe 0              |
| MS1             | D, OT     | External Port Memory Select Strobe 1              |
| MS2             | D, OT     | External Port Memory Select Strobe 2              |
| MS3             | D, OT     | External Port Memory Select Strobe 3              |
| <del>IOMS</del> | D, OT     | External Port I/O Space Select Strobe             |
| BMS             | D, OT     | External Port Boot Memory Select Strobe           |
| CLKIN           | D, I, CKG | Clock Input/Oscillator Input/Crystal Connection 0 |
| XTAL            | D, O, CKG | Oscillator Output/ Crystal Connection 1           |
| CLKOUT          | D, O      | Clock Output (HCLK)                               |
| BYPASS          | D, I, PU  | PLL Bypass Mode Select                            |
| RESET           | D, I, PU  | Processor Reset Input                             |
| POR             | D, O      | Power on Reset Output                             |
| BMODE2          | D, I, PU  | Boot Mode Select Input 2                          |
| BMODE1          | D, I, PD  | Boot Mode Select Input 1                          |
| BMODE0          | D, I, PU  | Boot Mode Select Input 0                          |
| TCK             | D, I      | JTAG Test Clock                                   |
| TMS             | D, I, PU  | JTAG Test Mode Select                             |
| TDI             | D, I, PU  | JTAG Test Data Input                              |
| TDO             | D, OT     | JTAG Test Data Output                             |
| TRST            | D, I, PU  | JTAG Test Reset Input                             |
| <b>EMU</b>      | D, OT, PU | Emulation Status                                  |
| VIN0            | А, І      | ADC Input 0                                       |
| VIN1            | A, I      | ADC Input 1                                       |
| VIN2            | A, I      | ADC Input 2                                       |
| VIN3            | A, I      | ADC Input 3                                       |
| VIN4            | A, I      | ADC Input 4                                       |
| VIN5            | A, I      | ADC Input 5                                       |
| VIN6            | Α, Ι      | ADC Input 6                                       |

Table 4. Pin Descriptions (Continued)

| Name        | Type      | Function                                                |
|-------------|-----------|---------------------------------------------------------|
| VIN7        | A, I      | ADC Input 7                                             |
| ASHAN       | A, I      | Inverting SHA_A Input                                   |
| BSHAN       | A, I      | Inverting SHA_B Input                                   |
| CAPT        | A, O      | Noise Reduction Pin                                     |
| CAPB        | A, O      | Noise Reduction Pin                                     |
| VREF        | A, I, O   | Voltage Reference Pin (Mode Selected by State of SENSE) |
| SENSE       | A, I      | Voltage Reference Select Pin                            |
| CML         | A, O      | Common-Mode Level Pin                                   |
| CONVST      | D, I      | ADC Convert Start Input                                 |
| PF15        | D, BT, PD | General-Purpose IO15                                    |
| PF14        | D, BT, PD | General-Purpose IO14                                    |
| PF13        | D, BT, PD | General-Purpose IO13                                    |
| PF12        | D, BT, PD | General-Purpose IO12                                    |
| PF11        | D, BT, PD | General-Purpose IO11                                    |
| PF10        | D, BT, PD | General-Purpose IO10                                    |
| PF9         | D, BT, PD | General-Purpose IO9                                     |
| PF8         | D, BT, PD | General-Purpose IO8                                     |
| PF7/SPISEL7 | D, BT, PD | General-Purpose IO7/SPI Slave Select Output 7           |
| PF6/SPISEL6 | D, BT, PD | General-Purpose IO6/SPI Slave Select Output 6           |
| PF5/SPISEL5 | D, BT, PD | General-Purpose IO5/SPI Slave Select Output 5           |
| PF4/SPISEL4 | D, BT, PD | General-Purpose IO4/SPI Slave Select Output 4           |
| PF3/SPISEL3 | D, BT, PD | General-Purpose IO3/SPI Slave Select Output 3           |
| PF2/SPISEL2 | D, BT, PD | General-Purpose IO2/SPI Slave Select Output 2           |
| PF1/SPISEL1 | D, BT, PD | General-Purpose IO1/SPI Slave Select Output 1           |
| PFO/SPISS   | D, BT, PD | General-Purpose IO0/SPI Slave Select Input 0            |
| SCK         | D, BT     | SPI Clock                                               |
| MISO        | D, BT     | SPI Master In Slave Out Data                            |
| MOSI        | D, BT     | SPI Master Out Slave In Data                            |
| DT          | D, OT     | SPORT Data Transmit                                     |
| DR          | D, I      | SPORT Data Receive                                      |
| RFS         | D, BT     | SPORT Receive Frame Sync                                |
| TFS         | D, BT     | SPORT Transmit Frame Sync                               |
| TCLK        | D, BT     | SPORT Transmit Clock                                    |
| RCLK        | D, BT     | SPORT Receive Clock                                     |
| EIA         | D, I      | Encoder A Channel Input                                 |
|             |           | •                                                       |
| EIB         | D, I      | Encoder B Channel Input                                 |
| EIZ         | D, I      | Encoder Z Channel Input                                 |
| EIS         | D, I      | Encoder S Channel Input                                 |
| AUX0        | D, O      | Auxiliary PWM Channel 0 Output                          |
| AUXTOID     | D, O      | Auxiliary PWM Channel 1 Output                          |
| AUXTRIP     | D, I, PD  | Auxiliary PWM Shutdown Pin                              |
| TMR2        | D, BT     | Timer 0 Input/Output Pin                                |
| TMR1        | D, BT     | Timer 1 Input/Output Pin                                |
| TMR0        | D, BT     | Timer 2 Input/Output Pin                                |
| AH          | D, O      | PWM Channel A HI PWM                                    |
| AL          | D, O      | PWM Channel A LO PWM                                    |

Table 4. Pin Descriptions (Continued)

| Name             | Туре     | Function                | _ |
|------------------|----------|-------------------------|---|
| ВН               | D, O     | PWM Channel B HI PWM    |   |
| BL               | D, O     | PWM Channel B LO PWM    |   |
| CH               | D, O     | PWM Channel C HI PWM    |   |
| CL               | D, O     | PWM Channel C LO PWM    |   |
| PWMSYNC          | D, BT    | PWM Synchronization     |   |
| PWMPOL           | D, I, PU | PWM Polarity            |   |
| PWMTRIP          | D, I, PD | PWM Trip                |   |
| <b>PWMSR</b>     | D, I, PU | PWM SR Mode Select      |   |
| AVDD (2 pins)    | A, P     | Analog Supply Voltage   |   |
| AVSS (2 pins)    | A, G     | Analog Ground           |   |
| VDDINT (6 pins)  | D, P     | Digital Internal Supply |   |
| VDDEXT (10 pins) | D, P     | Digital External Supply |   |
| GND (16 pins)    | D, G     | Digital Ground          |   |

### **SPECIFICATIONS**

Specifications subject to change without notice.

#### RECOMMENDED OPERATING CONDITIONS—ADSP-21990BBC

| Parameter            | Conditions                       | Min   | Тур | Max   | Unit |
|----------------------|----------------------------------|-------|-----|-------|------|
| V <sub>DDINT</sub>   | Internal (Core) Supply Voltage   | 2.375 | 2.5 | 2.625 | V    |
| $V_{\text{DDEXT}}$   | External (I/O) Supply Voltage    | 3.135 | 3.3 | 3.465 | V    |
| AVDD                 | Analog Supply Voltage            | 2.375 | 2.5 | 2.625 | V    |
| CCLK                 | DSP Instruction Rate, Core Clock | 0     |     | 150   | MHz  |
| HCLK <sup>1, 2</sup> | Peripheral Clock Rate            | 0     |     | 75    | MHz  |
| CLKIN <sup>3</sup>   | Input Clock Frequency            | 0     |     | 150   | MHz  |
| $T_{JUNC}^{4}$       | Silicon Junction Temperature     |       |     | 140°C | °C   |
| $T_AMB$              | Ambient Operating Temperature    | -40°C |     | +85°C | °C   |

<sup>&</sup>lt;sup>1</sup>The HCLK frequency may be made to appear at the dedicated CLKOUT pin of the device. For low power operation, however, the CLKOUT pin can be disabled.

#### RECOMMENDED OPERATING CONDITIONS—ADSP-21990BST

| Parameter                      | Conditions                       | Min   | Тур | Max   | Unit |
|--------------------------------|----------------------------------|-------|-----|-------|------|
| $V_{\text{DDINT}}$             | Internal (Core) Supply Voltage   | 2.375 | 2.5 | 2.625 | V    |
| $V_{DDEXT}$                    | External (I/O) Supply Voltage    | 3.135 | 3.3 | 3.465 | V    |
| AVDD                           | Analog Supply Voltage            | 2.375 | 2.5 | 2.625 | V    |
| CCLK                           | DSP Instruction Rate, Core Clock | 0     |     | 160   | MHz  |
| HCLK <sup>1, 2</sup>           | Peripheral Clock Rate            | 0     |     | 80    | MHz  |
| CLKIN <sup>3</sup>             | Input Clock Frequency            | 0     |     | 160   | MHz  |
| T <sub>JUNC</sub> <sup>4</sup> | Silicon Junction Temperature     |       |     | 140°C | °C   |
| T <sub>AMB</sub>               | Ambient Operating Temperature    | -40°C |     | +85°C | °C   |

<sup>&</sup>lt;sup>1</sup>The HCLK frequency may be made to appear at the dedicated CLKOUT pin of the device. For low power operation, however, the CLKOUT pin can be disabled.

<sup>&</sup>lt;sup>2</sup> The peripherals operate at the HCLK rate, which may be selected to be equal to CCLK or CCLK ÷ 2, up to a maximum of a 75 MHz HCLK for the ADSP-21990BBC.

<sup>&</sup>lt;sup>3</sup> In order to attain the correct CCLK and HCLK values, the input clock frequency or crystal frequency depends on the internal operation of the clock generation PLL circuit and the associated frequency ratio.

<sup>&</sup>lt;sup>4</sup>The maximum junction temperature is limited to 140°C in order to meet all of the electrical specifications. It is ultimately the responsibility of the user to ensure that the power dissipation of the ADSP-21990 (including all dc and ac loads) is such that the maximum junction temperature limit of 140°C is not exceeded.

<sup>&</sup>lt;sup>2</sup> The peripherals operate at the HCLK rate, which may be selected to be equal to CCLK or CCLK/2, up to a maximum of an 80 MHz HCLK for the ADSP-21990BST.

<sup>&</sup>lt;sup>3</sup> In order to attain the correct CCLK and HCLK values, the input clock frequency or crystal frequency depends on the internal operation of the clock generation PLL circuit and the associated frequency ratio.

<sup>&</sup>lt;sup>4</sup>The maximum junction temperature is limited to 140°C in order to meet all of the electrical specifications. It is ultimately the responsibility of the user to ensure that the power dissipation of the ADSP-21990 (including all dc and ac loads) is such that the maximum junction temperature limit of 140°C is not exceeded.

#### **ELECTRICAL CHARACTERISTICS—ADSP-21990BBC**

| Parameter                | Conditions                                   | <b>Test Conditions</b>                             | Min | Тур | Max         | Unit |
|--------------------------|----------------------------------------------|----------------------------------------------------|-----|-----|-------------|------|
| V <sub>IH</sub>          | High Level Input Voltage <sup>1</sup>        | @ V <sub>DDEXT</sub> = Maximum                     | 2.0 |     | $V_{DDEXT}$ | ٧    |
| $V_{IH}$                 | High Level Input Voltage <sup>2</sup>        | @ V <sub>DDEXT</sub> = Maximum                     | 2.2 |     | $V_{DDEXT}$ | V    |
| $V_{IL}$                 | High Level Input Voltage <sup>1, 2</sup>     | @ V <sub>DDEXT</sub> = Minimum                     |     |     | 0.8         | V    |
| $V_{OH}$                 | High Level Output Voltage <sup>3</sup>       | @ $V_{DDEXT}$ = Minimum, $I_{OH}$ = -0.5 mA        | 2.4 |     |             | V    |
| $V_{OL}$                 | Low Level Output Voltage <sup>3</sup>        | $@V_{DDEXT} = Minimum,$ $I_{OL} = 2.0 \text{ mA}$  |     |     | 0.4         | V    |
| I <sub>IH</sub>          | High Level Input Current <sup>4</sup>        | $@V_{DDINT} = Maximum, V_{IN} = 3.6 V$             |     |     | 10          | μΑ   |
| I <sub>IH</sub>          | High Level Input Current <sup>5</sup>        | $@V_{DDINT} = Maximum, V_{IN} = 3.6 V$             |     |     | 150         | μΑ   |
| I <sub>IH</sub>          | High Level Input Current <sup>6</sup>        | @ $V_{DDINT} = Maximum$ , $V_{IN} = 3.6 \text{ V}$ |     |     | 10          | μΑ   |
| I <sub>IL</sub>          | Low Level Input Current                      | $@V_{DDINT} = Maximum, V_{IN} = 0 V$               |     |     | 10          | μΑ   |
| I <sub>IL</sub>          | Low Level Input Current                      | $@V_{DDINT} = Maximum, V_{IN} = 0 V$               |     |     | 10          | μΑ   |
| I <sub>IL</sub>          | Low Level Input Current                      | @ $V_{DDINT} = Maximum$ , $V_{IN} = 0 V$           |     |     | 150         | μΑ   |
| I <sub>OZH</sub>         | Three-State Leakage Current <sup>7</sup>     | $@V_{DDINT} = Maximum, V_{IN} = 3.6 V$             |     |     | 10          | μΑ   |
| I <sub>OZL</sub>         | Three-State Leakage Current <sup>7</sup>     | $@V_{DDINT} = Maximum, V_{IN} = 0 V$               |     |     | 10          | μΑ   |
| Cı                       | Input Pin Capacitance                        | f <sub>IN</sub> = 1 MHz                            |     | 10  |             | pF   |
| Co                       | Output Pin Capacitance                       | $f_{IN} = 1 MHz$                                   |     | 10  |             | pF   |
| I <sub>DD-PEAK</sub>     | Supply Current (Internal) <sup>8, 9</sup>    |                                                    |     | 300 | 350         | mA   |
| I <sub>DD-TYP</sub>      | Supply Current (Internal) <sup>8</sup>       |                                                    |     | 250 | 290         | mA   |
| I <sub>DD-IDLE</sub>     | Supply Current (Idle) <sup>8</sup>           |                                                    |     | 230 | 285         | mA   |
| I <sub>DD-STOPCLK</sub>  | Supply Current (Power-Down) <sup>8, 10</sup> |                                                    |     | 130 | 190         | mA   |
| I <sub>DD-STOPALL</sub>  | Supply Current (Power-Down) <sup>8, 11</sup> |                                                    |     | 15  | 75          | mA   |
| I <sub>DD-PDOWN</sub>    | Supply Current (Power-Down)8, 12             |                                                    |     | 10  | 60          | mA   |
| I <sub>AVDD</sub>        | Analog Supply Current <sup>13</sup>          |                                                    |     | 55  | 65          | mA   |
| I <sub>AVDD-ADCOFF</sub> | Analog Supply Current <sup>12</sup>          |                                                    |     | 20  | 35          | mA   |

<sup>&</sup>lt;sup>1</sup> Applies to all input and bidirectional pins.

<sup>&</sup>lt;sup>2</sup> Applies to input pins CLKIN, RESET, TRST.

<sup>&</sup>lt;sup>3</sup> Applies to all output and bidirectional pins.

<sup>&</sup>lt;sup>4</sup> Applies to all input only pins.

<sup>&</sup>lt;sup>5</sup> Applies to input pins with internal pull-down.

<sup>&</sup>lt;sup>6</sup> Applies to input pins with internal pull-up.

<sup>&</sup>lt;sup>7</sup> Applies to three-stateable pins.

 $<sup>^8</sup>$  The  $I_{DD}$  supply currents are affected by the operating frequency of the device. The guaranteed numbers are based on an assumed CCLK = 150 MHz, HCLK = 75 MHz for the ADSP-21990BBC.  $I_{DD}$  refers only to the current consumption on the internal power supply lines ( $V_{DDINT}$ ). The current consumption at the I/O on the  $V_{DDEXT}$  power supply is very much dependent on the particular connection of the device in the final system.

 $<sup>^9</sup>$  I<sub>DD-PEAK</sub> represents worst-case processor operation and is not sustainable under normal application conditions. Actual internal power measurements made using typical applications are less than specified. Measured at V<sub>DDIINT</sub> = maximum.

 $<sup>^{10}</sup>$ IDLE denotes the current consumption during execution of the IDLE instruction. Measured at  $V_{DDINT}$  maximum.

 $<sup>^{11}</sup>I_{DD.PDOWN}$  represents the processor operation in full power-down mode with both core and peripheral clocks disabled. Measured at  $V_{DDINT}$  = maximum.

 $<sup>^{12}\</sup>mathrm{I}_{\mathrm{AVDD}}$  represents the power consumption of the analog system. Measured at AVDD = maximum.

<sup>&</sup>lt;sup>13</sup>The responsibility lies with the user to ensure that the device is operated in such a manner that the maximum allowable junction temperature is not exceeded.

#### **ELECTRICAL CHARACTERISTICS—ADSP-21990BST**

| Parameter                | Conditions                                   | Test Conditions                                   | Min | Тур | Max         | Unit |
|--------------------------|----------------------------------------------|---------------------------------------------------|-----|-----|-------------|------|
| V <sub>IH</sub>          | High Level Input Voltage <sup>1</sup>        | @ V <sub>DDEXT</sub> = Maximum                    | 2.0 |     | $V_{DDEXT}$ | V    |
| $V_{IH}$                 | High Level Input Voltage <sup>2</sup>        | @ V <sub>DDEXT</sub> = Maximum                    | 2.2 |     | $V_{DDEXT}$ | V    |
| $V_{IL}$                 | High Level Input Voltage <sup>1, 2</sup>     | @ V <sub>DDEXT</sub> = Minimum                    |     |     | 8.0         | V    |
| $V_{OH}$                 | High Level Output Voltage <sup>3</sup>       | $@V_{DDEXT} = Minimum, I_{OH} = -0.5 mA$          | 2.4 |     |             | V    |
| $V_{OL}$                 | Low Level Output Voltage <sup>3</sup>        | $@V_{DDEXT} = Minimum,$ $I_{OL} = 2.0 \text{ mA}$ |     |     | 0.4         | V    |
| Іін                      | High Level Input Current <sup>4</sup>        | $@V_{DDINT} = Maximum, V_{IN} = 3.6 V$            |     |     | 10          | μΑ   |
| Ін                       | High Level Input Current <sup>5</sup>        | $@V_{DDINT} = Maximum, V_{IN} = 3.6 V$            |     |     | 150         | μΑ   |
| Іін                      | High Level Input Current <sup>6</sup>        | $@V_{DDINT} = Maximum, V_{IN} = 3.6 V$            |     |     | 10          | μΑ   |
| lıL                      | Low Level Input Current                      | $@V_{DDINT} = Maximum, V_{IN} = 0 V$              |     |     | 10          | μΑ   |
| IL                       | Low Level Input Current                      | $@V_{DDINT} = Maximum, V_{IN} = 0 V$              |     |     | 10          | μΑ   |
| IL                       | Low Level Input Current                      | $@V_{DDINT} = Maximum, V_{IN} = 0 V$              |     |     | 150         | μΑ   |
| оzн                      | Three-State Leakage Current <sup>7</sup>     | $@V_{DDINT} = Maximum, V_{IN} = 3.6 V$            |     |     | 10          | μΑ   |
| OZL                      | Three-State Leakage Current <sup>7</sup>     | $@V_{DDINT} = Maximum, V_{IN} = 0 V$              |     |     | 10          | μΑ   |
| -<br>-l                  | Input Pin Capacitance                        | f <sub>IN</sub> = 1 MHz                           |     | 10  |             | рF   |
| -<br>-o                  | Output Pin Capacitance                       | $f_{IN} = 1 MHz$                                  |     | 10  |             | рF   |
| DD-PEAK                  | Supply Current (Internal)8,9                 |                                                   |     | 325 | 375         | mA   |
| DD-TYP                   | Supply Current (Internal) <sup>8</sup>       |                                                   |     | 275 | 320         | mA   |
| DD-IDLE                  | Supply Current (Idle) <sup>8</sup>           |                                                   |     | 250 | 300         | mA   |
| DD-STOPCLK               | Supply Current (Power-Down) <sup>8, 10</sup> |                                                   |     | 140 | 175         | mA   |
| DD-STOPALL               | Supply Current (Power-Down) <sup>8, 11</sup> |                                                   |     | 25  | 55          | mA   |
| DD-PDOWN                 | Supply Current (Power-Down) <sup>8, 12</sup> |                                                   |     | 15  | 45          | mA   |
| AVDD                     | Analog Supply Current <sup>13</sup>          |                                                   |     | 55  | 65          | mA   |
| I <sub>AVDD-ADCOFF</sub> | Analog Supply Current <sup>12</sup>          |                                                   |     | 20  | 35          | mA   |

<sup>&</sup>lt;sup>1</sup> Applies to all input and bidirectional pins.

 $<sup>^2</sup>$  Applies to input pins CLKIN,  $\overline{\text{RESET}}, \overline{\text{TRST}}.$ 

<sup>&</sup>lt;sup>3</sup> Applies to all output and bidirectional pins.

<sup>&</sup>lt;sup>4</sup> Applies to all input only pins.

<sup>&</sup>lt;sup>5</sup> Applies to input pins with internal pull-down.

 $<sup>^{\</sup>rm 6}$  Applies to input pins with internal pull-up.

<sup>&</sup>lt;sup>7</sup> Applies to three-stateable pins.

 $<sup>^8</sup>$  The  $I_{DD}$  supply currents are affected by the operating frequency of the device. The guaranteed numbers are based on an assumed CCLK = 160 MHz, HCLK = 80 MHz for the ADSP-21990BST.  $I_{DD}$  refers only to the current consumption on the internal power supply lines ( $V_{DDINT}$ ). The current consumption at the I/O on the  $V_{DDEXT}$  power supply is very much dependent on the particular connection of the device in the final system.

 $<sup>^9</sup>$  I<sub>DD-PEAK</sub> represents worst-case processor operation and is not sustainable under normal application conditions. Actual internal power measurements made using typical applications are less than specified. Measured at V<sub>DDINT</sub> = maximum.

 $<sup>^{10}</sup>$ IDLE denotes the current consumption during execution of the IDLE instruction. Measured at  $V_{DDINT}$  = maximum.

 $<sup>^{11}</sup>I_{\mathrm{DD.PDOWN}}$  represents the processor operation in full power-down mode with both core and peripheral clocks disabled. Measured at  $V_{\mathrm{DDINT}}$  = maximum

 $<sup>^{12}\</sup>mathrm{I}_{\mathrm{AVDD}}$  represents the power consumption of the analog system. Measured at AVDD = maximum.

<sup>&</sup>lt;sup>13</sup>The responsibility lies with the user to ensure that the device is operated in such a manner that the maximum allowable junction temperature is not exceeded.

#### PERIPHERALS ELECTRICAL CHARACTERISTICS—ADSP-21990BBC

| Parameter                               | Description                                 | Min  | Тур  | Max   | Unit |
|-----------------------------------------|---------------------------------------------|------|------|-------|------|
| ANALOG-TO-DIGITAL CONVERTER             |                                             |      |      |       |      |
| AC Specifications                       |                                             |      |      |       |      |
| SNR                                     | Signal-to-Noise Ratio <sup>1</sup>          | 68   | 71   |       | dB   |
| SNRD                                    | Signal-to-Noise and Distortion <sup>1</sup> | 64   | 68   |       | dB   |
| THD                                     | Total Harmonic Distortion <sup>1</sup>      |      | -72  | -66   | dB   |
| CTLK                                    | Channel-Channel Crosstalk <sup>1</sup>      |      | -78  | -66   | dB   |
| CMRR                                    | Common-Mode Rejection Ratio <sup>1</sup>    |      | -74  | -66   | dB   |
| PSRR                                    | Power Supply Rejection Ratio <sup>1</sup>   |      | 0.05 | 0.2   | %FSR |
| Accuracy                                |                                             |      |      |       |      |
| INL                                     | Integral Nonlinearity <sup>1</sup>          |      | ±1.0 | ±2.0  | LSB  |
| DNL                                     | Differential Nonlinearity <sup>1</sup>      |      | ±0.5 | ±1.25 | LSB  |
| No Missing Codes                        |                                             |      | 12   |       | Bits |
| Zero Error <sup>1</sup>                 |                                             |      | 1.25 | 2.5   | %FSR |
| Gain Error <sup>1</sup>                 |                                             |      | 0.5  | 1.5   | %FSR |
| Input Voltage                           |                                             |      |      |       |      |
| $V_{IN}$                                | Input Voltage Span                          |      | 2.0  |       | V    |
| C <sub>IN</sub>                         | Input Capacitance <sup>2</sup>              |      | 10   |       | pF   |
| Conversion Time                         |                                             |      |      |       |      |
| FCLK                                    | ADC Clock Rate                              |      |      | 18.75 | MHz  |
| t <sub>CONV</sub>                       | Total Conversion Time All 8 Channels        |      |      | 773   | ns   |
| VOLTAGE REFERENCE                       |                                             |      |      |       |      |
| Internal Voltage Reference <sup>3</sup> |                                             | 0.94 | 0.98 | 1.02  | V    |
| Output Voltage Tolerance                |                                             |      | 40   |       | mV   |
| Output Current                          |                                             |      | 100  |       | μΑ   |
| Load Regulation <sup>4</sup>            |                                             |      | 0.5  | 2     | mV   |
| Power Supply Rejection Ratio            |                                             |      | 0.5  | 2     | mV   |
| Reference Input Resistance              |                                             |      | 8    |       | kΩ   |
| POWER-ON-RESET                          |                                             |      |      |       |      |
| $V_{RST}$                               | Reset Threshold Voltage                     | 1.4  |      | 2.1   | V    |
| $V_{HYST}$                              | Hysteresis Voltage                          |      | 50   |       | mV   |

 $<sup>^{1}</sup>$  In all cases, the input frequency to the ADC system is assumed to be <100 kHz.

<sup>&</sup>lt;sup>2</sup> Analog input pins VIN0 to VIN7.

<sup>&</sup>lt;sup>3</sup> These specifications are for operation of the internal voltage reference so that SENSE = REFCOM, with the default 1.0 V operating mode.

<sup>4</sup> Operation with full 0.1 mA load current. For optimal operation, it is recommended to buffer the VREF output voltage before using it in other parts of the system.

#### PERIPHERALS ELECTRICAL CHARACTERISTICS—ADSP-21990BST

| Parameter                               | Description                                 | Min  | Тур  | Max   | Unit |
|-----------------------------------------|---------------------------------------------|------|------|-------|------|
| ANALOG-TO-DIGITAL CONVERTER             |                                             |      |      |       |      |
| SNR                                     | Signal-to-Noise Ratio <sup>1</sup>          | 68   | 72   |       | dB   |
| SNRD                                    | Signal-to-Noise and Distortion <sup>1</sup> | 68   | 71   |       | dB   |
| THD                                     | Total Harmonic Distortion <sup>1</sup>      |      | -80  | -68   | dB   |
| CTLK                                    | Channel-Channel Crosstalk <sup>1</sup>      |      | -78  | -66   | dB   |
| CMRR                                    | Common-Mode Rejection Ratio <sup>1</sup>    |      | -74  | -66   | dB   |
| PSRR                                    | Power Supply Rejection Ratio <sup>1</sup>   |      | 0.05 | 0.2   | %FSR |
| Accuracy                                |                                             |      |      |       |      |
| INL                                     | Integral Nonlinearity <sup>1</sup>          |      | ±0.6 | ±2.0  | LSB  |
| DNL                                     | Differential Nonlinearity <sup>1</sup>      |      | ±0.5 | ±1.25 | LSB  |
| No Missing Codes                        |                                             |      | 12   |       | Bits |
| Zero Error <sup>1</sup>                 |                                             |      | 1.25 | 2.5   | %FSR |
| Gain Error <sup>1</sup>                 |                                             |      | 0.5  | 1.5   | %FSR |
| Input Voltage                           |                                             |      |      |       |      |
| $V_{IN}$                                | Input Voltage Span                          |      | 2.0  |       | V    |
| C <sub>IN</sub>                         | Input Capacitance <sup>2</sup>              |      | 10   |       | рF   |
| Conversion Time                         |                                             |      |      |       |      |
| FCLK                                    | ADC Clock Rate                              |      |      | 20    | MHz  |
| t <sub>CONV</sub>                       | Total Conversion Time All 8 Channels        |      |      | 725   | ns   |
| VOLTAGE REFERENCE                       |                                             |      |      |       |      |
| Internal Voltage Reference <sup>3</sup> |                                             | 0.94 | 0.98 | 1.02  | V    |
| Output Voltage Tolerance                |                                             |      | 40   |       | mV   |
| Output Current                          |                                             |      | 100  |       | μΑ   |
| Load Regulation <sup>4</sup>            |                                             | -2   | +0.5 | +2    | mV   |
| Power Supply Rejection Ratio            |                                             | -2   | +0.5 | +2    | mV   |
| Reference Input Resistance              |                                             |      | 8    |       | kΩ   |
| POWER-ON-RESET                          |                                             |      |      |       |      |
| $V_{RST}$                               | Reset Threshold Voltage                     | 1.4  |      | 2.1   | V    |
| V <sub>HYST</sub>                       | Hysteresis Voltage                          |      | 50   |       | mV   |

 $<sup>^{1}\,\</sup>mathrm{In}$  all cases, the input frequency to the ADC system is assumed to be <100 kHz.

<sup>&</sup>lt;sup>2</sup> Analog input pins VIN0 to VIN7.

<sup>&</sup>lt;sup>3</sup> These specifications are for operation of the internal voltage reference so that SENSE = REFCOM, with the default 1.0 V operating mode.

<sup>&</sup>lt;sup>4</sup>Operation with full 0.1 mA load current. For optimal operation, it is recommended to buffer the VREF output voltage before using it in other parts of the system.

#### **ABSOLUTE MAXIMUM RATINGS**

**Table 5. Absolute Maximum Ratings** 

| Parameter                                                                 | Rating           |
|---------------------------------------------------------------------------|------------------|
| Internal (Core) Supply Voltage (V <sub>DDINT</sub> ) <sup>1</sup>         | -0.3 V to +3.0 V |
| External (I/O) Supply Voltage (V <sub>DDEXT</sub> ) <sup>1</sup>          | -0.3 V to +4.6 V |
| Input Voltage (V <sub>IL</sub> – V <sub>IH</sub> ) <sup>1, 2</sup>        | –0.5 V to +5.5 V |
| Output Voltage Swing (V <sub>OL</sub> – V <sub>OH</sub> ) <sup>1, 2</sup> | -0.5 V to +5.5 V |
| Load Capacitance (C <sub>L</sub> ) <sup>1</sup>                           | 200 pF           |
| Core Clock Period (t <sub>CCLK</sub> ) <sup>1</sup>                       | 6.25 ns          |
| Core Clock Frequency (f <sub>CCLK</sub> ) <sup>1</sup>                    | 160 MHz          |
| Peripheral Clock Period (t <sub>HCLK</sub> ) <sup>1</sup>                 | 12.5 ns          |
| Peripheral Clock Frequency (f <sub>HCLK</sub> ) <sup>1</sup>              | 80 MHz           |
| Storage Temperature Range (T <sub>STORE</sub> ) <sup>1</sup>              | −65°C to +150°C  |
| Lead Temperature (5 Seconds) $(T_{LEAD})^1$                               | 185°C            |

<sup>&</sup>lt;sup>1</sup> Stresses greater than those listed above may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



#### ESD (electrostatic discharge) sensitive device.

Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### **TIMING SPECIFICATIONS**

This section contains timing information for the DSP external signals. Use the exact information given. Do not attempt to derive parameters from the addition or subtraction of other information. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, parameters cannot be added meaningfully to derive longer times.

Switching characteristics specify how the processor changes its signals. No control is possible over this timing; circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics indicate what the processor will do in a given circumstance. Switching characteristics can also be used to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied.

Timing requirements apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices.

<sup>&</sup>lt;sup>2</sup> Except CLKIN and analog pins.

#### **Clock In and Clock Out Cycle Timing**

Table 6 and Figure 7 describe clock and reset operations. Combinations of CLKIN and clock multipliers must not select core/peripheral clocks in excess of 160 MHz/80 MHz for the ADSP-21990BST and 150 MHz/75 MHz for the ADSP-21990BBC, when the peripheral clock rate is one-half the

core clock rate. If the peripheral clock rate is equal to the core clock rate, the maximum peripheral clock rate is 80 MHz for the ADSP-21990BST and 75 MHz for the ADSP-21990BBC. The peripheral clock is supplied to the CLKOUT pins.

When changing from bypass mode to PLL mode, allow 512 HCLK cycles for the PLL to stabilize.

Table 6. Clock In and Clock Out Cycle Timing

| Parameter         |                                                   | Min                    | Max | Unit |
|-------------------|---------------------------------------------------|------------------------|-----|------|
| Timing Requ       | uirements                                         |                        |     |      |
| $t_{CK}$          | CLKIN Period <sup>1, 2</sup>                      | 10                     | 200 | ns   |
| $t_{CKL}$         | CLKIN Low Pulse                                   | 4.5                    |     | ns   |
| t <sub>CKH</sub>  | CLKIN High Pulse                                  | 4.5                    |     | ns   |
| t <sub>WRST</sub> | RESET Asserted Pulse Width Low                    | 200t <sub>CLKOUT</sub> |     | ns   |
| t <sub>MSS</sub>  | MSELx/BYPASS Stable Before RESET Deasserted Setup | 40                     |     | μs   |
| t <sub>MSH</sub>  | MSELx/BYPASS Stable After RESET Deasserted Hold   | 1000                   |     | ns   |
| t <sub>MSD</sub>  | MSELx/BYPASS Stable After RESET Asserted          |                        | 200 | ns   |
| t <sub>PFD</sub>  | Flag Output Disable Time After RESET Asserted     |                        | 10  | ns   |
| Switching C       | haracteristics                                    |                        |     |      |
| t <sub>CKOD</sub> | CLKOUT Delay from CLKIN                           | 0                      | 5.8 | ns   |
| $t_{CKO}$         | CLKOUT Period <sup>3</sup>                        | 12.5                   |     | ns   |

<sup>&</sup>lt;sup>1</sup> In clock multiplier mode and MSEL6–0 set for 1:1 (or CLKIN = CCLK),  $t_{CK} = t_{CCLK}$ .

<sup>&</sup>lt;sup>3</sup> CLKOUT jitter can be as great as 8 ns when CLKOUT frequency is less than 20 MHz. For frequencies greater than 20 MHz, jitter is less than 1 ns.



Figure 7. Clock In and Clock Out Cycle Timing

<sup>&</sup>lt;sup>2</sup> In bypass mode,  $t_{CK} = t_{CCLK}$ .

### **Programmable Flags Cycle Timing**

Table 7 and Figure 8 describe programmable flag operations.

Table 7. Programmable Flags Cycle Timing

| Paramet   | ter                                      | Min | Max | Unit |
|-----------|------------------------------------------|-----|-----|------|
| Timing R  | equirement                               |     |     |      |
| $t_{HFI}$ | Flag Input Hold Is Asynchronous          | 3   |     | ns   |
| Switching | g Characteristics                        |     |     |      |
| $t_{DFO}$ | Flag Output Delay with Respect to CLKOUT |     | 7   | ns   |
| $t_{HFO}$ | Flag Output Hold After CLKOUT High       |     | 6   | ns   |



Figure 8. Programmable Flags Cycle Timing

### Timer PWM\_OUT Cycle Timing

Table 8 and Figure 9 describe timer expired operations. The input signal is asynchronous in "width capture mode" and has an absolute maximum input frequency of 40 MHz.

Table 8. Timer PWM\_OUT Cycle Timing

| Parameter        |                                       | Min  | Max                         | Unit |
|------------------|---------------------------------------|------|-----------------------------|------|
| Switching        | Characteristic                        |      |                             |      |
| t <sub>HTO</sub> | Timer Pulse Width Output <sup>1</sup> | 12.5 | (2 <sup>32</sup> –1) cycles | ns   |

 $<sup>^1\</sup>text{The}$  minimum time for  $t_{\text{HTO}}$  is one cycle, and the maximum time for  $t_{\text{HTO}}$  equals (2  $^{32}$  – 1) cycles.



Figure 9. Timer PWM\_OUT Cycle Timing

#### **External Port Write Cycle Timing**

Table 9 and Figure 10 describe external port write operations.

The external port lets systems extend read/write accesses in three ways: wait states, ACK input, and combined wait states and ACK. To add waits with ACK, the DSP must see ACK low

at the rising edge of EMI clock. ACK low causes the DSP to wait, and the DSP requires two EMI clock cycles after ACK goes high to finish the access. For more information, see the External Port chapter in the ADSP-2199x Mixed Signal DSP Controller Hardware Reference.

Table 9. External Port Write Cycle Timing

| Paramete             | er                                                                       | Min                        | Max                    | Unit |
|----------------------|--------------------------------------------------------------------------|----------------------------|------------------------|------|
| Timing Red           | quirements <sup>1, 2</sup>                                               |                            |                        |      |
| t <sub>AKW</sub>     | ACK Strobe Pulse Width                                                   | 12.5                       |                        | ns   |
| $\mathbf{t}_{DWSAK}$ | ACK Delay from XMS Low                                                   |                            | $0.5t_{EMICLK}-1$      | ns   |
| Switching            | Characteristics                                                          |                            |                        |      |
| $t_{\text{CSWS}}$    | Chip Select Asserted to WR Asserted Delay                                | 0.5t <sub>EMICLK</sub> - 4 |                        | ns   |
| t <sub>AWS</sub>     | Address Valid to WR Setup and Delay                                      | 0.5t <sub>EMICLK</sub> – 3 |                        | ns   |
| t <sub>WSCS</sub>    | WR Deasserted to Chip Select Deasserted                                  | 0.5t <sub>EMICLK</sub> - 4 |                        | ns   |
| $t_{WSA}$            | WR Deasserted to Address Invalid                                         | 0.5t <sub>EMICLK</sub> - 3 |                        | ns   |
| $t_{WW}$             | WR Strobe Pulse Width                                                    | $t_{EMICLK}-2+W^3$         |                        | ns   |
| $t_{CDA}$            | WR to Data Enable Access Delay                                           |                            | 0                      | ns   |
| $t_{CDD}$            | WR to Data Disable Access Delay                                          | 0.5t <sub>EMICLK</sub> - 3 | $0.5t_{EMICLK} + 4$    | ns   |
| $t_{DSW}$            | Data Valid to WR Deasserted Setup                                        | $t_{EMICLK} + 1 + W^3$     | $t_{EMICLK} + 7 + W^3$ | ns   |
| $t_{\text{DHW}}$     | WR Deasserted to Data Invalid Hold Time; E_WHC <sup>4, 5</sup>           | 3.4                        |                        | ns   |
| $t_{\text{DHW}}$     | WR Deasserted to Data Invalid Hold Time; E_WHC <sup>4, 6</sup>           | $t_{EMICLK} + 3.4$         |                        | ns   |
| $t_{WWR}$            | $\overline{WR}$ Deasserted to $\overline{WR}$ , $\overline{RD}$ Asserted | t <sub>HCLK</sub>          |                        | ns   |

 $<sup>^{1}</sup>$   $t_{EMICLK}$  is the external memory interface clock period.  $t_{HCLK}$  is the peripheral clock period.

<sup>&</sup>lt;sup>2</sup> These are timing parameters that are based on worst-case operating conditions.

 $<sup>^3</sup>$  W = (number of wait states specified in wait register)  $\times$  t<sub>BMCLK</sub>

 $<sup>^4</sup>$ Write hold cycle–memory select control registers (MS imes CTL).

<sup>&</sup>lt;sup>5</sup> Write wait state count (E\_WHC) = 0

<sup>&</sup>lt;sup>6</sup> Write wait state count (E\_WHC) = 1



Figure 10. External Port Write Cycle Timing

#### **External Port Read Cycle Timing**

Table 10 and Figure 11 describe external port read operations. For additional information on the ACK signal, see the discussion on Page 28.

Table 10. External Port Read Cycle Timing

| Paramete         | r <sup>1, 2</sup>                             | Min                        | Max                    | Unit |
|------------------|-----------------------------------------------|----------------------------|------------------------|------|
| Timing Red       | quirements                                    |                            |                        |      |
| $t_{AKW}$        | ACK Strobe Pulse Width                        | t <sub>HCLK</sub>          |                        | ns   |
| $t_{RDA}$        | RD Asserted to Data Access Setup              |                            | $t_{EMICLK} - 5 + W^3$ | ns   |
| $t_{ADA}$        | Address Valid to Data Access Setup            |                            | $t_{EMICLK} + W^3$     | ns   |
| $t_{SDA}$        | Chip Select Asserted to Data Access Setup     |                            | $t_{EMICLK} + W^3$     | ns   |
| $t_{SD}$         | Data Valid to RD Deasserted Setup             | 5                          |                        | ns   |
| $t_{HRD}$        | RD Deasserted to Data Invalid Hold            | 0                          |                        | ns   |
| $t_{DRSAK}$      | ACK Delay from XMS Low                        |                            | $0.5t_{EMICLK} - 1$    | ns   |
| Switching        | Characteristics                               |                            |                        |      |
| $t_{CSRS}$       | Chip Select Asserted to RD Asserted Delay     | 0.5t <sub>EMICLK</sub> - 3 |                        | ns   |
| t <sub>ARS</sub> | Address Valid to RD Setup and Delay           | 0.5t <sub>EMICLK</sub> - 3 |                        | ns   |
| $t_{RSCS}$       | RD Deasserted to Chip Select Deasserted Setup | 0.5t <sub>EMICLK</sub> – 2 |                        | ns   |
| $t_{RW}$         | RD Strobe Pulse Width                         | t <sub>EMICLK</sub> -2 + W | 3                      | ns   |
| $t_{RSA}$        | RD Deasserted to Address Invalid Setup        | 0.5t <sub>HCLK</sub> - 2   |                        | ns   |
| $t_{RWR}$        | RD Deasserted to WR, RD Asserted              | t <sub>HCLK</sub>          |                        |      |

 $<sup>^1\,</sup>t_{EMICLK}$  is the external memory interface clock period.  $t_{HCLK}$  is the peripheral clock period.

<sup>&</sup>lt;sup>2</sup> These are timing parameters that are based on worst-case operating conditions.

 $<sup>^{3}</sup>$ W = (number of wait states specified in wait register) ×  $t_{EMICLK}$ .



Figure 11. External Port Read Cycle Timing

### **External Port Bus Request/Grant Cycle Timing**

Table 11 and Figure 12 describe external port bus request and bus grant operations.

Table 11. External Port Bus Request and Grant Cycle Timing

| Paramet          | Parameter <sup>1, 2</sup>                                                                               |     | Max               | Unit |
|------------------|---------------------------------------------------------------------------------------------------------|-----|-------------------|------|
| Timing Re        | equirements                                                                                             |     |                   |      |
| t <sub>BS</sub>  | BR Asserted to CLKOUT High Setup                                                                        | 4.6 |                   | ns   |
| $t_{BH}$         | CLKOUT High to BR Deasserted Hold Time                                                                  | 0   |                   | ns   |
| Switching        | g Characteristics                                                                                       |     |                   |      |
| $t_{SD}$         | CLKOUT High to $\overline{xMS}$ , Address, and $\overline{RD}/\overline{WR}$ Disable                    |     | $0.5t_{HCLK} + 1$ | ns   |
| $t_SE$           | CLKOUT Low to $\overline{\text{xMS}}$ , Address, and $\overline{\text{RD}}/\overline{\text{WR}}$ Enable | 0   | 4                 | ns   |
| $t_{DBG}$        | CLKOUT High to BG Asserted Setup                                                                        | 0   | 4                 | ns   |
| t <sub>EBG</sub> | CLKOUT High to BG Deasserted Hold Time                                                                  | 0   | 4                 | ns   |
| $t_{DBH}$        | CLKOUT High to BGH Asserted Setup                                                                       | 0   | 4                 | ns   |
| $t_{EBH}$        | CLKOUT High to BGH Deasserted Hold Time                                                                 | 0   | 4                 | ns   |

 $<sup>^{1}\,</sup>t_{HCLK}$  is the peripheral clock period.

<sup>&</sup>lt;sup>2</sup> These are timing parameters that are based on worst-case operating conditions.



Figure 12. External Port Bus Request and Grant Cycle Timing

#### **Serial Port Timing**

Table 12 and Figure 13 describe SPORT transmit and receive operations, while Figure 14 and Figure 15 describe SPORT Frame Sync operations.

Table 12. Serial Port<sup>1, 2</sup>

| Paramete              | r                                                                       | Min                        | Max                 | Unit |
|-----------------------|-------------------------------------------------------------------------|----------------------------|---------------------|------|
| External Cl           | ock Timing Requirements                                                 |                            |                     |      |
| t <sub>SFSE</sub>     | TFS/RFS Setup Before TCLK/RCLK <sup>3</sup>                             | 4                          |                     | ns   |
| t <sub>HFSE</sub>     | TFS/RFS Hold After TCLK/RCLK <sup>3</sup>                               | 4                          |                     | ns   |
| t <sub>SDRE</sub>     | Receive Data Setup Before RCLK <sup>3</sup>                             | 1.5                        |                     | ns   |
| t <sub>HDRE</sub>     | Receive Data Hold After RCLK <sup>3</sup>                               | 4                          |                     | ns   |
| t <sub>SCLKW</sub>    | TCLK/RCLK Width                                                         | 0.5t <sub>HCLK</sub> – 1   |                     | ns   |
| t <sub>SCLK</sub>     | TCLK/RCLK Period                                                        | 2t <sub>HCLK</sub>         |                     | ns   |
| Internal Cla          | ock Timing Requirements                                                 |                            |                     |      |
| t <sub>SFSI</sub>     | TFS Setup Before TCLK <sup>4</sup> ; RFS Setup Before RCLK <sup>3</sup> | 4                          |                     | ns   |
| t <sub>HFSI</sub>     | TFS/RFS Hold After TCLK/RCLK <sup>3</sup>                               | 3                          |                     | ns   |
| t <sub>SDRI</sub>     | Receive Data Setup Before RCLK <sup>3</sup>                             | 2                          |                     | ns   |
| t <sub>HDRI</sub>     | Receive Data Hold After RCLK <sup>3</sup>                               | 5                          |                     | ns   |
| External or           | Internal Clock Switching Characteristics                                |                            |                     |      |
| t <sub>DFSE</sub>     | TFS/RFS Delay After TCLK/RCLK (Internally Generated FS) <sup>4</sup>    |                            | 14                  | ns   |
| t <sub>HOFSE</sub>    | TFS/RFS Hold After TCLK/RCLK (Internally Generated FS) <sup>4</sup>     | 3                          |                     | ns   |
| External Cl           | ock Switching Characteristics                                           |                            |                     |      |
| t <sub>DDTE</sub>     | Transmit Data Delay After TCLK <sup>4</sup>                             |                            | 13.4                | ns   |
| t <sub>HDTE</sub>     | Transmit Data Hold After TCLK <sup>4</sup>                              | 4                          |                     | ns   |
| Internal Cla          | ock Switching Characteristics                                           |                            |                     |      |
| t <sub>DDTI</sub>     | Transmit Data Delay After TCLK <sup>4</sup>                             |                            | 13.4                | ns   |
| t <sub>HDTI</sub>     | Transmit Data Hold After TCLK <sup>4</sup>                              | 4                          |                     | ns   |
| t <sub>SCLKIW</sub>   | TCLK/RCLK Width                                                         | 0.5t <sub>HCLK</sub> - 3.5 | $0.5t_{HCLK} + 2.5$ | ns   |
| Enable and            | Three-State Switching Characteristics <sup>5</sup>                      |                            |                     |      |
| t <sub>DTENE</sub>    | Data Enable from External TCLK <sup>4</sup>                             | 0                          | 12.1                | ns   |
| t <sub>DDTTE</sub>    | Data Disable from External TCLK <sup>4</sup>                            |                            | 13                  | ns   |
| t <sub>DTENI</sub>    | Data Enable from Internal TCLK <sup>4</sup>                             | 0                          | 13                  | ns   |
| t <sub>DDTTI</sub>    | Data Disable from External TCLK <sup>4</sup>                            |                            | 12                  | ns   |
| External La           | te Frame Sync Switching Characteristics                                 |                            |                     |      |
| t <sub>DDTLFSE</sub>  | Data Delay from Late External TFS with MCE=1, MFD=0 <sup>6,7</sup>      |                            | 10.5                | ns   |
| t <sub>DTENLFSE</sub> | Data Enable from Late FS or MCE=1, MFD=0 <sup>6,7</sup>                 | 3.5                        |                     | ns   |

<sup>&</sup>lt;sup>1</sup>To determine whether communication is possible between two devices at clock speed n, the following specifications must be confirmed: 1) frame sync delay and frame sync setup-and-hold, 2) data delay and data setup-and-hold, and 3) SCLK width.

<sup>&</sup>lt;sup>2</sup> Word selected timing for I<sup>2</sup>S mode is the same as TFS/RFS timing (normal framing only).

<sup>&</sup>lt;sup>3</sup> Referenced to sample edge.

<sup>&</sup>lt;sup>4</sup> Referenced to drive edge.

 $<sup>^{7}</sup> If\ external\ RFSD/TFS\ setup\ to\ RCLK/TCLK > 0.5 t_{LSCK}, t_{DDTLSCK}\ and\ t_{DTENLSCK}\ apply;\ otherwise,\ t_{DDTLFSE}\ and\ t_{DTENLFS}\ apply.$ 



NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK OR TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.



Figure 13. Serial Port

 $<sup>^{5}\,\</sup>mbox{Only}$  applies to SPORT.

 $<sup>^6</sup>$  MCE = 1, TFS enable, and TFS valid follow  $t_{\rm DDTENFS}$  and  $t_{\rm DDTLFSE}$ .

#### EXTERNAL RFS WITH MCE = 1, MFD = 0



#### LATE EXTERNAL TFS



Figure 14. Serial Port—External Late Frame Sync (Frame Sync Setup  $> 0.5t_{SCLK}$ )

#### EXTERNAL RFS WITH MCE = 1, MFD = 0



#### LATE EXTERNAL TFS



Figure 15. Serial Port—External Late Frame Sync (Frame Sync Setup  $< 0.5t_{HCLK}$ )

## Serial Peripheral Interface Port—Master Timing

Table 13 and Figure 16 describe SPI port master operations.

Table 13. Serial Peripheral Interface (SPI) Port—Master Timing

| Paramete                          | r                                                       | Min                    | Max | Unit |
|-----------------------------------|---------------------------------------------------------|------------------------|-----|------|
| Timing Red                        | ming Requirements                                       |                        |     |      |
| t <sub>SSPID</sub>                | Data Input Valid to SCLK Edge (Data Input Setup)        | 8                      |     | ns   |
| $t_{\scriptsize{\textrm{HSPID}}}$ | SCLK Sampling Edge to Data Input Invalid (Data In Hold) | 1                      |     | ns   |
| Switching                         | Characteristics                                         |                        |     |      |
| $t_{\text{SDSCIM}}$               | SPISEL Low to First SCLK Edge                           | 2t <sub>HCLK</sub> – 3 |     | ns   |
| $t_{\text{SPICHM}}$               | Serial Clock High Period                                | 2t <sub>HCLK</sub> - 3 |     | ns   |
| $t_{\text{SPICLM}}$               | Serial Clock Low Period                                 | 2t <sub>HCLK</sub> - 3 |     | ns   |
| $t_{\text{SPICLK}}$               | Serial Clock Period                                     | 4t <sub>HCLK</sub> - 1 |     | ns   |
| $t_{\text{HDSM}}$                 | Last SCLK Edge to SPISEL High                           | 2t <sub>HCLK</sub> - 3 |     | ns   |
| $t_{\text{SPITDM}}$               | Sequential Transfer Delay                               | 2t <sub>HCLK</sub> - 2 |     | ns   |
| $t_{\text{DDSPID}}$               | SCLK Edge to Data Output Valid (Data Out Delay)         | 0                      | 6   | ns   |
| t <sub>HDSPID</sub>               | SCLK Edge to Data Output Invalid (Data Out Hold)        | 0                      | 5   | ns   |



Figure 16. Serial Peripheral Interface (SPI) Port—Master Timing

## Serial Peripheral Interface Port—Slave Timing

Table 14 and Figure 17 describe SPI port slave operations.

Table 14. Serial Peripheral Interface (SPI) Port—Slave Timing

| Paramete            | r                                                       | Min                    | Max | Unit |
|---------------------|---------------------------------------------------------|------------------------|-----|------|
| Timing Red          | quirements                                              |                        |     |      |
| $t_{\text{SPICHS}}$ | Serial Clock High Period                                | 2t <sub>HCLK</sub>     |     | ns   |
| t <sub>SPICLS</sub> | Serial Clock Low Period                                 | 2t <sub>HCLK</sub>     |     | ns   |
| t <sub>SPICLK</sub> | Serial Clock Period                                     | 4t <sub>HCLK</sub>     |     | ns   |
| $t_{HDS}$           | Last SPICLK Edge to SPISS Not Asserted                  | 2t <sub>HCLK</sub>     |     | ns   |
| t <sub>SPITDS</sub> | Sequential Transfer Delay                               | 2t <sub>HCLK</sub> + 4 |     | ns   |
| t <sub>SDSCI</sub>  | SPISS Assertion to First SPICLK Edge                    | 2t <sub>HCLK</sub>     |     | ns   |
| $t_{SSPID}$         | Data Input Valid to SCLK Edge (Data Input Setup)        | 1.6                    |     | ns   |
| $t_{HSPID}$         | SCLK Sampling Edge to Data Input Invalid (Data In Hold) | 2.4                    |     | ns   |
| Switching           | Characteristics                                         |                        |     |      |
| t <sub>DSOE</sub>   | SPISS Assertion to Data Out Active                      | 0                      | 8   | ns   |
| t <sub>DSDHI</sub>  | SPISS Deassertion to Data High Impedance                | 0                      | 10  | ns   |
| t <sub>DDSPID</sub> | SCLK Edge to Data Out Valid (Data Out Delay)            | 0                      | 10  | ns   |
| t <sub>HDSPID</sub> | SCLK Edge to Data Out Invalid (Data Out Hold)           | 0                      | ns  |      |



Figure 17. Serial Peripheral Interface (SPI) Port—Slave Timing

### **JTAG Test And Emulation Port Timing**

Table 15 and Figure 18 describe JTAG port operations.

**Table 15. JTAG Port Timing** 

| Paramete           | er                                              | Min               | Max | Unit |
|--------------------|-------------------------------------------------|-------------------|-----|------|
| Timing Re          | quirements                                      |                   |     |      |
| $t_{TCK}$          | TCK Period                                      | 20                |     | ns   |
| t <sub>STAP</sub>  | TDI, TMS Setup Before TCK High                  |                   | 4   | ns   |
| t <sub>HTAP</sub>  | TDI, TMS Hold After TCK High                    |                   | 4   | ns   |
| t <sub>SSYS</sub>  | System Inputs Setup Before TCK Low <sup>1</sup> |                   | 4   | ns   |
| t <sub>HSYS</sub>  | System Inputs Hold After TCK Low <sup>1</sup>   |                   | 5   | ns   |
| $t_{\text{TRSTW}}$ | TRST Pulse Width <sup>2</sup>                   | 4t <sub>TCK</sub> |     | ns   |
| Switching          | Characteristics                                 |                   |     |      |
| $t_{\text{DTDO}}$  | TDO Delay from TCK Low                          |                   | 8   | ns   |
| t <sub>DSYS</sub>  | System Outputs Delay After TCK Low <sup>3</sup> | 0                 | 22  | ns   |

 $<sup>^1</sup> System\ inputs = DATA15-0,\ ADDR21-0,\ RD,\ WR,\ ACK,\ BR,\ BG,\ PF15-0,\ DR,\ TCLK,\ RCLK,\ TFS,\ RFS,\ CLKIN,\ RESET.$ 

<sup>&</sup>lt;sup>3</sup> System outputs = DATA15-0, ADDR21-0, MS3-0, RD, WR, ACK, CLKOUT, BG, PF15-0, DT, TCLK0, TCLK, RCLK, TFS, RFS, BMS.



Figure 18. JTAG Port Timing

<sup>&</sup>lt;sup>2</sup> 50 MHz maximum.

### **POWER DISSIPATION**

Total power dissipation has two components, one due to internal circuitry and one due to the switching of external output drivers. Internal power dissipation is dependent on the instruction execution sequence and the data operands involved.

The external component of total power dissipation is caused by the switching of output pins. Its magnitude depends on:

- Number of output pins that switch during each cycle (O)
- The maximum frequency at which they can switch (f)
- Their load capacitance (C)
- Their voltage swing (V<sub>DD</sub>)

and is calculated by the formula below.

$$P_{EXT} = O \times C \times V_{DD}^{2} \times f$$

The load capacitance includes the processor package capacitance ( $C_{\rm IN}$ ). The switching frequency includes driving the load high and then back low. Address and data pins can drive high and low at a maximum rate of  $1/(2t_{\rm CK})$ . The write strobe can switch every cycle at a frequency of  $1/t_{\rm CK}$ . Select pins switch at  $1/(2t_{\rm CK})$ , but selects can switch on each cycle. For example, estimate  $P_{\rm EXT}$  with the following assumptions:

- A system with one bank of external data memory—asynchronous RAM (16-bit)
- One 64K × 16 RAM chip is used with a load of 10 pF

- Maximum peripheral speed CCLK = 80 MHz, HCLK = 80 MHz
- External data memory writes occur every other cycle, a rate of  $1/(4t_{HCLK})$ , with 50% of the pins switching
- The bus cycle time is 80 MHz ( $t_{HCLK} = 12.5 \text{ ns}$ )

The  $P_{EXT}$  equation is calculated for each class of pins that can drive as shown in Table 16.

A typical power consumption can now be calculated for these conditions by adding a typical internal power dissipation with the following formula.

$$P_{TOTAL} = P_{FXT} + P_{INT}$$

Where:

- $P_{EXT}$  is from Table 16.
- $P_{INT}$  is  $I_{DDINT} \times 2.5$  V, using the calculation  $I_{DDINT}$  listed in Power Dissipation.

Note that the conditions causing a worst-case  $P_{\rm EXT}$  are different from those causing a worst-case  $P_{\rm INT}$ . Maximum  $P_{\rm INT}$  cannot occur while 100% of the output pins are switching from all ones to all zeros. Note also that it is not common for an application to have 100% or even 50% of the outputs switching simultaneously.

Table 16. P<sub>EXT</sub> Calculation Example

| Pin Type | Number of Pins | % Switching | ×C    | ×f     | $\times V_{DD}^{2}$ | = P <sub>EXT</sub> |
|----------|----------------|-------------|-------|--------|---------------------|--------------------|
| Address  | 15             | 50          | 10 pF | 20 MHz | 10.9 V              | = 0.01635 W        |
| MSx      | 1              | 0           | 10 pF | 20 MHz | 10.9 V              | = 0.0 W            |
| WR       | 1              |             | 10 pF | 40 MHz | 10.9 V              | = 0.00436 W        |
| Data     | 16             | 50          | 10 pF | 20 MHz | 10.9 V              | = 0.01744 W        |
| CLKOUT   | 1              |             | 10 pF | 80 MHz | 10.9 V              | = 0.00872 W        |
|          |                |             |       |        |                     | = 0.04687 W        |

#### **TEST CONDITIONS**

The DSP is tested for output enable, disable, and hold time.

#### **Output Disable Time**

Output pins are considered to be disabled when they stop driving, go into a high impedance state, and start to decay from their output high or low voltage. The time for the voltage on the bus to decay by  $\Delta V$  is dependent on the capacitive load,  $C_L$ , and the load current,  $I_L$ . This decay time can be approximated by the following equation.

$$t_{DECAY} = \frac{C_L \Delta V}{I_I}$$

The output disable time  $t_{DIS}$  is the difference between  $t_{MEASURED}$  and  $t_{DECAY}$  as shown in Figure 19. The time  $t_{MEASURED}$  is the interval from when the reference signal switches to when the output voltage decays  $\Delta V$  from the measured output high or output low voltage. The  $t_{DECAY}$  is calculated with test loads  $C_L$  and  $I_L$ , and with  $\Delta V$  equal to 0.5 V.



Figure 19. Output Enable/Disable



Figure 20. Equivalent Device Loading for AC Measurements (Includes All Fixtures)



Figure 21. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable)

#### **Output Enable Time**

Output pins are considered to be enabled when they have made a transition from a high impedance state to when they start driving. The output enable time  $t_{\rm ENA}$  is the interval from when a reference signal reaches a high or low voltage level to when the output has reached a specified high or low trip point, as shown in the Output Enable/Disable diagram (Figure 19). If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving.

### **Example System Hold Time Calculation**

To determine the data output hold time in a particular system, first calculate  $t_{DECAY}$  using the equation at Output Disable Time on Page 41. Choose  $\Delta V$  to be the difference between the ADSP-21990 output voltage and the input threshold for the device requiring the hold time. A typical  $\Delta V$  will be 0.4 V.  $C_L$  is the total bus capacitance (per data line), and  $I_L$  is the total leakage or three-state current (per data line). The hold time will be  $t_{DECAY}$  plus the minimum disable time (i.e.,  $t_{DATRWH}$  for the write cycle).

# PIN CONFIGURATIONS

Table 17 identifies the signal for each CSP\_BGA ball number.

Table 4 on Page 16 describes each pin name.

Table 17. 196-Ball CSP\_BGA Ball Number by Signal

| Pin Name | Ball No. | Pin Name   | Ball No. | Pin Name    | Ball No. | Pin Name | Ball No. |
|----------|----------|------------|----------|-------------|----------|----------|----------|
| A0       | N1       | CONVST     | G13      | nc          | E6       | PF15     | D14      |
| A1       | N2       | D0         | P10      | nc          | E7       | POR      | H13      |
| A2       | M1       | D1         | N9       | nc          | E8       | PWMPOL   | M11      |
| A3       | M2       | D2         | P9       | nc          | E9       | PWMSYNC  | N13      |
| A4       | L1       | D3         | N8       | nc          | E10      | PWMSR    | N14      |
| A5       | L2       | D4         | P8       | nc          | F5       | PWMTRIP  | M12      |
| A6       | K1       | D5         | N7       | nc          | F6       | RCLK     | B2       |
| A7       | K2       | D6         | P7       | nc          | F7       | RD       | C2       |
| A8       | J1       | D7         | N6       | nc          | F8       | RESET    | H14      |
| A9       | J2       | D8         | P6       | nc          | F9       | RFS      | A4       |
| A10      | H1       | D9         | N5       | nc          | F10      | SCK      | B1       |
| A11      | H2       | D10        | P5       | nc          | G5       | SENSE    | B8       |
| A12      | G1       | D11        | N4       | nc          | G6       | TCK      | J13      |
| A13      | G2       | D12        | P4       | nc          | G7       | TCLK     | В3       |
| A14      | F1       | D13        | N3       | nc          | G8       | TDI      | J14      |
| A15      | F2       | D14        | Р3       | nc          | G9       | TDO      | K14      |
| A16      | E1       | D15        | P2       | nc          | G10      | TFS      | B4       |
| A17      | E2       | DR         | A2       | nc          | H5       | TMR0     | H12      |
| A18      | D1       | DT         | А3       | nc          | H6       | TMR1     | G12      |
| A19      | D2       | EIA        | E12      | nc          | H7       | TMR2     | F13      |
| ACK      | D4       | EIB        | E13      | nc          | H8       | TMS      | J12      |
| AH       | N11      | EIS        | E14      | nc          | H9       | TRST     | K13      |
| AL       | M10      | EIZ        | F12      | nc          | H10      | VDDEXT   | D11      |
| ASHAN    | B6       | <b>EMU</b> | K12      | nc          | J5       | VDDEXT   | E5       |
| AUXTRIP  | D10      | GND        | E4       | nc          | J6       | VDDEXT   | H11      |
| AUX1     | D12      | GND        | E11      | nc          | J7       | VDDEXT   | J4       |
| AUX0     | D13      | GND        | F4       | nc          | J8       | VDDEXT   | L4       |
| AVDD     | D5       | GND        | G11      | nc          | J9       | VDDEXT   | L6       |
| AVDD     | D6       | GND        | H4       | nc          | J10      | VDDEXT   | L9       |
| AVSS     | D7       | GND        | J11      | nc          | M8       | VDDEXT   | L10      |
| AVSS     | D8       | GND        | K4       | nc          | N12      | VDDEXT   | M5       |
| BG       | F3       | GND        | K5       | nc          | P1       | VDDEXT   | M7       |
| BGH      | G3       | GND        | K6       | nc          | P13      | VDDINT   | G4       |
| BL       | P11      | GND        | K7       | nc          | P14      | VDDINT   | L5       |
| ВН       | P12      | GND        | K8       | PF0/SPISS   | A10      | VDDINT   | L7       |
| BMODE0   | M14      | GND        | K9       | PF1/SPISEL1 | B10      | VDDINT   | L8       |
| BMODE1   | L13      | GND        | K10      | PF2/SPISEL2 | C10      | VDDINT   | K11      |
| BMODE2   | L12      | GND        | L11      | PF3/SPISEL3 | D9       | VDDINT   | F11      |
| BMS      | J3       | GND        | M4       | PF4/SPISEL4 | A11      | VINO     | A7       |
| BR       | C1       | GND        | M6       | PF5/SPISEL5 | B11      | VIN1     | A8       |
| BSHAN    | A6       | IOMS       | D3       | PF6/SPISEL6 | A12      | VIN2     | B7       |
| BYPASS   | M13      | MISO       | C3       | PF7/SPISEL7 | A13      | VIN3     | A9       |
| CAPB     | B9       | MOSI       | C4       | PF8         | B12      | VIN4     | A5       |

Table 17. 196-Ball CSP\_BGA Ball Number by Signal

| Pin Name | Ball No. |
|----------|----------|----------|----------|----------|----------|----------|----------|
| CAPT     | C7       | MS0      | K3       | PF9      | B13      | VIN5     | C6       |
| CH       | N10      | MS1      | L3       | PF10     | C11      | VIN6     | B5       |
| CL       | M9       | MS2      | M3       | PF11     | C12      | VIN7     | C5       |
| CLKIN    | L14      | MS3      | H3       | PF12     | C13      | VREF     | C8       |
| CLKOUT   | G14      | nc       | A1       | PF13     | B14      | WR       | E3       |
| CML      | C9       | nc       | A14      | PF14     | C14      | XTAL     | F14      |

Table 18 identifies the CSP\_BGA ball number for each signal name.

Table 18. 196-Ball CSP\_BGA Signal by Ball Number

| Ball No. | Pin Name        | Ball No. | Pin Name        | Ball No. | Pin Name   | Ball No. | Pin Name       |
|----------|-----------------|----------|-----------------|----------|------------|----------|----------------|
| A1       | nc              | D8       | AVSS            | H1       | A10        | L8       | VDDINT         |
| A2       | DR              | D9       | PF3/SPISEL3     | H2       | A11        | L9       | VDDEXT         |
| A3       | DT              | D10      | AUXTRIP         | H3       | MS3        | L10      | VDDEXT         |
| A4       | RFS             | D11      | VDDEXT          | H4       | GND        | L11      | GND            |
| A5       | VIN4            | D12      | AUX1            | H5       | nc         | L12      | BMODE2         |
| A6       | BSHAN           | D13      | AUX0            | H6       | nc         | L13      | BMODE1         |
| A7       | VIN0            | D14      | PF15            | H7       | nc         | L14      | CLKIN          |
| A8       | VIN1            | E1       | A16             | Н8       | nc         | M1       | A2             |
| A9       | VIN3            | E2       | A17             | H9       | nc         | M2       | A3             |
| A10      | PF0/SPISS       | E3       | WR              | H10      | nc         | M3       | MS2            |
| A11      | PF4/SPISEL4     | E4       | GND             | H11      | VDDEXT     | M4       | GND            |
| A12      | PF6/SPISEL6     | E5       | VDDEXT          | H12      | TMR0       | M5       | VDDEXT         |
| A13      | PF7/SPISEL7     | E6       | nc              | H13      | POR        | M6       | GND            |
| A14      | nc              | E7       | nc              | H14      | RESET      | M7       | VDDEXT         |
| B1       | SCK             | E8       | nc              | J1       | A8         | M8       | nc             |
| B2       | RCLK            | E9       | nc              | J2       | A9         | M9       | CL             |
| В3       | TCLK            | E10      | nc              | J3       | BMS        | M10      | AL             |
| B4       | TFS             | E11      | GND             | J4       | VDDEXT     | M11      | PWMPOL         |
| B5       | VIN6            | E12      | EIA             | J5       | nc         | M12      | <b>PWMTRIP</b> |
| B6       | ASHAN           | E13      | EIB             | J6       | nc         | M13      | BYPASS         |
| В7       | VIN2            | E14      | EIS             | J7       | nc         | M14      | BMODE0         |
| B8       | SENSE           | F1       | A14             | J8       | nc         | N1       | A0             |
| В9       | CAPB            | F2       | A15             | J9       | nc         | N2       | A1             |
| B10      | PF1/SPISEL1     | F3       | $\overline{BG}$ | J10      | nc         | N3       | D13            |
| B11      | PF5/SPISEL5     | F4       | GND             | J11      | GND        | N4       | D11            |
| B12      | PF8             | F5       | nc              | J12      | TMS        | N5       | D9             |
| B13      | PF9             | F6       | nc              | J13      | TCK        | N6       | D7             |
| B14      | PF13            | F7       | nc              | J14      | TDI        | N7       | D5             |
| C1       | BR              | F8       | nc              | K1       | A6         | N8       | D3             |
| C2       | $\overline{RD}$ | F9       | nc              | K2       | A7         | N9       | D1             |
| C3       | MISO            | F10      | nc              | К3       | MS0        | N10      | CH             |
| C4       | MOSI            | F11      | VDDINT          | K4       | GND        | N11      | AH             |
| C5       | VIN7            | F12      | EIZ             | K5       | GND        | N12      | nc             |
| C6       | VIN5            | F13      | TMR2            | K6       | GND        | N13      | PWMSYNC        |
| C7       | CAPT            | F14      | XTAL            | K7       | GND        | N14      | <b>PWMSR</b>   |
| C8       | VREF            | G1       | A12             | К8       | GND        | P1       | nc             |
| C9       | CML             | G2       | A13             | К9       | GND        | P2       | D15            |
| C10      | PF2/SPISEL2     | G3       | BGH             | K10      | GND        | P3       | D14            |
| C11      | PF10            | G4       | VDDINT          | K11      | VDDINT     | P4       | D12            |
| C12      | PF11            | G5       | nc              | K12      | <b>EMU</b> | P5       | D10            |
| C13      | PF12            | G6       | nc              | K13      | TRST       | P6       | D8             |
| C14      | PF14            | G7       | nc              | K14      | TDO        | P7       | D6             |
| D1       | A18             | G8       | nc              | L1       | A4         | P8       | D4             |
| D2       | A19             | G9       | nc              | L2       | A5         | P9       | D2             |

Table 18. 196-Ball CSP\_BGA Signal by Ball Number

| Ball No. | Pin Name    | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name |
|----------|-------------|----------|----------|----------|----------|----------|----------|
| D3       | <u>IOMS</u> | G10      | nc       | L3       | MS1      | P10      | D0       |
| D4       | ACK         | G11      | GND      | L4       | VDDEXT   | P11      | BL       |
| D5       | AVDD        | G12      | TMR1     | L5       | VDDINT   | P12      | BH       |
| D6       | AVDD        | G13      | CONVST   | L6       | VDDEXT   | P13      | nc       |
| D7       | AVSS        | G14      | CLKOUT   | L7       | VDDINT   | P14      | nc       |

Table 19 identifies the signal for each LQFP lead.

Table 19. 176-Lead LQFP Signal by Lead Number

| Lead No. | Signal          | Lead No. | Signal  | Lead No. | Signal     | Lead No. | Signal      |
|----------|-----------------|----------|---------|----------|------------|----------|-------------|
| 1        | nc              | 45       | VDDEXT  | 89       | nc         | 133      | VDDEXT      |
| 2        | nc              | 46       | A4      | 90       | nc         | 134      | PF11        |
| 3        | VDDEXT          | 47       | A3      | 91       | VDDEXT     | 135      | PF10        |
| 4        | RCLK            | 48       | A2      | 92       | BYPASS     | 136      | PF9         |
| 5        | SCK             | 49       | A1      | 93       | BMODE0     | 137      | PF8         |
| 6        | MISO            | 50       | A0      | 94       | BMODE1     | 138      | PF7/SPISEL7 |
| 7        | MOSI            | 51       | D15     | 95       | BMODE2     | 139      | PF6/SPISEL6 |
| 8        | RD              | 52       | D14     | 96       | nc         | 140      | PF5/SPISEL5 |
| 9        | $\overline{WR}$ | 53       | D13     | 97       | GND        | 141      | PF4/SPISEL4 |
| 10       | ACK             | 54       | D12     | 98       | VDDINT     | 142      | GND         |
| 11       | BR              | 55       | D11     | 99       | <b>EMU</b> | 143      | VDDEXT      |
| 12       | BG              | 56       | GND     | 100      | TRST       | 144      | PF3/SPISEL3 |
| 13       | BGH             | 57       | VDDEXT  | 101      | TDO        | 145      | PF2/SPISEL2 |
| 14       | <del>IOMS</del> | 58       | GND     | 102      | TDI        | 146      | PF1/SPISEL1 |
| 15       | BMS             | 59       | VDDINT  | 103      | TMS        | 147      | PF0/SPISS   |
| 16       | MS3             | 60       | D10     | 104      | TCK        | 148      | GND         |
| 17       | GND             | 61       | D9      | 105      | POR        | 149      | VDDINT      |
| 18       | VDDEXT          | 62       | D8      | 106      | RESET      | 150      | AVSS        |
| 19       | MS2             | 63       | D7      | 107      | CLKIN      | 151      | AVDD        |
| 20       | MS1             | 64       | D6      | 108      | XTAL       | 152      | nc          |
| 21       | MS0             | 65       | D5      | 109      | CLKOUT     | 153      | VREF        |
| 22       | GND             | 66       | GND     | 110      | CONVST     | 154      | CML         |
| 23       | VDDINT          | 67       | VDDINT  | 111      | TMR0       | 155      | CAPT        |
| 24       | A19             | 68       | D4      | 112      | GND        | 156      | CAPB        |
| 25       | A18             | 69       | D3      | 113      | VDDEXT     | 157      | SENSE       |
| 26       | A17             | 70       | D2      | 114      | TMR1       | 158      | VIN3        |
| 27       | A16             | 71       | D1      | 115      | TMR2       | 159      | VIN2        |
| 28       | A15             | 72       | D0      | 116      | EIS        | 160      | VIN1        |
| 29       | A14             | 73       | nc      | 117      | GND        | 161      | VIN0        |
| 30       | A13             | 74       | GND     | 118      | VDDINT     | 162      | ASHAN       |
| 31       | GND             | 75       | VDDEXT  | 119      | EIZ        | 163      | BSHAN       |
| 32       | VDDEXT          | 76       | CL      | 120      | EIB        | 164      | VIN4        |
| 33       | A12             | 77       | CH      | 121      | EIA        | 165      | VIN5        |
| 34       | A11             | 78       | BL      | 122      | AUXTRIP    | 166      | VIN6        |
| 35       | A10             | 79       | ВН      | 123      | AUX1       | 167      | VIN7        |
| 36       | A9              | 80       | AL      | 124      | AUX0       | 168      | AVSS        |
| 37       | A8              | 81       | AH      | 125      | PF15       | 169      | AVDD        |
| 38       | A7              | 82       | nc      | 126      | PF14       | 170      | DT          |
| 39       | A6              | 83       | nc      | 127      | PF13       | 171      | DR          |
| 40       | A5              | 84       | PWMSYNC | 128      | PF12       | 172      | RFS         |
| 41       | GND             | 85       | PWMPOL  | 129      | GND        | 173      | TFS         |
| 42       | nc              | 86       | PWMSR   | 130      | nc         | 174      | TCLK        |
| 43       | nc              | 87       | PWMTRIP | 131      | nc         | 175      | GND         |
| 44       | nc              | 88       | GND     | 132      | nc         | 176      | nc          |

Table 20 identifies the LQFP lead for each signal name.

Table 20. 176-Lead LQFP Lead Number by Signal

| Signal     | Lead No. | Signal | Lead No. | Signal          | Lead No. | Signal  | Lead No. |
|------------|----------|--------|----------|-----------------|----------|---------|----------|
| A0         | 50       | CAPB   | 156      | EIS             | 116      | PWMTRIP | 87       |
| <b>4</b> 1 | 49       | CAPT   | 155      | EIZ             | 119      | RCLK    | 4        |
| A10        | 35       | СН     | 77       | EMU             | 99       | RD      | 8        |
| A11        | 34       | CL     | 76       | <del>IOMS</del> | 14       | RESET   | 106      |
| A12        | 33       | CLKIN  | 107      | MISO            | 6        | RFS     | 172      |
| A13        | 30       | CLKOUT | 109      | MOSI            | 7        | SCK     | 5        |
| A14        | 29       | CML    | 154      | MS0             | 21       | SENSE   | 157      |
| A15        | 28       | CONVST | 110      | MS1             | 20       | TCK     | 104      |
| A16        | 27       | D0     | 72       | MS2             | 19       | TCLK    | 174      |
| A17        | 26       | D1     | 71       | MS3             | 16       | TDI     | 102      |
| A18        | 25       | D10    | 60       | nc              | 1        | TDO     | 101      |
| A19        | 24       | D11    | 55       | nc              | 2        | TFS     | 173      |
| A2         | 48       | D12    | 54       | nc              | 42       | TMRO    | 111      |
| A3         | 47       | D13    | 53       | nc              | 43       | TMR1    | 114      |
| A4         | 46       | D14    | 52       | nc              | 44       | TMR2    | 115      |
| A5         | 40       | D15    | 51       | nc              | 83       | TMS     | 103      |
| A6         | 39       | D2     | 70       | nc              | 89       | TRST    | 100      |
| A7         | 38       | D3     | 69       | nc              | 90       | VDDEXT  | 3        |
| A8         | 37       | D4     | 68       | nc              | 96       | VDDEXT  | 18       |
| A9         | 36       | D5     | 65       | nc              | 130      | VDDEXT  | 32       |
| ACK        | 10       | D6     | 64       | nc              | 131      | VDDEXT  | 45       |
| AH         | 81       | D7     | 63       | nc              | 132      | VDDEXT  | 57       |
| AL         | 80       | D8     | 62       | nc              | 152      | VDDEXT  | 75       |
| ASHAN      | 162      | D9     | 61       | nc              | 176      | VDDEXT  | 91       |
| AUX0       | 124      | GND    | 17       | PF0/SPISS       | 147      | VDDEXT  | 113      |
| AUX1       | 123      | GND    | 22       | PF1/SPISEL1     | 146      | VDDEXT  | 133      |
| AUXTRIP    | 122      | GND    | 31       | PF10            | 135      | VDDEXT  | 143      |
| AVDD       | 151      | GND    | 41       | PF11            | 134      | VDDINT  | 23       |
| AVDD       | 169      | GND    | 56       | PF12            | 128      | VDDINT  | 59       |
| AVSS       | 150      | GND    | 58       | PF13            | 127      | VDDINT  | 67       |
| AVSS       | 168      | GND    | 66       | PF14            | 126      | VDDINT  | 98       |
| BG         | 12       | GND    | 74       | PF15            | 125      | VDDINT  | 118      |
| BGH        | 13       | GND    | 88       | PF2/SPISEL2     | 145      | VDDINT  | 149      |
| BH         | 79       | GND    | 97       | PF3/SPISEL3     | 144      | VINO    | 161      |
| BL         | 78       | GND    | 112      | PF4/SPISEL4     | 141      | VIN1    | 160      |
| BMODE0     | 93       | GND    | 117      | PF5/SPISEL5     | 140      | VIN2    | 159      |
| BMODE1     | 94       | GND    | 129      | PF6/SPISEL6     | 139      | VIN3    | 158      |
| BMODE2     | 95       | GND    | 142      | PF7/SPISEL7     | 138      | VIN4    | 164      |
| BMS        | 15       | GND    | 148      | PF8             | 137      | VIN5    | 165      |
| BR<br>BR   | 11       | GND    | 175      | PF9             | 136      | VIN6    | 166      |
| BSHAN      | 163      | DR     | 173      | POR             | 105      | VIN7    | 167      |
| BYPASS     | 92       | DT     | 171      | PWMPOL          | 85       | VREF    | 153      |
| nc         | 73       | EIA    | 121      | PWMSR           | 86       | WR      | 9        |
| nc         | 73<br>82 | EIB    | 121      | PWMSYNC         | 84       | XTAL    | 108      |

## **OUTLINE DIMENSIONS**



DIMENSIONS SHOWN IN MILLIMETERS

#### NOTES

- 1. THE ACTUAL POSITION OF THE BALL GRID IS WITHIN 0.25 OF ITS IDEAL POSITION RELATIVE TO THE PACKAGE EDGES.
- 2. THE ACTUAL POSITION OF EACH BALL IS WITHIN 0.10 OF ITS IDEAL POSITION RELATIVE TO THE BALL GRID.
- 3. DIMENSIONS COMPLY WITH JEDEC STANDARD MO-192 VARIATION AAE-1 WITH THE EXCEPTION OF MAXIMUM HEIGHT.
- 4. CENTER DIMENSIONS ARE NOMINAL

Figure 22. 196-Ball CSP\_BGA (BC-196-2)



176-LEAD LOW PROFILE QUAD FLAT PACKAGE [LQFP] ST-176

#### NOTES:

- 1. ACTUAL POSITION OF EACH LEAD IS WITHIN 0.08 OF ITS IDEAL POSITION, WHEN MEASURED IN THE LATERAL DIRECTION.
- 2. CENTER DIMENSIONS ARE NOMINAL.
  3. DIMENSIONS COMPLY WITH JEDEC STANDARD MS-026-BGA

Figure 23. 176-Lead LQFP (ST-176)

#### **ORDERING GUIDE**

| Model                       | Temperature Range <sup>1</sup> | Instruction Rate | <b>Operating Voltage</b> | Package Description | Package Option |
|-----------------------------|--------------------------------|------------------|--------------------------|---------------------|----------------|
| ADSP-21990BBC               | -40°C to +85°C                 | 150 MHz          | 2.5 Int. V/3.3 Ext. V    | 196-Ball CSP_BGA    | BC-196-2       |
| ADSP-21990BST               | -40°C to +85°C                 | 160 MHz          | 2.5 Int. V/3.3 Ext. V    | 176-Lead LQFP       | ST-176         |
| ADSP-21990BSTZ <sup>2</sup> | -40°C to +85°C                 | 160 MHz          | 2.5 Int. V/3.3 Ext. V    | 176-Lead LQFP       | ST-176         |

<sup>&</sup>lt;sup>1</sup> Referenced temperature is ambient temperature.

 $<sup>^2</sup>$  Z = RoHS Compliant Part.

©2007 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

D02893-0-8/07(A)



www.analog.com