

DS108-1 (v1.7) April 3, 2007

# XA9500XL Automotive CPLD Product Family

#### **Product Specification**

 Xilinx received ISO/TS 16949 Certification in March 2005.

WARNING: Programming temperature range of  $T_A = 0^{\circ} C$  to +70° C

## **Description**

The XA9500XL 3.3V CPLD Automotive XA product family is targeted for leading-edge, high-performance automotive applications that require either automotive industrial (–40°C to +85°C ambient) or extended (–40°C to +105°C ambient) temperature reconfigurable devices.

#### **Power Estimation**

Power dissipation in CPLDs can vary substantially depending on the system frequency, design application and output loading. Each macrocell in an XA9500XL automotive device must be configured for low-power mode (default mode for XA9500XL devices). In addition, unused product-terms and macrocells are automatically deactivated by the software to further conserve power.

For a general estimate of  $I_{CC}$ , the following equation may be used:

 $I_{CC}(mA) = MC(0.052*PT + 0.272) + 0.04 * MC_{TOG}*MC* f$ 

where:

MC = # macrocells

PT = average number of product terms per macrocell

f = maximum clock frequency

 $MC_{TOG}$  = average % of flip-flops toggling per clock (~12%)

This calculation is based on typical operating conditions using a pattern of 16-bit up/down counters in each Function Block with no output loading. The actual  $I_{\rm CC}$  value varies with the design application and should be verified during

#### **Features**

- AEC-Q100 device qualification and full PPAP support available in both extended temperature Q-grade and I-grade.
- Guaranteed to meet full electrical specifications over T<sub>A</sub> = -40° C to +105° C with T<sub>J</sub> Maximum = +125° C (Q-grade)
- System frequency up to 64.5 MHz (15.5 ns)
- · Available in small footprint packages
- Optimized for high-performance 3.3V systems
  - 5V tolerant I/O pins accept 5V, 3.3V, and 2.5V signals — ideal for multi-voltage system interfacing and level shifting
  - Technology: 0.35 μm CMOS process
- · Advanced system features
  - In-system programmable enabling higher system reliability through reduced handling and reducing production programming times
  - Superior pin-locking and routability with FastCONNECT™ II switch matrix allowing for multiple design iterations without board re-spins
  - Input hysteresis on all user and boundary-scan pin inputs to reduce noise on input signals
  - Bus-hold circuitry on all user pin inputs which reduces cost associated with pull-up resistors and reduces bus loading
  - Full IEEE Standard 1149.1 boundary-scan (JTAG) for in-system device testing
    - Fast concurrent programming
- Slew rate control on individual outputs for reducing EMI generation
- Refer to XC9500XL Family data sheet (DS054) for architecture description
- Refer to XA9536XL data sheet (DS598), the XA9572XL data sheet (DS599), and the XA95144XL data sheet (DS600) for pin tables

Table 1: XA9500XL Device Family

| Device    | Temperature Grade | Macrocells | Usable Gates | Registers | f <sub>SYSTEM</sub> (MHz) |
|-----------|-------------------|------------|--------------|-----------|---------------------------|
| XA9536XL  | I, Q              | 36         | 800          | 36        | 64.5                      |
| XA9572XL  | I, Q              | 72         | 1,600        | 72        | 64.5                      |
| XA95144XL | I                 | 144        | 3,200        | 144       | 64.5                      |

© 2002-2007 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.



#### Table 2: XA9500XL Packages and User I/O Pins (not including four dedicated JTAG pins)

| Device    | VQG44 | VQG64 | TQG100 | CSG144 |
|-----------|-------|-------|--------|--------|
| XA9536XL  | 34    |       |        |        |
| XA9572XL  | 34    | 52    | 72     |        |
| XA95144XL |       |       |        | 117    |

# **Absolute Maximum Ratings**(1,2)

| Symbol           | Description                                      | Min. | Max. | Units |
|------------------|--------------------------------------------------|------|------|-------|
| V <sub>CC</sub>  | Supply voltage relative to GND                   | -0.5 | 4.0  | V     |
| V <sub>IN</sub>  | Input voltage relative to GND <sup>(3)</sup>     | -0.5 | 5.5  | V     |
| V <sub>TS</sub>  | Voltage applied to 3-state output <sup>(3)</sup> | -0.5 | 5.5  | V     |
| T <sub>STG</sub> | Storage temperature (ambient) <sup>(4)</sup>     | -65  | +150 | °C    |
| T <sub>J</sub>   | Junction temperature                             | -    | +125 | °C    |

#### Notes

- 1. All automotive customers are required to set the Macrocell Power Setting to low, and set Logic Optimization to density.
- Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress
  ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions
  is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.
- 3. Maximum DC undershoot below GND must be limited to either 0.5V or 10 mA, whichever is easier to achieve. During transitions, the device pins may undershoot to –2.0 V or overshoot to +7.0V, provided this over- or undershoot lasts less than 10 ns and with the forcing current being limited to 200 mA.
- 4. For soldering guidelines, see the Package Information on the Xilinx website.

# **Recommended Operating Conditions**

| Symbol             | Parameter                                            |                   |     | Max               | Units |
|--------------------|------------------------------------------------------|-------------------|-----|-------------------|-------|
| т.                 | Ambient temperature                                  | I-Grade           | -40 | +85               | °C    |
| T <sub>A</sub>     |                                                      | Q-Grade           | -40 | +105              | °C    |
| V <sub>CCINT</sub> | Supply voltage for internal logic                    | and input buffers | 3.0 | 3.6               | V     |
| V                  | Supply voltage for output drivers for 3.3V operation |                   | 3.0 | 3.6               | V     |
| V <sub>CCIO</sub>  | Supply voltage for output drivers for 2.5V operation |                   | 2.3 | 2.7               | V     |
| V <sub>IL</sub>    | Low-level input voltage                              |                   | 0   | 0.80              | V     |
| V <sub>IH</sub>    | High-level input voltage                             |                   | 2.0 | 5.5               | V     |
| V <sub>O</sub>     | Output voltage                                       |                   | 0   | V <sub>CCIO</sub> | V     |

# **Quality and Reliability Characteristics**

| Symbol          | Parameter                                                | Min    | Max | Units  |
|-----------------|----------------------------------------------------------|--------|-----|--------|
| T <sub>DR</sub> | Data Retention                                           | 20     | -   | Years  |
| N <sub>PE</sub> | Program/erase cycles (Endurance) @ T <sub>A</sub> = 70°C | 10,000 | -   | Cycles |



# **Component Availability**

| Pin       | s   | 44                                                 | 64    | 100                 | 144                |  |
|-----------|-----|----------------------------------------------------|-------|---------------------|--------------------|--|
| Туре      |     | Quad Flat Pack  Quad Flat Pack  Thin Quad Flat Pac |       | Thin Quad Flat Pack | Chip Scale Package |  |
| Cod       | e   | VQG44                                              | VQG64 | TQG100              | CSG144             |  |
| XA9536XL  | -15 | I,Q                                                |       |                     |                    |  |
| XA9572XL  | -15 | I,Q                                                | I,Q   | I,Q                 |                    |  |
| XA95144XL | -15 |                                                    |       |                     | 1                  |  |

#### Notes:

- 1. Q = Automotive Extended Temperature ( $T_A = -40^{\circ}C$  to +105°C).
- 2. I = Automotive Industrial Temperature ( $T_A = -40$ °C to +85°C).
- 3. All packages Pb-free.

## Ordering Information



#### **Device Ordering Options**

| Device    | Speed                          | Package |                                    | Temperature |                                                     |
|-----------|--------------------------------|---------|------------------------------------|-------------|-----------------------------------------------------|
| XA9536XL  | -15   15.5 ns pin-to-pin delay | VQG44   | 44-pin Quad Flat Pack (VQFP)       | I-Grade     | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ |
| XA9572XL  |                                | VQG64   | 64-pin Quad Flat Pack (VQFP)       | Q-Grade     | $T_A = -40$ °C to +105°C with $T_J$ Maximum = 125°C |
| XA95144XL |                                | TQG100  | 100-pin Thin Quad Flat Pack (TQFP) |             |                                                     |
|           |                                | CSG144  | 144-pin Chip Scale Package (CSP)   | •           |                                                     |

# **XA9500XL Automotive Requirements and Recommendations**

#### Requirements

The following requirements are for all automotive applications:

- All automotive customers are required to keep the Macrocell Power selection set to low, and the Logic Optimization set to density when designing with ISE software. These are the default settings when XA9500XL devices are selected for design. These settings are found on the Process Properties page for Implement Design. See the ISE Online Help for details on these properties.
- Use a monotonic, fast ramp power supply to power up XA9500XL . A V<sub>CC</sub> ramp time of less than 1 ms is required.
- Do not float I/O pins during device operation. Floating I/O pins can increase I<sub>CC</sub> as input buffers will draw
   1-2 mA per floating input. In addition, when I/O pins are

floated, noise can propagate to the center of the CPLD. I/O pins should be appropriately terminated with keeper/bus-hold. Unused I/Os can also be configured as  $C_{GND}$  (programmable GND).

- 4. Do not drive I/O pins without  $V_{CC}/V_{CCIO}$  powered.
- Sink current when driving LEDs. Because all Xilinx CPLDs have N-channel pull-down transistors on outputs, it is required that an LED anode is sourced through a resistor externally to V<sub>CC</sub>. Consequently, this will give the brightest solution.
- Avoid external pull-down resistors. Always use external pull-up resistors if external termination is required. This is because the XA9500XL Automotive CPLD, which includes some I/O driving circuits beyond the input and output buffers, may have contention with external pull-down resistors, and, consequently, the I/O will not switch as expected.



- Do not drive I/Os pins above the V<sub>CCIO</sub> assigned to its I/O bank.
  - The current flow can go into V<sub>CCIO</sub> and affect a user voltage regulator.
  - It can also increase undesired leakage current associated with the device.
  - If done for too long, it can reduce the life of the device.
- 8. Do not rely on the I/O states before the CPLD configures.
- Use a voltage regulator which can provide sufficient current during device power up. As a rule of thumb, the regulator needs to provide at least three times the peak current while powering up a CPLD in order to guarantee the CPLD can configure successfully.
- 10. Ensure external JTAG terminations for TMS, TCK, TDI, TDO comply with IEEE 1149.1. All Xilinx CPLDs have internal weak pull-ups of ~50 k $\Omega$  on TDI, TMS, and TCK.
- Attach all CPLD V<sub>CC</sub> and GND pins in order to have necessary power and ground supplies around the CPLD
- 12. Decouple all  $V_{CC}$  and  $V_{CCIO}$  pins with capacitors of 0.01  $\mu$ F and 0.1  $\mu$ F closest to the pins for each  $V_{CC}/V_{CCIO}$ -GND pair.

#### Recommendations

The following recommendations are for all automotive applications.

- 1. Use strict synchronous design (only one clocking event) if possible. A synchronous system is more robust than an asynchronous one.
- Include JTAG stakes on the PCB. JTAG stakes can be used to test the part on the PCB. They add benefit in

- reprogramming part on the PCB, inspecting chip internals with INTEST, identifying stuck pins, and inspecting programming patterns (if not secured).
- XA9500XL Automotive CPLDs work with any power sequence, but it is preferable to power the V<sub>CCI</sub> (internal V<sub>CC</sub>) before the V<sub>CCIO</sub> for the applications in which any glitches from device I/Os are unwanted.
- Do not disregard report file warnings. Software identifies potential problems when compiling, so the report file is worth inspecting to see exactly how your design is mapped onto the logic.
- Understand the Timing Report. This report file provides a speed summary along with warnings. Read the timing file (\*.tim) carefully. Analyze key signal chains to determine limits to given clock(s) based on logic analysis.
- Review Fitter Report equations. Equations can be shown in ABEL-like format, or can also be displayed in Verilog or VHDL formats. The Fitter Report also includes switch settings that are very informative of other device behaviors.
- 7. Let design software define pinouts if possible. Xilinx CPLD software works best when it selects the I/O pins and manages resources for users. It can spread signals around and improve pin-locking. If users must define pins, plan resources in advance.
- Perform a post-fit simulation for all speeds to identify any possible problems (such as race conditions) that might occur when fast-speed silicon is used instead of slow-speed silicon.
- 9. Distribute SSOs (Simultaneously Switching Outputs) evenly around the CPLD to reduce switching noise.
- Terminate high speed outputs to eliminate noise caused by very fast rising/falling edges.



# **Warranty Disclaimer**

THIS WARRANTY DOES NOT EXTEND TO ANY IMPLEMENTATION IN AN APPLICATION OR ENVIRONMENT THAT IS NOT CONTAINED WITHIN XILINX SPECIFICATIONS. PRODUCTS ARE NOT DESIGNED TO BE FAIL-SAFE AND ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS. FURTHER, PRODUCTS ARE NOT WARRANTED FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF THE VEHICLE UNLESS THERE IS A FAIL-SAFE OR REDUNDANCY FEATURE AND ALSO A WARNING SIGNAL TO THE OPERATOR OF THE VEHICLE UPON FAILURE. USE OF PRODUCTS IN SUCH APPLICATIONS IS FULLY AT THE RISK OF CUSTOMER SUBJECT TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.

## **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision                                                                                            |
|----------|---------|-----------------------------------------------------------------------------------------------------|
| 05/17/02 | 1.0     | Initial Xilinx release.                                                                             |
| 07/17/02 | 1.1     | Updated N <sub>PE</sub> Quality and Reliability specification.                                      |
| 02/03/03 | 1.2     | Added reference to XC9500XL, XC9536XL, and XC9572XL data sheets.                                    |
| 05/21/04 | 1.3     | Updated the VQ44 column of Table 2 and the Component Availability table on page 2.                  |
| 10/18/04 | 1.4     | Extensive edits to update family from IQ to XA.                                                     |
| 09/29/05 | 1.5     | Changes to packaging information.                                                                   |
| 01/12/07 | 1.6     | Updated for introduction of individual device data sheets. f <sub>SYSTEM</sub> changed to 64.5 MHz. |
| 04/03/07 | 1.7     | Add programming temperature range warning on page 1.                                                |