# DAC1205D750 Dual 12-bit DAC, up to 750 Msps; 4× and 8× interpolating Rev. 2 — 10 September 2010 **Product data sheet** ## **General description** The DAC1205D750 is a high-speed 12-bit dual channel Digital-to-Analog Converter (DAC) with selectable 4× or 8× interpolating filters optimized for multi-carrier wireless transmitters. Thanks to its digital on-chip modulation, the DAC1205D750 allows the complex I and Q inputs to be converted from BaseBand (BB) to IF. The mixing frequency is adjusted via a Serial Peripheral Interface (SPI) with a 32-bit Numerically Controlled Oscillator (NCO) and the phase is controlled by a 16-bit register. Two modes of operation are available: separate data ports or a single interleaved high-speed data port. In the Interleaved mode, the input data stream is demultiplexed into its original I and Q data and then latched. A 4× and 8× clock multiplier enables the DAC1205D750 to provide the appropriate internal clocks from the internal PLL. The internal PLL can be bypassed enabling the use of an external high frequency clock. The voltage regulator enables adjustment of the output full-scale current. ## **Features and benefits** | | Dual | 12-bit | resolution | |--|------|--------|------------| |--|------|--------|------------| - 750 Msps maximum update rate - Input data rate up to 185 Msps - 32-bit programmable NCO frequency - Dual port or Interleaved data modes - 1.8 V and 3.3 V power supplies - LVDS compatible clock - Two's complement or binary offset data format - 1.8 V/3.3 V CMOS input buffers - IMD3: 74 dBc; f<sub>s</sub> = 737.28 Msps; $f_0 = 140 \text{ MHz}$ - ACPR: 69 dBc; 2-carrier WCDMA; $f_s = 737.28 \text{ Msps}$ ; $f_o = 153.6 \text{ MHz}$ - Selectable 4× or 8× interpolation filters Typical 1.2 W power dissipation at 4× interpolation, PLL off and 740 Msps - Power-down and Sleep modes - Very low noise cap-free integrated PLL Differential scalable output current from 1.6 mA to 22 mA - On-chip 1.25 V reference - External analog offset control (10-bit auxiliary DACs) - Internal digital offset control - Inverse x / (sin x) function - Fully compatible SPI port - Industrial temperature range from -40 °C to +85 °C NXP Semiconductors DAC1205D750 Dual 12-bit DAC, up to 750 Msps; 4× and 8× interpolating # 3. Applications - Wireless infrastructure: LTE, WiMAX, GSM, CDMA, WCDMA, TD-SCDMA - Communication: LMDS/MMDS, point-to-point - Direct Digital Synthesis (DDS) - Broadband wireless systems - Digital radio links - Instrumentation - Automated Test Equipment (ATE) # 4. Ordering information #### Table 1. Ordering information | Type number | Package | | | | | | |---------------|----------|--------------------------------------------------------------------------------------------------------------|----------|--|--|--| | | Name | Description | Version | | | | | DAC1205D750HW | HTQFP100 | plastic thermal enhanced thin quad flat package; 100 leads; body $14 \times 14 \times 1$ mm; exposed die pad | SOT638-1 | | | | ## 6. Pinning information ## 6.1 Pinning DAC1205D750 Downloaded from Elcodis.com electronic components distributor ## 6.2 Pin description Table 2. Pin description | Cumbal | Pin descript | | Description | |--------------------------|--------------|---------------------|----------------------------------------------| | Symbol | Pin | Type <sup>[1]</sup> | Description | | V <sub>DDA(3V3)</sub> | 1 | Р | analog supply voltage 3.3 V | | AUXAP | 2 | 0 | auxiliary DAC B output current | | AUXAN | 3 | 0 | complementary auxiliary DAC B output current | | AGND | 4 | G | analog ground | | V <sub>DDA(1V8)</sub> | 5 | Р | analog supply voltage 1.8 V | | V <sub>DDA(1V8)</sub> | 6 | Р | analog supply voltage 1.8 V | | AGND | 7 | G | analog ground | | CLKP | 8 | I | clock input | | CLKN | 9 | I | complementary clock input | | AGND | 10 | G | analog ground | | $V_{DDA(1V8)}$ | 11 | Р | analog supply voltage 1.8 V | | SYNCP | 12 | 0 | synchronous clock output | | SYNCN | 13 | 0 | complementary synchronous clock output | | TM1 | 14 | I/O | test mode 1 (connected to DGND) | | TM0 | 15 | I/O | test mode 0 (connected to DGND) | | V <sub>DD(IO)(3V3)</sub> | ) 16 | Р | input/output buffers supply voltage 3.3 V | | GNDIO | 17 | G | input/output buffers ground | | l11 | 18 | I | I data input bit 11 (MSB) | | I10 | 19 | I | I data input bit 10 | | 19 | 20 | I | I data input bit 9 | | 18 | 21 | I | I data input bit 8 | | 17 | 22 | I | I data input bit 7 | | 16 | 23 | I | I data input bit 6 | | 15 | 24 | I | I data input bit 5 | | 14 | 25 | I | I data input bit 4 | | V <sub>DDD(1V8)</sub> | 26 | Р | digital supply voltage 1.8 V | | DGND | 27 | G | digital ground | | 13 | 28 | I | I data input bit 3 | | 12 | 29 | I | I data input bit 2 | | I1 | 30 | I | I data input bit 1 | | 10 | 31 | I | I data input bit 0 (LSB) | | V <sub>DDD(1V8)</sub> | 32 | Р | digital supply voltage 1.8 V | | DGND | 33 | G | digital ground | | n.c. | 34 | | not connected | | n.c. | 35 | | not connected | | V <sub>DDD(1V8)</sub> | 36 | Р | digital supply voltage 1.8 V | | DGND | 37 | G | digital ground | | TM2 | 38 | - | test mode 2 (to connect to DGND) | | DGND | 39 | G | digital ground | | | | | | DAC1205D750 All information provided in this document is subject to legal disclaimers. Table 2. Pin description ...continued | Table 2. | Pin descrip | | inuea | |--------------------------|-------------|---------|---------------------------------------------------------| | Symbol | Pin | Type[1] | Description | | $V_{DDD(1V8)}$ | 40 | Р | digital supply voltage 1.8 V | | Q11/SELIC | Q 41 | I | Q data input bit 11 (MSB)/select IQ in Interleaved mode | | Q10 | 42 | I | Q data input bit 10 | | DGND | 43 | G | digital ground | | $V_{DDD(1V8)}$ | 44 | Р | digital supply voltage 1.8 V | | Q9 | 45 | I | Q data input bit 9 | | Q8 | 46 | I | Q data input bit 8 | | Q7 | 47 | I | Q data input bit 7 | | Q6 | 48 | I | Q data input bit 6 | | DGND | 49 | G | digital ground | | V <sub>DDD(1V8)</sub> | 50 | Р | digital supply voltage 1.8 V | | Q5 | 51 | I | Q data input bit 5 | | Q4 | 52 | I | Q data input bit 4 | | Q3 | 53 | I | Q data input bit 3 | | Q2 | 54 | I | Q data input bit 2 | | Q1 | 55 | I | Q data input bit 1 | | Q0 | 56 | I | Q data input bit 0 (LSB) | | n.c. | 57 | I | not connected | | n.c. | 58 | I | not connected | | GNDIO | 59 | G | input/output buffers ground | | V <sub>DD(IO)(3V3)</sub> | 60 | Р | input/output buffers supply voltage 3.3 V | | TM3 | 61 | I/O | test mode 3 (to connect to DGND) | | SDO | 62 | 0 | SPI data output | | SDIO | 63 | I/O | SPI data input/output | | SCLK | 64 | I | SPI clock input | | SCS_N | 65 | I | SPI chip select (active LOW) | | RESET_N | 66 | I | general reset (active LOW) | | d.n.c. | 67 | - | do not connect | | VIRES | 68 | I/O | DAC biasing resistor | | GAPOUT | 69 | I/O | bandgap input/output voltage | | V <sub>DDA(1V8)</sub> | 70 | Р | analog supply voltage 1.8 V | | V <sub>DDA(1V8)</sub> | 71 | Р | analog supply voltage 1.8 V | | AGND | 72 | G | analog ground | | AUXBN | 73 | 0 | auxiliary DAC B output current | | AUXBP | 74 | 0 | complementary auxiliary DAC B output current | | V <sub>DDA(3V3)</sub> | 75 | Р | analog supply voltage 3.3 V | | AGND | 76 | G | analog ground | | V <sub>DDA(1V8)</sub> | 77 | Р | analog supply voltage 1.8 V | | AGND | 78 | G | analog ground | | V <sub>DDA(1V8)</sub> | 79 | Р | analog supply voltage 1.8 V | | AGND | 80 | G | analog ground | DAC1205D750 All information provided in this document is subject to legal disclaimers. Table 2. Pin description ...continued | Symbol | Pin | Type[1] | Description | |-----------------------|------|---------|------------------------------------| | V <sub>DDA(1V8)</sub> | 81 | Р | analog supply voltage 1.8 V | | AGND | 82 | G | analog ground | | $V_{\text{DDA}(1V8)}$ | 83 | Р | analog supply voltage 1.8 V | | AGND | 84 | G | analog ground | | IOUTBN | 85 | 0 | complementary DAC B output current | | IOUTBP | 86 | 0 | DAC B output current | | AGND | 87 | G | analog ground | | n.c. | 88 | - | not connected | | AGND | 89 | G | analog ground | | IOUTAP | 90 | 0 | DAC A output current | | IOUTAN | 91 | 0 | complementary DAC A output current | | AGND | 92 | G | analog ground | | V <sub>DDA(1V8)</sub> | 93 | Р | analog supply voltage 1.8 V | | AGND | 94 | G | analog ground | | V <sub>DDA(1V8)</sub> | 95 | Р | analog supply voltage 1.8 V | | AGND | 96 | G | analog ground | | V <sub>DDA(1V8)</sub> | 97 | Р | analog supply voltage 1.8 V | | AGND | 98 | G | analog ground | | V <sub>DDA(1V8)</sub> | 99 | Р | analog supply voltage 1.8 V | | AGND | 100 | G | analog ground | | AGND | H[2] | G | analog ground | <sup>[1]</sup> P = power supply G = ground I = input O = output. <sup>[2]</sup> H = heatsink (exposed die pad to be soldered) # 7. Limiting values Table 3. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|------|------|------| | V <sub>DD(IO)(3V3)</sub> | input/output supply voltage (3.3 V) | | -0.5 | +4.6 | V | | V <sub>DDA(3V3)</sub> | analog supply voltage (3.3 V) | | -0.5 | +4.6 | V | | V <sub>DDA(1V8)</sub> | analog supply voltage (1.8 V) | | -0.5 | +3.0 | V | | V <sub>DDD(1V8)</sub> | digital supply voltage (1.8 V) | | -0.5 | +3.0 | V | | VI | input voltage | pins CLKP, CLKN, VIRES and GAPOUT referenced to pin AGND | -0.5 | +3.0 | V | | | | pins I11 to I0, Q11 to Q0, SDO, SDIO, SCLK, SCS_N and RESET_N referenced to GNDIO | -0.5 | +4.6 | V | | Vo | output voltage | pins IOUTAP, IOUTAN, IOUTBP, IOUTBN,<br>AUXAP, AUXAN, AUXBP and AUXBN<br>referenced to pin AGND | -0.5 | +4.6 | V | | | | pins SYNCP and SYNCN referenced to pin AGND | -0.5 | +3.0 | V | | T <sub>stg</sub> | storage temperature | | -55 | +150 | °C | | T <sub>amb</sub> | ambient temperature | | -40 | +85 | °C | | Tj | junction temperature | | - | 125 | °C | ## 8. Thermal characteristics Table 4. Thermal characteristics | Symbol | Parameter | Conditions | Тур | Unit | |----------------------|---------------------------------------------|------------|---------------------|------| | $R_{th(j-a)}$ | thermal resistance from junction to ambient | | <sup>[1]</sup> 19.8 | K/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | [1] 7.7 | K/W | <sup>[1]</sup> In compliance with JEDEC test board, in free air. ## 9. Characteristics #### Table 5. Characteristics $V_{DDA(1V8)} = V_{DDD(1V8)} = 1.8$ V; $V_{DDA(3V3)} = V_{DD(IO)(3V3)} = 3.3$ V; AGND, DGND and GNDIO shorted together; $T_{amb} = -40$ °C to +85 °C; typical values measured at $T_{amb} = 25$ °C; $R_L = 50$ $\Omega$ differential; $I_{O(fs)} = 20$ mA; PLL off unless otherwise specified. | Symbol | Parameter | Conditions | Test[1] | Min | Тур | Max | Unit | |--------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------|---------|-----|------|------|------| | $V_{DD(IO)(3V3)}$ | input/output supply voltage (3.3 V) | | I | 3.0 | 3.3 | 3.6 | V | | V <sub>DDA(3V3)</sub> | analog supply voltage (3.3 V) | | I | 3.0 | 3.3 | 3.6 | V | | V <sub>DDA(1V8)</sub> | analog supply voltage (1.8 V) | | I | 1.7 | 1.8 | 1.9 | V | | V <sub>DDD(1V8)</sub> | digital supply voltage (1.8 V) | | I | 1.7 | 1.8 | 1.9 | V | | I <sub>DD(IO)(3V3)</sub> | input/output supply current (3.3 V) | $f_o$ = 19 MHz;<br>$f_s$ = 740 Msps;<br>$4\times$ interpolation;<br>NCO on | I | - | 0.5 | 0.7 | mA | | I <sub>DDA(3V3)</sub> | analog supply current (3.3 V) | $f_o$ = 19 MHz;<br>$f_s$ = 740 Msps;<br>$4\times$ interpolation;<br>NCO on | I | - | 44 | 50 | mA | | DDD(1V8) | digital supply current (1.8 V) | $f_o = 19 \text{ MHz};$<br>$f_s = 740 \text{ Msps};$<br>$4 \times \text{ interpolation};$<br>NCO on | I | - | 181 | 210 | mA | | DDA(1V8) | analog supply current (1.8 V) | $f_o = 19 \text{ MHz};$<br>$f_s = 740 \text{ Msps};$<br>$4 \times \text{ interpolation};$<br>NCO on | I | - | 360 | 391 | mA | | I <sub>DDD</sub> | digital supply current | for x / (sin x) function only | I | - | 70 | - | mA | | tot | total power dissipation | $f_0 = 19 \text{ MHz}; f_S = 740 \text{ Ms}$ | sps | | | | | | | | 4× interpolation | | | | | | | | | NCO off; DAC B off | С | - | 0.74 | - | W | | | | NCO off | С | - | 0.89 | - | W | | | | NCO on; all $V_{\text{DD}}$ | С | - | 1.12 | 1.32 | W | | | | 8× interpolation | | | | | | | | | NCO on | I | - | 1.11 | - | W | | | | Power-down mode: | | | | | | | | | full power-down;<br>all V <sub>DD</sub> | I | - | 0.03 | 0.06 | W | | | | DAC A and DAC B<br>Sleep mode; NCO on | 1 | - | 0.63 | - | W | Table 5. Characteristics ...continued $V_{DDA(1V8)} = V_{DDD(1V8)} = 1.8 \ V; \ V_{DDA(3V3)} = V_{DD(IO)(3V3)} = 3.3 \ V; \ AGND, \ DGND \ and \ GNDIO \ shorted \ together;$ $T_{amb} = -40$ °C to +85 °C; typical values measured at $T_{amb} = 25$ °C; $R_L = 50 \Omega$ differential; $I_{O(fs)} = 20$ mA; PLL off unless otherwise specified. | Symbol | Parameter | Conditions | Test[1] | Min | Тур | Max | Unit | |---------------------|--------------------------------------|------------------------------------------------|--------------------|------------------|-----------------------------|--------------------------|-----------------| | Clock input | s (CLKP and CLKN)[2] | | | | | | | | Vi | input voltage | CLKN $ V_{gpd} $ < 50 mV or CLKP | С | [ <u>3</u> ] 825 | - | 1575 | mV | | V <sub>idth</sub> | input differential threshold voltage | $ V_{gpd} < 50 \text{ mV}$ | С | [3] -100 | - | +100 | mV | | R <sub>i</sub> | input resistance | | D | - | 10 | - | $M\Omega$ | | C <sub>i</sub> | input capacitance | | D | - | 0.5 | - | pF | | Clock outpu | its (SYNCP and SYNCN) | | | | | | | | $V_{o(cm)}$ | common mode output voltage | | С | - | V <sub>DDA(1V8)</sub> – 0.3 | . <b>-</b> | V | | $V_{O(dif)}$ | differential output voltage | | С | - | 1.2 | - | V | | $R_o$ | output resistance | | D | - | 80 | - | Ω | | Digital input | ts (I0 to I11, Q0 to Q11) | | | | | | | | V <sub>IL</sub> | LOW-level input voltage | | С | GNDIO | - | 1.0 | V | | V <sub>IH</sub> | HIGH-level input voltage | | С | 2.3 | - | V <sub>DD(IO)(3V3)</sub> | V | | I <sub>IL</sub> | LOW-level input current | V <sub>IL</sub> = 1.0 V | I | - | 60 | - | μΑ | | Іін | HIGH-level input current | V <sub>IH</sub> = 2.3 V | I | - | 80 | - | μΑ | | Digital inpu | ts (SDO, SDIO, SCLK, SCS_ | N and RESET_N) | | | | | | | V <sub>IL</sub> | LOW-level input voltage | | С | GNDIO | - | 1.0 | V | | V <sub>IH</sub> | HIGH-level input voltage | | С | 2.3 | - | V <sub>DD(IO)(3V3)</sub> | ٧ | | I <sub>IL</sub> | LOW-level input current | V <sub>IL</sub> = 1.0 V | I | - | 20 | - | nA | | I <sub>IH</sub> | HIGH-level input current | V <sub>IH</sub> = 2.3 V | I | - | 20 | - | nA | | Analog outp | outs (IOUTAP, IOUTAN, IOU | TBP and IOUTBN) | | | | | | | I <sub>O(fs)</sub> | full-scale output current | register value = 00h | С | - | 1.6 | - | mA | | | | default register | С | - | 20 | - | mA | | Vo | output voltage | compliance range | С | 1.8 | - | V <sub>DDA(3V3)</sub> | V | | $R_o$ | output resistance | | D | - | 250 | - | kΩ | | Co | output capacitance | | D | - | 3 | - | pF | | ΔE <sub>O</sub> | offset error variation | | С | - | 6 | - | ppm/°C | | ΔE <sub>G</sub> | gain error variation | | С | - | 18 | - | ppm/°C | | Reference v | oltage output (GAPOUT) | | | | | | | | V <sub>O(ref)</sub> | reference output voltage | T <sub>amb</sub> = 25 °C | I | 1.2 | 1.25 | 1.30 | V | | $\Delta V_{O(ref)}$ | reference output voltage variation | | С | - | 117 | - | ppm/°C | | O(ref) | reference output current | external voltage 1.25 V | D | - | 40 | - | μА | | Analog aux | iliary outputs (AUXAP, AUX | AN, AUXBP and AUXBN | l) | | | | | | I <sub>O(aux)</sub> | auxiliary output current | differential outputs | I | - | 2.2 | - | mA | | V <sub>O(aux)</sub> | auxiliary output voltage | compliance range | С | 0 | - | 2 | V | | | auxiliary DAC monotonicity | guaranteed | D | - | 10 | - | bit | | AC1205D750 | | All information provided in this document is a | uhiact to logal di | eclaimare | | © NXP B.V. 2010. | All rights ross | | AC 1200D100 | | All information provided in this document is s | ubject to legal di | oualliers. | | ⊌ NAP B.V. 2010. | All rights rese | **Product data sheet** Table 5. Characteristics ...continued $V_{DDA(1V8)} = V_{DDD(1V8)} = 1.8$ V; $V_{DDA(3V3)} = V_{DD(IO)(3V3)} = 3.3$ V; AGND, DGND and GNDIO shorted together; $T_{amb} = -40$ °C to +85 °C; typical values measured at $T_{amb} = 25$ °C; $R_L = 50$ $\Omega$ differential; $I_{O(fs)} = 20$ mA; PLL off unless otherwise specified. | Symbol | Parameter | Conditions | Test[1] | Min | Тур | Max | Unit | |---------------------|-----------------------------|-------------------------------------------|-----------------------|-----------|----------------|------|-------| | Input timing | g (see <u>Figure 10</u> ) | | | | | | | | f <sub>data</sub> | data rate | Dual-port mode input | С | - | - | 185 | MHz | | t <sub>w(CLK)</sub> | CLK pulse width | | С | 40 | - | 60 | % | | t <sub>h(i)</sub> | input hold time | | С | 1.6 | - | - | ns | | t <sub>su(i)</sub> | input set-up time | | С | 0.8 | - | - | ns | | SYNC signa | ıl | | | | | | | | $t_d$ | delay time | $f_{SYNC} = f_s / 4$ | С | - | 0.21 | - | ns | | | | $f_{SYNC} = f_s / 8$ | С | - | 0.3 | - | ns | | | | variation | С | - | 0.27 | - | ps/°C | | Output timi | ng | | | | | | | | $f_s$ | sampling frequency | | С | - | - | 750 | Msps | | $t_s$ | settling time | to $\pm$ 0.5 LSB | D | - | 20 | - | ns | | NCO freque | ency range | | | | | | | | $f_{NCO}$ | NCO frequency | register values | | | | | | | | | 00000000h | D | - | 0 | - | MHz | | | | FFFFFFFh | D | - | 740 | - | MHz | | f <sub>step</sub> | step frequency | | D | - | 0.172 | - | Hz | | Low-power | NCO frequency range | | | | | | | | $f_{NCO}$ | NCO frequency | register values | | | | | | | | | 00000000h | D | - | 0 | - | MHz | | | | F8000000h | D | - | 716.875 | - | MHz | | f <sub>step</sub> | step frequency | | D | - | 23.125 | - | MHz | | Dynamic pe | erformance | | | | | | | | SFDR | spurious-free dynamic | $f_s = 737.28 \text{ Msps}$ | | | | | | | | range | $f_{data} = 92.16 \text{ MHz}; B = 1$ | data / 2 | | | | | | | | $f_0 = 4 \text{ MHz}; 0 \text{ dBFS}$ | С | - | 77 | - | dBc | | | | $f_{data} = 184.32 \text{ MHz}; B =$ | f <sub>data</sub> / 2 | | | | | | | | $f_0 = 19 \text{ MHz}; 0 \text{ dBFS}$ | 1 | - | 74 | - | dBc | | | | $f_0 = 70 \text{ MHz}; 0 \text{ dBFS}$ | С | - | 86 | - | dBc | | $SFDR_RBW$ | restricted bandwidth | | | | | | | | | spurious-free dynamic range | $f_0 = 153.6 \text{ MHz}; 0 \text{ dBFS}$ | $S; f_{data} = 184$ | 4.32 MHz; | $f_s = 737.28$ | Msps | | | | | B = 20 MHz | С | - | 86 | - | dBc | | | | B = 100 MHz | С | - | 80.5 | - | dBc | | | | B = 20 MHz; 8-tone;<br>500 kHz spacing | С | - | 76 | - | dBc | Downloaded from Elcodis.com electronic components distributor Table 5. Characteristics ...continued $V_{DDA(1V8)} = V_{DDD(1V8)} = 1.8$ V; $V_{DDA(3V3)} = V_{DD(IO)(3V3)} = 3.3$ V; AGND, DGND and GNDIO shorted together; $T_{amb} = -40$ °C to +85 °C; typical values measured at $T_{amb} = 25$ °C; $R_L = 50$ $\Omega$ differential; $I_{O(fs)} = 20$ mA; PLL off unless otherwise specified. | Symbol | Parameter | Conditions | Test[1] | Min | Тур | Max | Unit | | | |--------|-----------------------------|-------------------------------------------------------------------------------------|----------|-------|------|-----|---------|--|--| | IMD3 | third-order intermodulation | | | | | | | | | | | distortion | $f_{data} = 184.32 \text{ MHz}; f_s =$ | 737.28 N | Isps | | | | | | | | | $f_{o1} = 95 \text{ MHz};$<br>$f_{o2} = 97 \text{ MHz}$ | С | [4] _ | 77 | - | dBc | | | | | | $f_{o1} = 137 \text{ MHz};$<br>$f_{o2} = 143 \text{ MHz}$ | С | [4] _ | 74 | - | dBc | | | | | | $f_{o1} = 152.5 \text{ MHz};$<br>$f_{o2} = 153.5 \text{ MHz}$ | I | [4] - | 74 | - | dBc | | | | ACPR | adjacent channel power | | | | | | | | | | | ratio | $f_{data} = 184.32 \text{ MHz}; f_s = 737.28 \text{ Msps}; f_o = 96 \text{ MHz}$ | | | | | | | | | | | 1-carrier; B = 5 MHz | I | - | 73 | - | dBc | | | | | | 2-carrier; B = 10 MHz | С | - | 70 | - | dBc | | | | | | 4-carrier; B = 20 MHz | С | - | 68 | - | dBc | | | | | | $f_{data} = 184.32 \text{ MHz}; f_s = 737.28 \text{ Msps}; f_o = 153.6 \text{ MHz}$ | | | | | | | | | | | 1-carrier; B = 5 MHz | С | - | 72 | - | dBc | | | | | | 2-carrier; B = 10 MHz | С | - | 69 | - | dBc | | | | | | 4-carrier; B = 20 MHz | С | - | 66.5 | - | dBc | | | | NSD | noise spectral density | | | | | | | | | | | | $f_{data} = 184.32 \text{ MHz}; f_s =$ | 737.28 N | Isps | | | | | | | | | f <sub>o</sub> = 19 MHz; 0 dBFS | С | - | -157 | - | dBFS/Hz | | | | | | f <sub>o</sub> = 153.6 MHz;<br>0 dBFS; | С | - | -155 | - | dBFS/Hz | | | | | | $f_0 = 153.6 \text{ MHz};$<br>-10 dBFS | С | - | -157 | - | dBFS/Hz | | | <sup>[1]</sup> D = guaranteed by design; C = guaranteed by characterization; I = 100 % industrially tested. <sup>[2]</sup> CLKP and CLKN inputs are at differential LVDS levels. An external differential resistor with a value of between 80 $\Omega$ and 120 $\Omega$ should be connected across the pins (see Figure 8). <sup>[3] |</sup>V<sub>gpd</sub>| represents the ground potential difference voltage. This is the voltage that results from current flowing through the finite resistance and the inductance between the receiver and the driver circuit ground voltages. <sup>[4]</sup> IMD3 rejection with -6 dBFS/tone. ## 10. Application information #### 10.1 General description The DAC1205D750 is a dual 12-bit DAC which operates at up to 750 Msps. Each DAC consists of a segmented architecture, comprising a 6-bit thermometer sub-DAC and an 6-bit binary weighted sub-DAC. The input data rate of up to 185 MHz combined with the maximum output sampling rate of 750 Msps make the DAC1205D750 extremely flexible in wide bandwidth and multi-carrier systems. The device's quadrature modulator and 32-bit NCO simplifies system frequency selection. This is also possible because the $4\times$ and $8\times$ interpolation filters remove undesired images. A SYNC signal is provided to synchronize data when the PLL is in the off state. Two modes are available for the digital input. In Dual-port mode, each DAC uses its own data input line. In Interleaved mode, both DACs use the same data input line. The on-chip PLL enables generation of the internal clock signals for the digital circuitry and the DAC from a low speed clock. The PLL can be bypassed enabling the use of an external, high-speed clock. Each DAC generates two complementary current outputs on pins IOUTAP/IOUTAN and IOUTBP/IOUTBN. This provides a full-scale output current ( $I_{O(fs)}$ ) up to 22 mA. An internal reference is available for the reference current which is externally adjustable using pin VIRES. There are also some embedded features to provide an analog offset correction (auxiliary DACs) and digital offset control as well as for gain adjustment. All the functions can be set using the SPI. The DAC1205D750 operates at both 3.3 V and 1.8 V each of which has separate digital and analog power supplies. The digital input is 1.8 V and 3.3 V compliant and the clock input is LVDS compliant. #### 10.2 Serial peripheral interface #### 10.2.1 Protocol description The DAC1205D750 Serial Peripheral Interface (SPI) is a synchronous serial communication port allowing easy interfacing with many industry microprocessors. It provides access to the registers that define the operating modes of the chip in both write and read modes. This interface can be configured as a 3-wire type (SDIO as a bidirectional pin) or a 4-wire type (SDIO and SDO as unidirectional pins, input and output port respectively). In both configurations, SCLK acts as the serial clock and SCS\_N acts as the serial chip select bar. Each read/write operation is sequenced by the SCS\_N signal and enabled by a LOW assertion to drive the chip with 1 to 4 bytes, depending on the content of the instruction byte (see Table 7). DAC1205D750 All information provided in this document is subject to legal disclaimers © NXP B.V. 2010. All rights reserved Product data sheet Table 6. Read or Write mode access description | R/W | Description | |-----|----------------------| | 0 | Write mode operation | | 1 | Read mode operation | In Table 7 N1 and N0 indicate the number of bytes transferred after the instruction byte. Table 7. Number of bytes transferred | N1 | N0 | Number of bytes | |----|----|---------------------| | 0 | 0 | 1 byte transferred | | 0 | 1 | 2 bytes transferred | | 1 | 0 | 3 bytes transferred | | 1 | 1 | 4 bytes transferred | A0 to A4: indicate which register is being addressed. In the case of a multiple transfer, this address concerns the first register after which the next registers follow directly in a decreasing order according to <a href="Table 9"Register allocation map">Table 9 "Register allocation map"</a>. ## 10.2.2 SPI timing description The interface can operate at a frequency of up to 15 MHz. The SPI timing is shown in Figure 4. DAC1205D750 All information provided in this document is subject to legal disclaimers The SPI timing characteristics are given in Table 8. Table 8. SPI timing characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------|---------------------|-----|-----|-----|------| | f <sub>SCLK</sub> | SCLK frequency | - | - | 15 | MHz | | t <sub>w(SCLK)</sub> | SCLK pulse width | 30 | - | - | ns | | t <sub>su(SCS_N)</sub> | SCS_N set-up time | 20 | - | - | ns | | $t_{h(SCS\_N)}$ | SCS_N hold time | 20 | - | - | ns | | t <sub>su(SDIO)</sub> | SDIO set-up time | 10 | - | - | ns | | t <sub>h(SDIO)</sub> | SDIO hold time | 5 | - | - | ns | | t <sub>w(RESET_N)</sub> | RESET_N pulse width | 30 | - | - | ns | ## 10.2.3 Detailed descriptions of registers An overview of the details for all registers is provided in Table 9. | 2 | D750 | _ | |----------------------------|---------------|----------------------------| | t da | 00 | D | | ıct data sheet | | 0 | | g | | 1 | | | | 2 | | | | 3<br>4<br>5<br>6<br>7<br>8 | | | | 4 | | | | 5 | | | All in | 6 | | | formati | 7 | | Rev. | on pro | 8 | | 2 | vided in th | 9 | | 10 Sep | nis docume | 10 | | Rev. 2 — 10 September 2010 | nt is subject | 11 | | 2010 | to legal disc | 12 | | | daimers. | 13 | | | | 14 | | | | 15 | | | | 16<br>26<br>27<br>28 | | | ©<br>Z | 26 | | | PB.V | 27 | | | 201 | 28 | Register allocation map | 05D | Addr | ess | Register name | R/W | Bit definition | ı | Defa | | | | | Default | ult | | | |--------------------------------------------------------|------|-----|---------------|-----|----------------|-----------------|----------------------|-------|--------------|------------|---------------|-----------------|----------|-----|-----| | 50 | Dec | Hex | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Bin | Dec | Hex | | | 0 | 00h | COMMon | R/W | 3W_SPI | SPI_RST | CLK_SEL | - | MODE_<br>SEL | CODING | IC_PD | GAP_PD | 10000000 | 128 | 80 | | | 1 | 01h | TXCFG | R/W | NCO_ON | NCO_LP_<br>SEL | INV_SIN_<br>SEL | I | MODULATIC | N[2:0] | INTERPOL | ATION[1:0] | 10000111 | 135 | 87 | | | 2 | 02h | PLLCFG | R/W | PLL_PD | - | PLL_DIV_<br>PD | PLL | _DIV[1:0] | DAC_CLK_ | DELAY[1:0] | DAC_CLK<br>_POL | 00010000 | 16 | 10 | | | 3 | 03h | FREQNCO_LSB | R/W | | | | FREQ | _NCO[7:0] | | | | 01100110 | 102 | 66 | | | 4 | 04h | FREQNCO_LISB | R/W | | | | FREQ_ | NCO[15:8] | | | | 01100110 | 102 | 66 | | | 5 | 05h | FREQNCO_UISB | R/W | | | ı | REQ_ | NCO[23:16] | | | | 01100110 | 102 | 66 | | All inf | 6 | 06h | FREQNCO_MSB | R/W | | | ı | REQ_ | NCO[31:24] | | | | 00100110 | 38 | 26 | | information | 7 | 07h | PHINCO_LSB | R/W | | | | PH_I | NCO[7:0] | | | | 00000000 | 0 | 00 | | on prov | 8 | 08h | PHINCO_MSB | R/W | | | | PH_N | ICO[15:8] | | | | 00000000 | 0 | 00 | | rided in this | 9 | 09h | DAC_A_Cfg_1 | R/W | DAC_A_PD | DAC_A_<br>SLEEP | DAC_A_OFFSET[4:0] - | | | | 00000000 | 0 | 00 | | | | document i | 10 | 0Ah | DAC_A_Cfg_2 | R/W | DAC_A<br>COAR | | DAC_A_GAIN_FINE[5:0] | | | | 01000000 | 64 | 40 | | | | ion provided in this document is subject to legal disd | 11 | 0Bh | DAC_A_Cfg_3 | R/W | DAC_A<br>COAR | | DAC_A_OFFSET[10:5] | | | | 11000000 | 192 | C | | | | legal disdai | 12 | 0Ch | DAC_B_Cfg_1 | R/W | DAC_B_PD | DAC_B_<br>SLEEP | | D | AC_B_OFF | SET[4:0] | | - | 00000000 | 0 | 00 | | mers. | 13 | 0Dh | DAC_B_Cfg_2 | R/W | DAC_B<br>COAR | | | | | | 01000000 | 64 | 40 | | | | | 14 | 0Eh | DAC_B_Cfg_3 | R/W | DAC_B<br>COAR | | | | DAC_B | _OFFSET[10 | :5] | | 11000000 | 192 | CO | | | 15 | 0Fh | DAC_Cfg | R/W | | | - | | | | MINUS_<br>3DB | NOISE_<br>SHPER | 00000000 | 0 | 00 | | | 16 | 10h | SYNC_Cfg | R/W | SYNC_DIV | SYNC_SEL | ;_SEL - | | | | 00000000 | 0 | 00 | | | | @<br>Z | 26 | 1Ah | DAC_A_Aux_MSB | R/W | | | | ΑU | K_A[9:2] | | | | 10000000 | 128 | 80 | | ® NXP B.V. | 27 | 1Bh | DAC_A_Aux_LSB | R/W | AUX_A_PD | - AUX_A[1:0] | | | | | 00000000 | 0 | 00 | | | | 2010. | 28 | 1Ch | DAC_B_Aux_MSB | R/W | | | | ΑU | K_B[9:2] | | | | 10000000 | 128 | 80 | | . All rights reserved | 29 | 1Dh | DAC_B_Aux_LSB | R/W | AUX_B_PD | | | - | | | AUX_ | B[1:0] | 00000000 | 0 | 00 | ## 10.2.4 Detailed register descriptions Please refer to <u>Table 9</u> for the register overview and relevant default values. In the following tables, all the values shown in bold are the default values. Table 10. COMMon register (address 00h) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|----------------------------------------------------------------| | 7 | 3W_SPI | R/W | | serial interface bus type | | | | | 0 | 4 wire SPI | | | | | 1 | 3 wire SPI | | 6 | SPI_RST | R/W | | serial interface reset | | | | | 0 | no reset | | | | | 1 | performs a reset on all registers except 00h | | 5 | CLK_SEL | R/W | | data input latch | | | | | 0 | at CLK rising edge | | | | | 1 | at CLK falling edge | | 4 | - | - | - | reserved | | 3 | MODE_SEL | R/W | | input data mode | | | | | 0 | dual port | | | | | 1 | interleaved | | 2 | CODING | R/W | | coding | | | | | 0 | binary | | | | | 1 | two's compliment | | 1 | IC_PD | R/W | | power-down | | | | | 0 | disabled | | | | | 1 | all circuits (digital and analog, except SPI) are switched off | | 0 | GAP_PD | R/W | | internal bandgap power-down | | | | | 0 | power-down disabled | | | | | 1 | internal bandgap references are switched off | Table 11. TXCFG register (address 01h) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |-----|------------------|--------|-------|------------------------------------------------------------------------------------------| | | • | | valuo | • | | 7 | NCO_ON | R/W | | NCO | | | | | 0 | disabled (the NCO phase is reset to 0) | | | | | 1 | enabled | | 6 | 6 NCO_LP_SEL R/W | R/W | | low-power NCO | | | | | 0 | disabled | | | | | 1 | NCO frequency and phase given by the five MSBs of the registers 06h and 08h respectively | | 5 | INV_SIN_SEL | R/W | | x / (sin x) function | | | | | 0 | disabled | | | | | 1 | enabled | DAC1205D750 All information provided in this document is subject to legal disclaimers. **Table 11. TXCFG register (address 01h) bit description** ...continued Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|--------------------|--------|-------|----------------------------------------------| | 4 to 2 | MODULATION[2:0] | R/W | | modulation | | | | | 000 | dual DAC: no modulation | | | | | 001 | positive upper single sideband up-conversion | | | | | 010 | positive lower single sideband up-conversion | | | | | 011 | negative upper single sideband up-conversion | | | | | 100 | negative lower single sideband up-conversion | | 1 to 0 | INTERPOLATION[1:0] | R/W | | interpolation | | | | | 01 | reserved | | | | | 10 | 4× | | | | | 11 | <b>8</b> × | Table 12. PLLCFG register (address 02h) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | | | |--------|--------------------|--------|---------|-------------------------------------|---------------------|--| | | | | | PLL ON | PLL OFF | | | 7 | PLL_PD | R/W | | PLL | | | | | | | 0 | switched on | | | | | | | 1 | switched off | | | | 6 | - | - | reserve | ed | | | | 5 | PLL_DIV_PD | R/W | | PLL divider | undefined | | | | | | 0 | switched on | Х | | | | | | 1 | switched off | Χ | | | 4 to 3 | PLL_DIV[1:0] | R/W | | PLL divider factor | Digital clock delay | | | | | | 00 | 2 | 130 ps | | | | | | 01 | 4 | 280 ps | | | | | | 10 | 8 | 430 ps | | | | | | 11 | X | 580 ps | | | 2 to 1 | DAC_CLK_DELAY[1:0] | R/W | | phase shift (f <sub>s</sub> ) | undefined | | | | | | 00 | <b>0</b> ° | Х | | | | | | 01 | 120° | Χ | | | | | | 10 | 240° | Χ | | | 0 | DAC_CLK_POL | R/W | | clock edge of DAC (f <sub>s</sub> ) | undefined | | | | | | 0 | normal | X | | | | | | 1 | inverted | Χ | | Table 13. FREQNCO\_LSB register (address 03h) bit description | Bit | Symbol | Access | Value | Description | |--------|---------------|--------|-------|--------------------------------------------| | 7 to 0 | FREQ_NCO[7:0] | R/W | - | lower 8 bits for the NCO frequency setting | DAC1205D750 All information provided in this document is subject to legal disclaimers. #### Table 14. FREQNCO\_LISB register (address 04h) bit description | Bit | Symbol | Access | Value | Description | |--------|----------------|--------|-------|---------------------------------------------------------| | 7 to 0 | FREQ_NCO[15:8] | R/W | - | lower intermediate 8 bits for the NCO frequency setting | ### Table 15. FREQNCO\_UISB register (address 05h) bit description | Bit | Symbol | Access | Value | Description | |--------|-----------------|--------|-------|---------------------------------------------------------| | 7 to 0 | FREQ_NCO[23:16] | R/W | - | upper intermediate 8 bits for the NCO frequency setting | #### Table 16. FREQNCO\_MSB register (address 06h) bit description | Bit | Symbol | Access | Value | Description | |--------|-----------------|--------|-------|-------------------------------------------------------| | 7 to 0 | FREQ_NCO[31:24] | R/W | - | most significant 8 bits for the NCO frequency setting | #### Table 17. PHINCO\_LSB register (address 07h) bit description | Bit | Symbol | Access | Value | Description | |--------|-------------|--------|-------|----------------------------------------| | 7 to 0 | PH_NCO[7:0] | R/W | - | lower 8 bits for the NCO phase setting | #### Table 18. PHINCO\_MSB register (address 08h) bit description | Bit | Symbol | Access | Value | Description | |--------|--------------|--------|-------|---------------------------------------------------| | 7 to 0 | PH_NCO[15:8] | R/W | - | most significant 8 bits for the NCO phase setting | #### Table 19. DAC\_A\_Cfg\_1 register (address 09h) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|-------------------|--------|-------|-----------------------------------| | 7 | DAC_A_PD | R/W | | DAC A power | | | | | 0 | on | | | | | 1 | off | | 6 | DAC_A_SLEEP | P R/W | | DAC A Sleep mode | | | | | 0 | disabled | | | | | 1 | enabled | | 5 to 1 | DAC_A_OFFSET[4:0] | R/W | - | lower 5 bits for the DAC A offset | #### Table 20. DAC\_A\_Cfg\_2 register (address 0Ah) bit description | Bit | Symbol | Access | Value | Description | |--------|----------------------------|--------|-------|---------------------------------------------------------------| | 7 to 6 | DAC_A_GAIN_<br>COARSE[1:0] | R/W | - | lower 2 bits for the DAC A gain setting for coarse adjustment | | 5 to 0 | DAC_A_GAIN_<br>FINE[5:0] | R/W | - | lower 6 bits for the DAC A gain setting for fine adjustment | DAC1205D750 Table 21. DAC\_A\_Cfg\_3 register (address 0Bh) bit description | Bit | Symbol | Access | Value | Description | |--------|----------------------------|--------|-------|--------------------------------------------------------------------------| | 7 to 6 | DAC_A_GAIN_<br>COARSE[3:2] | R/W | - | most significant 2 bits for the DAC A gain setting for coarse adjustment | | 5 to 0 | DAC_A_<br>OFFSET[10:5] | R/W | - | most significant 6 bits for the DAC A offset | #### Table 22. DAC\_B\_Cfg\_1 register (address 0Ch) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|-------------------|--------|----------|----------------------------------| | 7 | DAC_B_PD | R/W | | DAC B power | | | | 0 | on | | | | | | 1 | off | | 6 | DAC_B_SLEEP | R/W | | DAC B Sleep mode | | | | 0 | disabled | | | | | | 1 | enabled | | 5 to 1 | DAC_B_OFFSET[4:0] | R/W | - | lower 5bits for the DAC B offset | #### Table 23. DAC\_B\_Cfg\_2 register (address 0Dh) bit description | Bit | Symbol | Access | Value | Description | |--------|----------------------------|--------|-------|--------------------------------------------------------------------------| | 7 to 6 | DAC_B_GAIN_<br>COARSE[1:0] | R/W | - | less significant 2 bits for the DAC B gain setting for coarse adjustment | | 5 to 0 | DAC_B_GAIN_<br>FINE[5:0] | R/W | - | the 6 bits for the DAC B gain setting for fine adjustment | #### Table 24. DAC\_B\_Cfg\_3 register (address 0Eh) bit description | | | • | | * | |--------|----------------------------|--------|-------|--------------------------------------------------------------------------| | Bit | Symbol | Access | Value | Description | | 7 to 6 | DAC_B_GAIN_<br>COARSE[3:2] | R/W | - | most significant 2 bits for the DAC B gain setting for coarse adjustment | | 5 to 0 | DAC_B_<br>OFFSET[10:5] | R/W | - | most significant 6 bits for the DAC B offset | ## Table 25. DAC\_Cfg register (address 0Fh) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|-------------|--------|-------|--------------| | 7 to 2 | - | - | - | reserved | | 1 | MINUS_3DB | R/W | | NCO gain | | | | | 0 | unity | | | | | 1 | −3 dB | | 0 | NOISE_SHPER | R/W | | noise shaper | | | | | 0 | disabled | | | | | 1 | enabled | Table 26. SYNC\_Cfg register (address 10h) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|----------|--------|----------------|---------------------------| | 7 | SYNC_DIV | R/W | | f <sub>s</sub> divided by | | | | | 0 | 4 | | | | | 1 | 8 | | 6 | - | | SYNC selection | | | | | 0 | disabled | | | | | | 1 | enabled | | 5 to 0 | - | - | - | reserved | #### Table 27. DAC\_A\_Aux\_MSB register (address 1Ah) bit description | Bit | Symbol | Access | Value | Description | |--------|------------|--------|-------|-------------------------------------------------| | 7 to 0 | AUX_A[9:2] | R/W | - | most significant 8 bits for the auxiliary DAC A | #### Table 28. DAC\_A\_Aux\_LSB register (address 1Bh) bit description Default settings are shown highlighted. | | | Value | Description | |------------|-----|-------|--------------------------------------| | AUX_A_PD | R/W | | auxiliary DAC A power | | | | 0 | on | | | | 1 | off | | - | - | | reserved | | AUX_A[1:0] | R/W | | lower 2 bits for the auxiliary DAC A | | | - | - | 0<br>1 | #### Table 29. DAC\_B\_Aux\_MSB register (address 1Ch) bit description | Bit | Symbol | Access | Value | Description | |--------|------------|--------|-------|-------------------------------------------------| | 7 to 0 | AUX_B[9:2] | R/W | - | most significant 8 bits for the auxiliary DAC B | ### Table 30. DAC\_B\_Aux\_LSB register (address 1Dh) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|------------|--------|-------|--------------------------------------| | 7 | AUX_B_PD | R/W | | auxiliary DAC B power | | | | | 0 | on | | | | | 1 | off | | 6 to 1 | - | - | | reserved | | 1 to 0 | AUX_B[1:0] | R/W | | lower 2-bits for the auxiliary DAC B | ## 10.2.5 Recommended configuration It is recommended that the following additional settings are used to obtain optimum performance at up to 750 Msps Table 31. Recommended configuration | Address | | Value | Value | | | | |---------|-----|----------|-------|-----|--|--| | Dec | Hex | Bin | Dec | Hex | | | | 17 | 11h | 00001010 | 10 | 0Ah | | | | 19 | 13h | 01101100 | 108 | 6Ch | | | | 20 | 14h | 01101100 | 108 | 6Ch | | | ## 10.3 Input data The setting applied to MODE\_SEL (register 00h[3]; see <u>Table 10 on page 17</u>) defines whether the DAC1205D750 operates in the Dual-port mode or in Interleaved mode (see <u>Table 32</u>). Table 32. Mode selection | Bit 3 setting | Function | I11 to I0 | Q11 to Q0 | Pin 41 | |---------------|------------------|-----------|-----------|--------| | 0 | Dual port mode | active | active | Q11 | | 1 | Interleaved mode | active | off | SELIQ | #### 10.3.1 Dual-port mode The data input for Dual-port mode operation is shown in <u>Figure 5 "Dual-port mode"</u>. Each DAC has its own independent data input. The data enters the input latch on the rising edge of the internal clock signal and is transferred to the DAC latch. #### 10.3.2 Interleaved mode The data input for the Interleaved mode operation is illustrated in <u>Figure 6 "Interleaved mode operation"</u>. DAC1205D750 All information provided in this document is subject to legal disclaimers In Interleaved mode, both DACs use the same data input at twice the Dual-port mode frequency. Data enters the latch on the rising edge of the internal clock signal. The data is sent to either latch I or latch Q, depending on the SELIQ signal. The SELIQ input (pin 41) allows the synchronization of the internally demultiplexed I and Q channels; see Figure 7 "Interleaved mode timing (8x interpolation, latch on rising edge)". The SELIQ signal can be either synchronous or asynchronous (single rising edge, single pulse). The first data following the SELIQ rising edge is sent in channel I and following data is sent in channel Q. After this, data is distributed alternately between these channels. ## 10.4 Input clock The DAC1205D750 can operate at the following clock frequencies: **PLL on:** up to 185 MHz in Dual-port mode and up to 370 MHz in Interleaved mode PLL off: up to 750 MHz The input clock is LVDS compliant (see <u>Figure 8</u>) but it can also be interfaced with CML differential sine wave signal (see <u>Figure 9</u>). Fig 8. LVDS clock configuration ## 10.5 Timing The DAC1205D750 can operate at a sampling frequency ( $f_s$ ) up to 750 Msps with an input data rate ( $f_{data}$ ) up to 185 MHz. When using the internal PLL, the input data is referenced to the CLK signal. When the internal PLL is bypassed, the SYNC signal is used as a reference. The input timing in the second case is shown in Figure 10 "Input timing diagram when internal PLL bypassed (off)". #### 10.5.1 Timing when using the internal PLL (PLL on) In <u>Table 33 "Frequencies"</u>, the links between internal and external clocking are defined. The setting applied to PLL\_DIV[1:0] (register 02h[4:3]; see <u>Table 9 "Register allocation map"</u>) allows the frequency between the digital part and the DAC core to be adjusted. Table 33. Frequencies | Mode | CLK input<br>(MHz) | Input data rate (MHz) | Interpolation | Update rate<br>(Msps) | PLL_DIV[1:0] | |-------------|--------------------|-----------------------|---------------|-----------------------|--------------| | Dual Port | 185 | 185 | <b>4</b> × | 740 | 01 (/ 4) | | Dual Port | 92.5 | 92.5 | 8× | 740 | 10 (/ 8) | | Interleaved | 370 | 370 | 4× | 740 | 00 (/ 2) | | Interleaved | 185 | 185 | 8× | 740 | 01 (/ 4) | The settings applied to DAC\_CLK\_DELAY[1:0] (register 02h[2:1]) and DAC\_CLK\_POL (register 02h[0]), allow adjustment of the phase and polarity of the sampling clock. This occurs at the input of the DAC core and depends mainly on the sampling frequency. Some examples are given in <u>Table 34 "Sample clock phase and polarity examples"</u>. Table 34. Sample clock phase and polarity examples | Mode | Input data rate (MHz) | Interpolation | Update rate<br>(Msps) | DAC_CLK_<br>DELAY [1:0] | DAC_CLK_<br>POL | |-----------|-----------------------|---------------|-----------------------|-------------------------|-----------------| | Dual Port | 92.5 | <b>4</b> × | 370 | 01 | 0 | | Dual Port | 92.5 | 8× | 740 | 01 | 0 | #### 10.5.2 Timing when using an external PLL (PLL off) It is recommended that a delay of 280 ps is used on the internal digital clock ( $CLK_{dig}$ ) to obtain optimum device performance up to 750 Msps. Table 35. Optimum external PLL timing settings | Address | | Register name | Value | | | | |---------|-----|---------------|---------------------|----------|-----|-----| | Dec | Hex | | Digital clock delay | Bin | Dec | Hex | | 2 | 02h | PLLCFG | 280 ps | 10001000 | 136 | 88h | ## 10.6 FIR filters The DAC1205D750 integrates three selectable Finite Impulse Response (FIR) filters which enables the device to use $4\times$ or $8\times$ interpolation rates. All three interpolation filters have a stop-band attenuation of at least 80 dBc and a pass-band ripple of less than 0.0005 dB. The coefficients of the interpolation filters are given in Table 36 "Interpolation filter coefficients". DAC1205D750 All information provided in this document is subject to legal disclaimers Table 36. Interpolation filter coefficients | First inte | rpolation f | ilter | Second i | nterpolatio | n filter | Third into | erpolation | filter | |------------|-------------|-------|----------|-------------|------------|------------|------------|--------| | Lower | Upper | Value | Lower | Upper | Value | Lower | Upper | Value | | H(1) | H(55) | -4 | H(1) | H(23) | -2 | H(1) | H(15) | -39 | | H(2) | H(54) | 0 | H(2) | H(22) | 0 | H(2) | H(14) | 0 | | H(3) | H(53) | 13 | H(3) | H(21) | 17 | H(3) | H(13) | 273 | | H(4) | H(52) | 0 | H(4) | H(20) | 0 | H(4) | H(12) | 0 | | H(5) | H(51) | -34 | H(5) | H(19) | <b>-75</b> | H(5) | H(11) | -1102 | | H(6) | H(50) | 0 | H(6) | H(18) | 0 | H(6) | H(10) | 0 | | H(7) | H(49) | 72 | H(7) | H(17) | 238 | H(7) | H(9) | 4964 | | H(8) | H(48) | 0 | H(8) | H(16) | 0 | H(8) | - | 8192 | | H(9) | H(47) | -138 | H(9) | H(15) | -660 | - | - | - | | H(10) | H(46) | 0 | H(10) | H(14) | 0 | - | - | - | | H(11) | H(45) | 245 | H(11) | H(13) | 2530 | - | - | - | | H(12) | H(44) | 0 | H(12) | - | 4096 | - | - | - | | H(13) | H(43) | -408 | - | - | - | - | - | - | | H(14) | H(42) | 0 | - | - | - | - | - | - | | H(15) | H(41) | 650 | - | - | - | - | - | - | | H(16) | H(40) | 0 | - | - | - | - | - | - | | H(17) | H(39) | -1003 | - | - | - | - | - | - | | H(18) | H(38) | 0 | - | - | - | - | - | - | | H(19) | H(37) | 1521 | - | - | - | - | - | - | | H(20) | H(36) | 0 | - | - | - | - | - | - | | H(21) | H(35) | -2315 | - | - | - | - | - | - | | H(22) | H(34) | 0 | - | - | - | - | - | - | | H(23) | H(33) | 3671 | - | - | - | - | - | - | | H(24) | H(32) | 0 | - | - | - | - | - | - | | H(25) | H(31) | -6642 | - | - | - | - | - | - | | H(26) | H(30) | 0 | - | - | - | - | - | - | | H(27) | H(29) | 20756 | - | - | - | - | - | - | | H(28) | | 32768 | - | - | - | - | - | - | ## 10.7 Quadrature modulator and Numerically Controlled Oscillator The quadrature modulator allows the 12-bit I and Q-data to be mixed with the carrier signal generated by the NCO. The frequency of the Numerically Controlled Oscillator (NCO) is programmed over 32-bit and allows the sign of the sine component to be inverted in order to operate positive or negative, lower or upper single sideband up-conversion. #### 10.7.1 NCO in 32-bit When using the NCO, the frequency can be set by the four registers FREQNCO\_LSB, FREQNCO\_LISB, FREQNCO\_UISB and FREQNCO\_MSB over 32 bits. The frequency for the NCO in 32-bit is calculated as follows: $$f_{NCO} = \frac{M \times f_s}{2^{32}} \tag{1}$$ where M is the decimal representation of FREQ\_NCO[31:0]. The phase of the NCO can be set from 0° to 360° by both registers PHINCO\_LSB and PHINCO\_MSB over 16 bits. #### 10.7.2 Low-power NCO When using the low-power NCO, the frequency can be set by the 5 MSB of register FREQNCO\_MSB. The frequency for the low-power NCO is calculated as follows: $$f_{NCO} = \frac{M \times f_s}{2^5} \tag{2}$$ where M is the decimal representation of FREQ\_NCO[31:27]. The phase of the low-power NCO can be set by the 5 MSB of the register PHINCO MSB. #### 10.7.3 Minus 3dB function During normal use, a full-scale pattern will also be full scale at the output of the DAC. Nevertheless, when the I and Q data are simultaneously close to full scale, some clipping can occur and the Minus\_3dB function can be used to reduce the gain by 3 dB in the modulator. This is to keep a full-scale range at the output of the DAC without added interferers. ## 10.8 $x/(\sin x)$ Due to the roll-off effect of the DAC, a selectable FIR filter is inserted to compensate for the x / (sin x) effect. This filter introduces a DC loss of 3.4 dB. The coefficients are represented in Table 37 "Inversion filter coefficients". Table 37. Inversion filter coefficients | First interpolation filter | | | | |----------------------------|-------|-------|--| | Lower | Upper | Value | | | H(1) | H(9) | 2 | | | H(2) | H(8) | -4 | | | H(3) | H(7) | 10 | | | H(4) | H(6) | -35 | | | H(5) | - | 401 | | DAC1205D750 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved. Product data sheet ### 10.9 DAC transfer function The full-scale output current for each DAC is the sum of the two complementary current outputs: $$I_{O(fs)} = I_{IOUTP} + I_{IOUTN} \tag{3}$$ The output current depends on the digital input data: $$I_{IOUTP} = I_{O(fs)} \times \left(\frac{DATA}{4095}\right) \tag{4}$$ $$I_{IOUTN} = I_{O(fs)} \times \left(\frac{4095 - DATA}{4095}\right) \tag{5}$$ The setting applied to CODING (register 00h[2]; see <u>Table 9 "Register allocation map"</u>) defines whether the DAC1205D750 operates with a binary input or a two's complement input. <u>Table 38 "DAC transfer function"</u> shows the output current as a function of the input data, when $I_{O(fs)} = 20$ mA. Table 38. DAC transfer function | Data | I11 to I0 and Q11 to Q0 | IOUTP (mA) | IOUTN (mA) | | | |-------|-------------------------|------------------|------------|----|--| | | Binary | Two's complement | | | | | 0 | 0000 0000 0000 | 1000 0000 0000 | 0 | 20 | | | | | | | | | | 8192 | 1000 0000 0000 | 0000 0000 0000 | 10 | 10 | | | | | ••• | | | | | 16383 | 1111 1111 1111 | 0111 1111 1111 | 20 | 0 | | #### 10.10 Full-scale current ### 10.10.1 Regulation The DAC1205D750 reference circuitry integrates an internal bandgap reference voltage which delivers a 1.25 V reference to the GAPOUT pin. It is recommended to decouple pin GAPOUT using a 100 nF capacitor. The reference current is generated via an external resistor of 910 $\Omega$ (1 %) connected to pin VIRES. A control amplifier sets the appropriate full-scale output current ( $I_{O(fs)}$ ) for both DACs (see Figure 11 "Internal reference configuration"). Downloaded from Elcodis.com electronic components distributor This configuration is optimum for temperature drift compensation because the bandgap reference voltage can be matched to the voltage across the feedback resistor. The DAC current can also be set by applying an external reference voltage to the non-inverting input pin GAPOUT and disabling the internal bandgap reference voltage with GAP\_PD (register 00h[0]; see <u>Table 10 "COMMon register (address 00h) bit description"</u>). ### 10.10.2 Full-scale current adjustment The default full-scale current ( $I_{O(fs)}$ ) is 20 mA but further adjustments can be made by the user to both DACs independently via the serial interface from 1.6 mA to 22 mA, $\pm 10$ %. The settings applied to DAC\_A\_GAIN\_COARSE[3:0] (see <u>Table 20 "DAC\_A\_Cfg\_2</u> register (address 0Ah) bit description" and <u>Table 21 "DAC\_A\_Cfg\_3</u> register (address 0Bh) bit description") and to DAC\_B\_GAIN COARSE[3:0] (see <u>Table 23 "DAC\_B\_Cfg\_2</u> register (address 0Dh) bit description" and <u>Table 24 "DAC\_B\_Cfg\_3</u> register (address 0Eh) bit description") define the coarse variation of the full-scale current (see <u>Table 39 "lo(fs)</u> coarse adjustment"). **Table 39.** I<sub>O(fs)</sub> coarse adjustment Default settings are shown highlighted. | DAC_GAIN_COARSE[3:0] | I <sub>O(fs)</sub> (mA) | | |----------------------|-------------------------|------| | Decimal | Binary | _ | | 0 | 0000 | 1.6 | | 1 | 0001 | 3.0 | | 2 | 0010 | 4.4 | | 3 | 0011 | 5.8 | | 4 | 0100 | 7.2 | | 5 | 0101 | 8.6 | | 6 | 0110 | 10.0 | | 7 | 0111 | 11.4 | | 8 | 1000 | 12.8 | | 9 | 1001 | 14.2 | | 10 | 1010 | 15.6 | | 11 | 1011 | 17.0 | DAC1205D750 All information provided in this document is subject to legal disclaimers Table 39. I<sub>O(fs)</sub> coarse adjustment ...continued Default settings are shown highlighted. | DAC_GAIN_COARSE[3:0] | I <sub>O(fs)</sub> (mA) | | |----------------------|-------------------------|------| | Decimal | Binary | | | 12 | 1100 | 18.5 | | 13 | 1101 | 20.0 | | 14 | 1110 | 21.0 | | 15 | 1111 | 22.0 | The settings applied to DAC\_A\_GAIN\_FINE[5:0] (see <u>Table 20 "DAC\_A\_Cfg\_2 register (address 0Ah) bit description"</u>) and to DAC\_B\_GAIN\_FINE[5:0] (see <u>Table 23 "DAC\_B\_Cfg\_2 register (address 0Dh) bit description"</u>) define the fine variation of the full-scale current (see <u>Table 40 "lo(fs)</u> fine adjustment"). Table 40. I<sub>O(fs)</sub> fine adjustment Default settings are shown highlighted. | DAC_GAIN_FINE[5:0] | | Delta I <sub>O(fs)</sub> | |--------------------|------------------|--------------------------| | Decimal | Two's complement | _ | | -32 | 10 0000 | -10.3 % | | | | | | 0 | 00 0000 | 0 | | | | | | 31 | 01 1111 | +10 % | The coding of the fine gain adjustment is two's complement. #### 10.11 Digital offset adjustment When the DAC1205D750 analog output is DC connected to the next stage, the digital offset correction can be used to adjust the common mode level at the output of the DAC. It adds an offset at the end of the digital part, just before the DAC. The settings applied to DAC\_A\_OFFSET[11:0] (see <u>Table 19 "DAC\_A\_Cfg\_1 register</u> (address 09h) bit description" and <u>Table 21 "DAC\_A\_Cfg\_3 register</u> (address 0Bh) bit description") and to "DAC\_B\_OFFSET[11:0]" (see <u>Table 22 "DAC\_B\_Cfg\_1 register</u> (address 0Ch) bit description" and <u>Table 24 "DAC\_B\_Cfg\_3 register</u> (address 0Eh) bit description") define the range of variation of the digital offset (see <u>Table 41 "Digital offset</u> adjustment"). Table 41. Digital offset adjustment Default settings are shown highlighted. | DAC_OFFSET[11:0] | Offset applied | | |------------------|------------------|-------| | Decimal | Two's complement | | | -1024 | 100 0000 0000 | -1024 | | -1023 | 100 0000 0001 | -1023 | | | | ••• | | -1 | 111 1111 1111 | -1 | | 0 | 000 0000 0000 | 0 | | +1 | 000 0000 0001 | +1 | | | | ••• | | +1022 | 011 1111 1110 | +1022 | | +1023 | 011 1111 1111 | +1023 | ### 10.12 Analog output The DAC1205D750 has two output channels each of which produces two complementary current outputs. These allow the even-order harmonics and noise to be reduced. The pins are IOUTAP/IOUTAN and IOUTBP/IOUTBN, respectively and need to be connected via a load resistor $R_L$ to the 3.3 V analog power supply $(V_{DDA(3V3)})$ . Refer to <u>Figure 12</u> for the equivalent analog output circuit of one DAC. This circuit consists of a parallel combination of NMOS current sources, and their associated switches, for each segment. The cascode source configuration increases the output impedance of the source, thus improving the dynamic performance of the DAC by introducing less distortion. The device can provide an output level of up to 2 $V_{o(p-p)}$ depending on the application, the following stages and the targeted performances. DAC1205D750 ## 10.13 Auxiliary DACs The DAC1205D750 integrates 2 auxiliary DACs that can be used to compensate for any offset between the DAC and the next stage in the transmission path. Both auxiliary DACs have a resolution of 10-bit and are current sources (referenced to ground). $$I_{O(AUX)} = I_{AUXP} + I_{AUXN} \tag{6}$$ The output current depends on the auxiliary DAC data: $$AUXP = I_{O(AUX)} \times \left(\frac{AUX[9:0]}{1023}\right) \tag{7}$$ $$AUXN = I_{O(AUX)} \times \left(\frac{(1023 - AUX[9:0])}{1023}\right)$$ (8) <u>Table 42 "Auxiliary DAC transfer function"</u> shows the output current as a function of the auxiliary DAC data. Table 42. Auxiliary DAC transfer function Default settings are shown highlighted. | Data | AUX[9:0] (binary) | I <sub>AUXP</sub> (mA) | I <sub>AUXN</sub> (mA) | |------|-------------------|------------------------|------------------------| | 0 | 00 0000 0000 | 0 | 2.2 | | | ••• | | | | 512 | 10 0000 0000 | 1.1 | 1.1 | | | ••• | | | | 1023 | 11 1111 1111 | 2.2 | 0 | ### 10.14 Output configuration ## 10.14.1 Basic output configuration The use of a differentially-coupled transformer output provides optimum distortion performance (see <u>Figure 13 "1 $V_{o(p-p)}$ differential output with transformer"</u>). In addition, it helps to match the impedance and provides electrical isolation. DAC1205D750 All information provided in this document is subject to legal disclaimers © NXP B.V. 2010. All rights reserved. **Product data sheet** The DAC1205D750 differential outputs can operate up to 2 V<sub>o(p-p)</sub>. In this configuration, it is recommended to connect the center tap of the transformer to a 62 $\Omega$ resistor connected to the 3.3 V analog power supply, in order to adjust the DC common mode to approximately 2.7 V (see Figure 14). ## 10.14.2 DC interface to an Analog Quadrature Modulator (AQM) When the system operation requires to keep the DC component of the spectrum, the DAC1205D750 can use a DC interface to connect to an AQM. In this case, the offset compensation for LO cancellation can be made with the use of the digital offset control in the DAC. Figure 15 provides an example of a connection to an AQM with a 1.7 V<sub>I(cm)</sub> common mode input level. Figure 16 provides an example of a connection to an AQM with a 3.3 V<sub>I(cm)</sub> common mode input level. DAC1205D750 33 of 42 The auxiliary DACs can be used to control the offset in a precise range or with precise steps. <u>Figure 17</u> provides an example of a DC interface with the auxiliary DACs to an AQM with a $1.7 \, V_{\text{I(cm)}}$ common mode input level. <u>Figure 18</u> provides an example of a DC interface with the auxiliary DACs to an AQM with a $3.3 \, V_{\text{l(cm)}}$ common mode input level. DAC1205D750 The constraints to adjust the interface are the output compliance range of the DAC and the auxiliary DACs, the input common mode level of the AQM, and the range of offset correction. ## 10.14.3 AC interface to an Analog Quadrature Modulator (AQM) When the AQM common mode voltage is close to ground, the DAC1205D750 must be AC-coupled and the auxiliary DACs are needed for offset correction. <u>Figure 19</u> provides an example of a connection to an AQM with a $0.5\ V_{I(cm)}$ common mode input level using auxiliary DACs. ## 10.15 Power and grounding In order to obtain optimum performance, it is recommended that the 1.8 V analog power supplies on pins 5, 11, 71, 77 and 99 should not be connected with the ones on pins 6, 70, 79, 81, 83, 93, 95 and 97 on the top layer. To optimize the decoupling, the power supplies should be decoupled with the following ground pins: - V<sub>DDD(1V8)</sub>: pin 26 with 27; pin 32 with 33; pin 36 with 37; pin 40 with 39; pin 44 with 43 and pin 50 with 49. - V<sub>DD(IO)(3V3)</sub>: pin 16 with 17 and pin 60 with 59. - V<sub>DDA(1V8)</sub>: pin 5 with 4; pin 6 with 7; pin 11 with 10; pin 71 with 72; pin 77 with 78; pins 79, 81, 83 with 80, 82, 84; pins 93, 95, 97 with 92, 94, 96 and pin 99 with 98. - V<sub>DDA(3V3)</sub>: pin 1 with 100 and pin 75 with 76. ## 11. Package outline #### **DIMENSIONS** (mm are the original dimensions) | • | /!!VIL:141 | 310140 | (,,,,,,,,,, | ii C tiiiC | origin | ai aiiii | 51131011 | ٥, | | | | | | | | | | | | | | | |---|------------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|----------------|------------------|----------------|-----|----------------|----------------|---|--------------|-----|------|------|-------------------------------|-------------------------------|----------| | | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bр | С | D <sup>(1)</sup> | D <sub>h</sub> | E <sup>(1)</sup> | E <sub>h</sub> | е | н <sub>D</sub> | HE | L | Lp | v | w | у | z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | | | mm | 1.2 | 0.15<br>0.05 | 1.05<br>0.95 | 0.25 | 0.27<br>0.17 | 0.20<br>0.09 | 14.1<br>13.9 | 7.1<br>6.1 | 14.1<br>13.9 | 7.1<br>6.1 | 0.5 | 16.15<br>15.85 | 16.15<br>15.85 | 1 | 0.75<br>0.45 | 0.2 | 0.08 | 0.08 | 1.15<br>0.85 | 1.15<br>0.85 | 7°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | | | |----------|-----|--------|-------|----------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT638-1 | | MS-026 | | | | <del>03-04-07</del><br>05-02-02 | | Fig 20. Package outline SOT638-1 (HTQFP100) DAC1205D750 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved. **Product data sheet** Rev. 2 — 10 September 2010 ## 12. Abbreviations Table 43. Abbreviations | Acronym | Description | |----------|---------------------------------------------------------| | В | Bandwidth | | CDMA | Code Division Multiple Access | | CML | Current Mode Logic | | CMOS | Complementary Metal-Oxide Semiconductor | | DAC | Digital-to-Analog Converter | | FIR | Finite Impulse Response | | GSM | Global System for Mobile communications | | IF | Intermediate Frequency | | IMD3 | Third-order InterModulation Distortion | | LISB | Lower Intermediate Significant Byte | | LMDS | Local Multipoint Distribution Service | | LSB | Least Significant Bit | | LTE | Long Term Evolution | | LVDS | Low-Voltage Differential Signaling | | MMDS | Multichannel Multipoint Distribution Service | | MSB | Most Significant Bit | | NCO | Numerically Controlled Oscillator | | NMOS | Negative Metal-Oxide Semiconductor | | PLL | Phase-Locked Loop | | SFDR | Spurious-Free Dynamic Range | | SPI | Serial Peripheral Interface | | TD-SCDMA | Time Division-Synchronous Code Division Multiple Access | | UISB | Upper Intermediate Significant Byte | | WCDMA | Wideband Code Division Multiple Access | | WiMAX | Worldwide Interoperability for Microwave Access | ## 13. Glossary **Spurious-Free Dynamic Range (SFDR):** — The ratio between the RMS value of the reconstructed output sine wave and the RMS value of the largest spurious observed (harmonic and non-harmonic, excluding DC component) in the frequency domain. **Intermodulation Distortion (IMD):** — From a dual-tone digital input sine wave (these two frequencies being close together), the intermodulation distortion products IMD2 and IMD3 (respectively, second and third-order components) are defined below. **IMD2** — The ratio of the RMS value of either tone to the RMS value of the worst second order intermodulation product. **IMD3** — The ratio of the RMS value of either tone to the RMS value of the worst third order intermodulation product. **Restricted Bandwidth Spurious Free Dynamic Range** — The ratio of the RMS value of the reconstructed output sine wave to the RMS value of the noise, including the harmonics, in a given bandwidth centered around f<sub>offset</sub>. ## 14. Revision history #### Table 44. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |-----------------|-----------------|----------------------------------|------------------|-----------------| | DAC1205D750 v.2 | 20100910 | Product data sheet | - | DAC1205D750 v.1 | | Modifications: | • Figure 18: co | orrected the value of the resist | ors on pin AUXnP | | | DAC1205D750 v.1 | 20100802 | Product data sheet | - | - | ## 15. Legal information #### 15.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 15.2 Definitions **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 15.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. DAC1205D750 All information provided in this document is subject to legal disclaimers. NXP Semiconductors DAC1205D750 ### Dual 12-bit DAC, up to 750 Msps; 4× and 8× interpolating Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. #### 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 16. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> Product data sheet ## 17. Contents | 1 | General description | 1 | |---------|--------------------------------------|----| | 2 | Features and benefits | 1 | | 3 | Applications | 2 | | 4 | Ordering information | 2 | | 5 | Block diagram | 3 | | 6 | Pinning information | 4 | | 6.1 | Pinning | 4 | | 6.2 | Pin description | 5 | | 7 | Limiting values | 8 | | 8 | Thermal characteristics | 8 | | 9 | Characteristics | 9 | | 10 | Application information | 3 | | 10.1 | General description | 3 | | 10.2 | | 3 | | 10.2.1 | | 3 | | 10.2.2 | | 4 | | 10.2.3 | | 5 | | 10.2.4 | | 7 | | 10.2.5 | | 2 | | 10.3 | | 2 | | 10.3.1 | Dual-port mode | 2 | | 10.3.2 | Interleaved mode | 2 | | 10.4 | Input clock | 24 | | 10.5 | | 24 | | 10.5.1 | Timing when using the internal PLL | | | | | 25 | | 10.5.2 | Timing when using an external PLL | | | | \ - / | 25 | | 10.6 | | 25 | | 10.7 | Quadrature modulator and Numerically | | | | | 26 | | 10.7.1 | | 27 | | 10.7.2 | | 27 | | 10.7.3 | | 27 | | 10.8 | - (- / | 27 | | 10.9 | | 28 | | 10.10 | | 28 | | 10.10.1 | | 28 | | 10.10.2 | | 29 | | 10.11 | , | 30 | | 10.12 | 3 - 1 | 31 | | 10.13 | | 32 | | 10.14 | - 1 - 1 - 1 - 3 - 1 - 1 | 32 | | 10.14.1 | | 32 | | 10.14.2 | DC interface to an Analog Quadrature | _ | | | Modulator (AQM) | 33 | | 10.14.3 | AC interface to an Analog Quadrature | | |---------|--------------------------------------|----| | | Modulator (AQM) | 35 | | 10.15 | Power and grounding | 36 | | 11 | Package outline | 37 | | 12 | Abbreviations | 38 | | 13 | Glossary | 39 | | 14 | Revision history | 39 | | 15 | Legal information | 40 | | 15.1 | Data sheet status | 40 | | 15.2 | Definitions | 40 | | 15.3 | Disclaimers | 40 | | 15.4 | Trademarks | 41 | | 16 | Contact information | 41 | | 17 | Contents | 42 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2010. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 10 September 2010 Document identifier: DAC1205D750