# 256-Position SPI Compatible Digital Potentiometer

The CAT5172 is a 256–position digitally programmable linear taper potentiometer ideally suited for replacing mechanical potentiometers and variable resistors. Like mechanical potentiometers, the CAT5172 has a resistive element, which can span  $V_{\rm CC}$  to Ground or float anywhere between the power supply rails.

Wiper settings are controlled through an SPI-compatible digital interface. Upon power-up, the wiper assumes a mid-span position and may be repositioned anytime after the power is stable.

The CAT5172 operates from 2.7 V to 5.5 V, while consuming less than 2  $\mu$ A. This low operating current, combined with a small package footprint, make the CAT5172 ideal for battery–powered portable appliance.

### **Features**

- 256-position
- End-to-End Resistance:  $50 \text{ k}\Omega$ ,  $100 \text{ k}\Omega$
- SPI Compatible Interface
- Power-on Preset to Midscale
- Single Supply 2.7 V to 5.5 V
- Low Temperature Coefficient 100 ppm/°C
- Low Power, I<sub>DD</sub> 2 μA max
- Wide Operating Temperature -40°C to +85°C
- RoHS-compliant SOT-23 8-Lead (2.9 mm x 3 mm) Package
- This is a Pb-Free Device

# **Typical Applications**

- Potentiometer Replacement
- Transducer Adjustment of Pressure, Temperature, Position, Chemical, and Optical Sensors
- RF Amplifier Biasing
- Gain Control and Offset Adjustment



# ON Semiconductor®

http://onsemi.com



SOT23-8 TB SUFFIX CASE 527AK

### **MARKING DIAGRAM**



 $AD = 50 \text{ k}\Omega$ 

 $AE = 100 \text{ k}\Omega$ 

Y = Production Year

(Last Digit)

M = Production Month

(1 – 9, A, B, C)

### **PIN CONNECTIONS**



### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.



Figure 1. Functional Block Diagram

### **Table 1. ORDERING INFORMATION**

| Part Number      | Resistance | Temperature Range | Package   | Shipping <sup>†</sup> |
|------------------|------------|-------------------|-----------|-----------------------|
| CAT5172TBI-50GT3 | 50 kΩ      | −40°C to 85°C     | SOT-23-8  | 3000/Tape & Reel      |
| CAT5172TBI-00GT3 | 100 kΩ     | -40 C to 65 C     | (Pb-Free) | 3000/Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **Table 2. PIN FUNCTION DESCRIPTION**

| Pin No. | Pin Name        | Description                                                                                                         |
|---------|-----------------|---------------------------------------------------------------------------------------------------------------------|
| 1       | W               | Resistor's Wiper Terminal.                                                                                          |
| 2       | V <sub>DD</sub> | Positive Power Supply.                                                                                              |
| 3       | GND             | Digital Ground.                                                                                                     |
| 4       | CLK             | Serial Clock Input. Positive edge triggered.                                                                        |
| 5       | SDI             | Serial Data Input.                                                                                                  |
| 6       | CS              | Chip Select Input, Active Low. When $\overline{\text{CS}}$ returns high, data will be loaded into the DAC register. |
| 7       | В               | Bottom Terminal of resistive element.                                                                               |
| 8       | Α               | Top Terminal of resistive element.                                                                                  |

# Table 3. ABSOLUTE MAXIMUM RATINGS (Note 1)

| Rating                                            | Value           | Unit |
|---------------------------------------------------|-----------------|------|
| V <sub>DD</sub> to GND                            | -0.3 to 6.5     | V    |
| $V_A$ , $V_B$ , $V_W$ to GND                      | V <sub>DD</sub> |      |
| I <sub>MAX</sub>                                  | ±20             | mA   |
| Digital Inputs and Output Voltage to GND          | 0 to 6.5        | V    |
| Operating Temperature Range                       | -40 to +85      | °C   |
| Maximum Junction Temperature (T <sub>JMAX</sub> ) | 150             | °C   |
| Storage Temperature                               | -65 to +150     | °C   |
| Lead Temperature (Soldering, 10 sec)              | 300             | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance.

# Table 4. ELECTRICAL CHARACTERISTICS: 50 $k\Omega$ and 100 $k\Omega$ Versions

 $V_{DD} = 5~V~\pm 10\%,~or~3~V~\pm 10\%;~V_A = V_{DD};~V_B = 0~V;~~-40^{\circ}C < T_A < +85^{\circ}C;~unless~otherwise~noted.$ 

| Parameter                                   | Test Conditions                                                       | Symbol                   | Min                   | Typ<br>(Note 2) | Max                | Unit   |
|---------------------------------------------|-----------------------------------------------------------------------|--------------------------|-----------------------|-----------------|--------------------|--------|
| ${\tt DC\ CHARACTERISTICS-RHEOSTAT}$        | MODE                                                                  |                          |                       |                 |                    |        |
| Resistor Differential Nonlinearity (Note 3) | R <sub>WB</sub> , V <sub>A</sub> = no connection                      | R-DNL                    | -1                    | ±0.1            | +1                 | LSB    |
| Resistor Integral Nonlinearity (Note 3)     | R <sub>WB</sub> , V <sub>A</sub> = no connection                      | R-INL                    | -2                    | ±0.4            | +2                 | LSB    |
| Nominal Resistor Tolerance (Note 4)         | T <sub>A</sub> = 25°C                                                 | $\Delta R_{AB}$          | -20                   |                 | +20                | %      |
| Resistance Temperature Coefficient          | V <sub>AB</sub> = V <sub>DD</sub> , Wiper = no connection             | $\Delta R_{AB}/\Delta T$ |                       | 100             |                    | ppm/°C |
| Wiper Resistance                            | V <sub>DD</sub> = 5 V                                                 | $R_W$                    |                       | 50              | 120                | Ω      |
|                                             | V <sub>DD</sub> = 3 V                                                 | 1                        |                       | 100             | 250                | 1      |
| DC CHARACTERISTICS — POTENTION              | ETER DIVIDER MODE                                                     |                          |                       |                 |                    |        |
| Resolution                                  |                                                                       | N                        |                       |                 | 8                  | Bits   |
| Differential Nonlinearity (Note 5)          |                                                                       | DNL                      | -1                    | ±0.1            | +1                 | LSB    |
| Integral Nonlinearity (Note 5)              |                                                                       | INL                      | -1                    | ±0.4            | +1                 | LSB    |
| Voltage Divider Temperature Coefficient     | Code = 0x80                                                           | $\Delta V_W/\Delta T$    |                       | 100             |                    | ppm/°C |
| Full-Scale Error                            | Code = 0xFF                                                           | V <sub>WFSE</sub>        | -3                    | -1              | 0                  | LSB    |
| Zero-Scale Error                            | Code = 0x00                                                           | V <sub>WZSE</sub>        | 0                     | 1               | 3                  | LSB    |
| RESISTOR TERMINALS                          |                                                                       | •                        | •                     |                 | •                  |        |
| Voltage Range (Note 6)                      |                                                                       | $V_{A,B,W}$              | GND                   |                 | $V_{DD}$           | V      |
| Capacitance (Note 7) A, B                   | f = 1 MHz, measured to GND,<br>Code = 0 x 80                          | C <sub>A,B</sub>         |                       | 45              |                    | pF     |
| Capacitance (Note 7) W                      | f = 1 MHz, measured to GND,<br>Code = 0 x 80                          | C <sub>W</sub>           |                       | 60              |                    | pF     |
| Common-Mode Leakage (Note 7)                | $V_A = V_B = V_{DD}/2$                                                | I <sub>CM</sub>          |                       | 1               |                    | nA     |
| DIGITAL INPUTS                              |                                                                       |                          |                       |                 |                    |        |
| Input Logic High                            | V <sub>DD</sub> = 5 V                                                 | V <sub>IH</sub>          | 0.7 x V <sub>DD</sub> |                 |                    | V      |
| Input Logic Low                             | V <sub>DD</sub> = 5 V                                                 | $V_{IL}$                 |                       |                 | 0.3V <sub>DD</sub> | V      |
| Input Logic High                            | V <sub>DD</sub> = 3 V                                                 | $V_{IH}$                 | 0.7 x V <sub>DD</sub> |                 |                    | V      |
| Input Logic Low                             | V <sub>DD</sub> = 3 V                                                 | V <sub>IL</sub>          |                       |                 | 0.3V <sub>DD</sub> | V      |
| Input Current                               | V <sub>IN</sub> = 0 V or 5 V                                          | I <sub>IL</sub>          |                       |                 | ±1                 | μΑ     |
| Input Capacitance (Note 7)                  |                                                                       | C <sub>IL</sub>          |                       | 5               |                    | pF     |
| POWER SUPPLIES                              |                                                                       | -                        | -                     | -               | -                  | -      |
| Power Supply Range                          |                                                                       | $V_{DD\;RANGE}$          | 2.7                   |                 | 5.5                | V      |
| Supply Current                              | V <sub>IH</sub> = 5 V or V <sub>IL</sub> = 0 V                        | I <sub>DD</sub>          |                       | 0.3             | 2                  | μΑ     |
| Power Dissipation (Note 8)                  | V <sub>IH</sub> = 5 V or V <sub>IL</sub> = 0 V, V <sub>DD</sub> = 5 V | P <sub>DISS</sub>        |                       |                 | 0.2                | mW     |
| Power Supply Sensitivity                    | $\Delta V_{DD} = +5 \text{ V} \pm 10\%$ , Code = Midscale             | PSS                      |                       |                 | ±0.05              | %/%    |
|                                             | •                                                                     |                          |                       |                 |                    |        |

- 2. Typical specifications represent average readings at +25°C and  $V_{DD}$  = 5 V.
- 3. Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.
- 4. V<sub>AB</sub> = V<sub>DD</sub>, Wiper (V<sub>W</sub>) = no connect.
   5. INL and DNL are measured at VW with the DPP configured as a potentiometer divider similar to a voltage output D/A converter. V<sub>A</sub> = V<sub>DD</sub> and V<sub>B</sub> = 0 V. DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions.
- 6. Resistor terminals A, B, W have no limitations on polarity with respect to each other.
  7. Guaranteed by design and not subject to production test.
- PDISS is calculated from (I<sub>DD</sub> x V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation.
   All dynamic characteristics use V<sub>DD</sub> = 5 V.

## Table 4. ELECTRICAL CHARACTERISTICS: 50 k $\Omega$ and 100 k $\Omega$ Versions (continued)

 $V_{DD} = 5 \text{ V} \pm 10\%$ , or  $3 \text{ V} \pm 10\%$ ;  $V_A = V_{DD}$ ;  $V_B = 0 \text{ V}$ ;  $-40^{\circ}\text{C} < T_A < +85^{\circ}\text{C}$ ; unless otherwise noted.

| Parameter                               | Test Conditions                                                      | Symbol           | Min | Typ<br>(Note 2) | Max | Unit |
|-----------------------------------------|----------------------------------------------------------------------|------------------|-----|-----------------|-----|------|
| <b>DYNAMIC CHARACTERISTICS</b> (Notes 7 | and 9)                                                               |                  |     |                 |     |      |
| Bandwidth -3 dB                         | $R_{AB} = 50 \text{ k}\Omega / 100 \text{ k}\Omega$ , $Code = 0x80$  | BW               |     | 100/40          |     | kHz  |
| Total Harmonic Distortion               | $V_A$ =1 V rms, $V_B$ = 0 V,<br>f = 1 kHz, $R_{AB}$ = 10 kΩ          | THD <sub>W</sub> |     | 0.05            |     | %    |
| $V_W$ Settling Time (50 kΩ/100 kΩ)      | $V_A = 5 \text{ V}, V_B = 0 \text{ V}, \pm 1 \text{ LSB error band}$ | t <sub>S</sub>   |     | 2               |     | μs   |

- 2. Typical specifications represent average readings at  $+25^{\circ}$ C and  $V_{DD} = 5$  V.
- 3. Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.
- 4.  $V_{AB} = V_{DD}$ , Wiper  $(V_W)$  = no connect.
- 5. INL and DNL are measured at VW with the DPP configured as a potentiometer divider similar to a voltage output D/A converter. VA = VDD and V<sub>B</sub> = 0 V. DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions.

  6. Resistor terminals A, B, W have no limitations on polarity with respect to each other.
- 7. Guaranteed by design and not subject to production test.
- 8. PDISS is calculated from ( $I_{DD} \times V_{DD}$ ). CMOS logic level inputs result in minimum power dissipation.
- 9. All dynamic characteristics use  $V_{DD} = 5 \text{ V}$ .

### Table 5. TIMING CHARACTERISTICS: 50 k $\Omega$ and 100 k $\Omega$ Versions

 $V_{DD}$  = 5 V  $\pm$  10%, or 3 V  $\pm$  10%;  $V_A$  =  $V_{DD}$ ;  $V_B$  = 0 V;  $-40^{\circ}$ C <  $T_A$  <  $+85^{\circ}$ C; unless otherwise noted.

| Parameter                                                                                  | Test Conditions         | Symbol                            | Min | Typ<br>(Note 10) | Max | Unit |  |  |
|--------------------------------------------------------------------------------------------|-------------------------|-----------------------------------|-----|------------------|-----|------|--|--|
| SPI INTERFACE TIMING CHARACTERISTICS (Notes 11 and 12) (Specifications Apply to All Parts) |                         |                                   |     |                  |     |      |  |  |
| Clock Frequency                                                                            |                         | f <sub>CLK</sub>                  |     |                  | 25  | MHz  |  |  |
| Input Clock Pulse width                                                                    | Clock level high or low | t <sub>CH</sub> , t <sub>CL</sub> | 20  |                  |     | ns   |  |  |
| Data Setup Time                                                                            |                         | t <sub>DS</sub>                   | 5   |                  |     | ns   |  |  |
| Data Hold Time                                                                             |                         | t <sub>DH</sub>                   | 5   |                  |     | ns   |  |  |
| CS Setup Time                                                                              |                         | T <sub>CSS</sub>                  | 15  |                  |     | ns   |  |  |
| CS High Pulse Width                                                                        |                         | T <sub>CSW</sub>                  | 40  |                  |     | ns   |  |  |
| CLK Fall to CS Fall Hold Time                                                              |                         | T <sub>CSH0</sub>                 | 0   |                  |     | ns   |  |  |
| CLK Fall to CS Rise Hold Time                                                              |                         | T <sub>CSH1</sub>                 | 0   |                  |     | ns   |  |  |
| CS Rise to Clock Rise Setup                                                                |                         | T <sub>CS1</sub>                  | 10  |                  |     | ns   |  |  |

<sup>10.</sup> Typical specifications represent average readings at +25 °C and  $V_{DD} = 5$  V.

<sup>11.</sup> Guaranteed by design and not subject to production test.

<sup>12.</sup> See timing diagram for location of measured values. All input control voltages are specified with t<sub>B</sub> = t<sub>F</sub> = 2 ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V.

# **SPI Interface**

Table 6. CAT5172 SERIAL DATA-WORD FORMAT

| B7                          | B6 | B5 | B4 | В3 | B2 | B1 | B0                          |
|-----------------------------|----|----|----|----|----|----|-----------------------------|
| D7<br>MSB<br>2 <sup>7</sup> | D6 | D5 | D4 | D3 | D2 | D1 | D0<br>LSB<br>2 <sup>0</sup> |



Figure 2. CAT5172 SPI Interface Timing Diagram  $(V_A = 5 \text{ V}, V_B = 0 \text{ V}, V_W = V_{OUT})$ 



Figure 3. SPI Interface Detailed Timing Diagram ( $V_A$  = 5 V,  $V_B$  = 0 V,  $V_W$  =  $V_{OUT}$ )

# **TYPICAL CHARACTERISTICS**



TEMPERATURE (°C)
Figure 8. Change in End-to-End Resistance

TEMPERATURE (°C)

Figure 9. End-to-End Resistance vs.

Temperature

40

70

100

10

100

101.85101.80

101.75

-50

-20

-0.2

-50

-20

# **TYPICAL CHARACTERISTICS**



1000

1

f (KHz) Figure 12. Gain vs. Bandwidth (Tap 0x80)

100

10

f (KHz)

Figure 13. PSRR

100

1000

10

# **Basic Operation**

The CAT5172 is a 256-position digitally controlled potentiometer. When power is first applied the wiper assumes a mid-scale position and will remain there as long as  $\overline{CS}$  remians high. Once the power supply is stable the wiper may be repositioned via the SPI compatible interface. The rising edge of the  $\overline{CS}$  signal acts as the transfer command and each time  $\overline{CS}$  transitions from LOW to HIGH the contents of the input register are loaded into the wiper register.

In the power–up cycle, the input data register is cleared, setting all bits to 0 and the wiper register is loaded with 0x80 (128 Decimal) which moves the wiper to its midscale position. If  $\overline{CS}$  is toggled CAT5172 transfers the contents of the input data register (0x00) to the wiper register moving the wiper to the bottom–most position (W = terminal B). This transfer is independent of whether new data has been input or not because  $\overline{CS}$  acts as the transfer command.

# **Programming: Variable Resistor**

### **Rheostat Mode**

The resistance between terminals A and B,  $R_{AB}$ , has a nominal value of 50 k $\Omega$  or 100 k $\Omega$  and has 256 contact points accessed by the wiper terminal, plus the B terminal contact. Data in the 8-bit Wiper register is decoded to select one of these 256 possible settings.

The wiper's first connection is at the B terminal, corresponding to control position 0x00. Ideally this would present a 0  $\Omega$  between the Wiper and B, but just as with a mechanical rheostat there is a small amount of contact resistance to be considered, there is a wiper resistance comprised of the R<sub>ON</sub> of the FET switch connecting the wiper output with its respective contact point. In CAT5172 this 'contact' resistance is typically 50  $\Omega$ . Thus a connection setting of 0x00 yields a minimum resistance of 50  $\Omega$  between terminals W and B.

For a  $100 \, k\Omega$  device, the second connection, or the first tap point, corresponds to  $441 \, \Omega \, (R_{WB} = R_{AB}/256 + R_W = 390.6 + 50 \, \Omega)$  for data 0x01. The third connection is the next tap point, is  $831 \, \Omega \, (2 \, x \, 390.6 + 50 \, \Omega)$  for data 0x02, and so on. Figure 14 shows a simplified equivalent circuit where the last resistor string will not be accessed; therefore, there is 1 LSB less of the nominal resistance at full scale in addition to the wiper resistance.



Figure 14. CAT5172 Equivalent DPP Circuit

The equation for determining the digitally programmed output resistance between W and B is

$$R_{WB} = \frac{D}{256} R_{AB} + R_{W}$$
 (eq. 1)

where D is the decimal equivalent of the binary code loaded in the 8-bit Wiper register,  $R_{AB}$  is the end-to-end resistance, and  $R_{W}$  is the wiper resistance contributed by the on resistance of the internal switch.

In summary, if  $R_{AB}$  = 100 k $\Omega$  and the A terminal is open circuited, the following output resistance  $R_{WB}$  will be set for the indicated Wiper register codes:

Table 7. CODES AND CORRESPONDING R<sub>WB</sub> RESISTANCE FOR R<sub>AB</sub> = 100 k $\Omega$ , V<sub>DD</sub> = 5 V

| D (Dec.) | R <sub>WB</sub> (Ω) | Output State                                           |
|----------|---------------------|--------------------------------------------------------|
| 255      | 99,559              | Full Scale (R <sub>AB</sub> - 1 LSB + R <sub>W</sub> ) |
| 128      | 50,050              | Midscale                                               |
| 1        | 441                 | 1 LSB                                                  |
| 0        | 50                  | Zero Scale<br>(Wiper Contact Resistance)               |

Be aware that in the zero-scale position, the wiper resistance of  $50 \Omega$  is still present. Current flow between W and B in this condition should be limited to a maximum pulsed current of no more than 20 mA. Failure to heed this restriction can cause degradation or possible destruction of the internal switch contact.

Similar to the mechanical potentiometer, the resistance of the DPP (Digitally Programmed Potentiometer) between the wiper W and terminal A also produces a digitally controlled complementary resistance  $R_{WA}$ . When these terminals are used, the B terminal can be opened. Setting the resistance value for  $R_{WA}$  starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value. The general equation for this operation is

$$R_{WA}(D) = \frac{256 - D}{256} R_{AB} + R_{W}$$
 (eq. 2)

For  $R_{AB}$  = 100 k $\Omega$  and the B terminal open circuited, the following output resistance  $R_{WA}$  will be set for the indicated Wiper register codes.

Table 8. CODES AND CORRESPONDING R<sub>WA</sub> RESISTANCE FOR R<sub>AB</sub> = 100 k $\Omega$ , V<sub>DD</sub> = 5 V

| D (Dec.) | R <sub>WA</sub> (Ω) | Output State |  |
|----------|---------------------|--------------|--|
| 255      | 441                 | Full Scale   |  |
| 128      | 50,050              | Midscale     |  |
| 1        | 99,659              | 1 LSB        |  |
| 0        | 100,050             | Zero Scale   |  |

Typical device to device resistance matching is lot dependent and may vary by up to  $\pm 20\%$ .

## SPI Compatible 3-Wire Serial Bus

Control of CAT5172 is through a 3-wire SPI compatible digital interface (SDI,  $\overline{CS}$ , and CLK).

The CLK input is rising–edge sensitive and requires crisp transitions to avoid clocking incorrect data into the serial input register. When  $\overline{CS}$  is low, the clock loads data into the serial register on each positive clock edge (Figure 1). Each 8–bit serial word must be loaded starting with the MSB. The format of the word is shown in Table 6.

Data loaded into CAT5172's 8-bit serial input register is transferred to the internal Wiper register when the  $\overline{CS}$  line returns to logic high. Extra MSB bits are ignored.

### **ESD Protection**



Figure 15. ESD Protection Networks

### **Terminal Voltage Operating Range**

The CAT5172  $V_{DD}$  and GND power supply define the limits for proper 3-terminal digital potentiometer operation. Signals or potentials applied to terminals A, B or the wiper must remain inside the span of  $V_{DD}$  and GND. Signals which attempt to go outside these boundaries will be clamped by the internal forward biased diodes.



## Power-up Sequence

Because ESD protection diodes limit the voltage compliance at terminals A, B, and W (see Figure 15), it is recommended that  $V_{DD}/GND$  be powered before applying any voltage to terminals A, B, and W. The ideal power–up sequence is: GND,  $V_{DD}$ , digital inputs, and then  $V_{A/B/W}$ . The order of powering  $V_A$ ,  $V_B$ ,  $V_W$ , and the digital inputs is not important as long as they are powered after  $V_{DD}/GND$ .

## **Power Supply Bypassing**

Good design practice employs compact, minimum lead length layout design. Leads should be as direct as possible. It is also recommended to bypass the power supplies with quality low ESR Ceramic chip capacitors of 0.01  $\mu$ F to 0.1  $\mu$ F. Low ESR 1  $\mu$ F to 10  $\mu$ F tantalum or electrolytic capacitors can also be applied at the supplies to suppress transient disturbances and low frequency ripple. As a further precaution digital ground should be joined remotely to the analog ground at one point to minimize the ground bounce.



Figure 17. Power Supply Bypassing

### **PACKAGE DIMENSIONS**

SOT-23, 8 Lead CASE 527AK-01 ISSUE A



**TOP VIEW** 

| SYMBOL | MIN      | NOM      | MAX  |  |  |
|--------|----------|----------|------|--|--|
| Α      | 0.90     |          | 1.45 |  |  |
| A1     | 0.00     |          | 0.15 |  |  |
| A2     | 0.90     | 1.10     | 1.30 |  |  |
| А3     | 0.60     |          | 0.80 |  |  |
| b      | 0.28     |          | 0.38 |  |  |
| С      | 0.08     |          | 0.22 |  |  |
| D      | 2.90 BSC |          |      |  |  |
| Е      | 2.80 BSC |          |      |  |  |
| E1     | 1.60 BSC |          |      |  |  |
| е      |          | 0.65 BSC |      |  |  |
| L      | 0.30     | 0.45     | 0.60 |  |  |
| L1     | 0.60 REF |          |      |  |  |
| L2     | 0.25 REF |          |      |  |  |
| θ      | 0°       |          | 8°   |  |  |



SIDE VIEW



# **END VIEW**

# Notes:

- (1) All dimensions in millimeters. Angles in degrees.
- (2) Complies with JEDEC standard MO-178.

ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

CAT5172/D