

## 10-Bit Integrated, Multiformat SDTV/HDTV Video Decoder, RGB Graphics Digitizer, and 2:1 Multiplexed HDMI/DVI Interface

**ADV7441A** 

#### **FEATURES**

#### Multiformat decoder

Four 10-bit analog-to-digital converters (ADCs)

ADC sampling rates up to 170 MHz

Mux with 12 analog input channels

**SCART fast blank sampling support** 

NTSC/PAL/SECAM color standards support

525p-/625p-component progressive scan formats support

720p-/1080i-/1080p-component HD formats support

Digitizes RGB graphics from VGA to UXGA rates

(up to 1600 × 1200 @ 60 Hz)

VBI data slicer (including teletext)

Analog-to-HDMI fast switching mode

**Dual High-Definition Multimedia Interface (HDMI) Rx** 

2:1 multiplexed HDMI receiver

**HDMI 1.3, DVI 1.0** 

225 MHz HDMI receiver

Repeater support

High-bandwidth digital content protection (HDCP 1.3)

36-bit deep color support

S/PDIF (IEC60958-compatible) digital audio output

Multichannel I<sup>2</sup>S audio output (up to 8 channels)

Adaptive equalizer for cable lengths up to 30 meters

**Internal EDID RAM** 

#### General

Highly flexible output interface

STDI function support standard identification

2 any-to-any  $3 \times 3$  color-space conversion matrices

Programmable interrupt request output pins

#### **APPLICATIONS**

**Advanced TVs** 

**PDP HDTVs** 

LCD TVs (HDTV ready)

LCD/DLP® rear projection HDTVs

**CRT HDTVs** 

LCoS® HDTVs

Audio/video receivers (AVR)

LCD/DLP front projectors

**HDTV STBs with PVR** 

DVD recorders with progressive scan input support

#### **GENERAL DESCRIPTION**

The ADV7441A is a high quality multiformat video decoder and graphics digitizer with an integrated 2:1 multiplexed HDMI™ receiver.

The ADV7441A contains two main processing sections. The first section is the standard definition processor (SDP), which processes all types of PAL, NTSC, and SECAM signals. The second section is the component processor (CP), which processes YPrPb and RGB component formats, including RGB graphics. The CP also processes the video signals from the HDMI receiver. The ADV7441A can keep the HDCP link between a HDMI source and the selected HDMI port active in analog mode operation. This allows for fast switching between the analog and HDMI modes.

As a decoder, the ADV7441A can convert PAL, NTSC, and SECAM composite or S-Video signals into a digital ITU-R BT.656 format. It can also decode a component RGB or YPrPb video signal into a digital YCrCb or RGB pixel output stream. The ADV7441A supports the 525i, 625i, 525p, 625p, 720p, 1080i, 1080p, and 1250i component video standards as well as many other HD and SMPTE standards. SCART and overlay functionality are enabled by the ability of the ADV7441A to process CVBS and standard definition RGB signals simultaneously. As a graphics digitizer, the ADV7441A can digitize RGB graphics signals from VGA to UXGA rates and convert them to a digital RGB or YCrCb pixel output stream.

The ADV7441A incorporates a dual-input HDMI 1.3-compatible receiver that supports HDTV formats up to 1080p and display resolutions up to UXGA. The reception of encrypted video is possible with the inclusion of HDCP. The inclusion of adaptive equalization in the HDMI receiver ensures robust operation of the interface with cable lengths up to 30 meters. The HDMI receiver has advanced audio functionality, including a mute controller that prevents audible extraneous noise in the audio output.

To facilitate professional applications, where HDCP processing and decryption is not required, a derivative part of the ADV7441A is available. This allows users who are not HDCP adopters to purchase the ADV7441A. See the Ordering Guide for details. Fabricated using an advanced CMOS process, the ADV7441A

is available in a space-saving, 144-lead, surface-mount, RoHS-compliant, plastic LQFP and is specified over the -40°C to +85°C temperature range.



Rev. E

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com
Fax: 781.461.3113 ©2007–2008 Analog Devices, Inc. All rights reserved.

# **TABLE OF CONTENTS**

| Features 1                                                 |
|------------------------------------------------------------|
| Applications1                                              |
| General Description                                        |
| Revision History2                                          |
| Functional Block Diagram                                   |
| Specifications4                                            |
| Electrical Characteristics                                 |
| Video Specifications6                                      |
| Analog and HDMI Specifications7                            |
| Timing Characteristics                                     |
| Timing Diagrams9                                           |
| Absolute Maximum Ratings10                                 |
| Thermal Resistance                                         |
| Package Thermal Performance10                              |
| ESD Caution                                                |
| Pin Configuration and Function Descriptions11              |
| Functional Overview                                        |
| Analog Front End                                           |
| HDMI Receiver                                              |
| TIDIVII Receiver                                           |
| REVISION HISTORY                                           |
| 7/08—Rev. SpA to Rev. B                                    |
| 5/08—Rev. Sp0 to Rev. SpA                                  |
| Changes to General Description Section 1                   |
| Change to Clamp Level (When Locked) Parameter, Table 3 7   |
| Changes to Standard Definition Processor Pixel Data Output |
| Modes Section                                              |
| Changes to Component Processor Pixel Data Output           |
| Modes Section                                              |
| Changes to Table 8                                         |
| Added Table 918                                            |
| Added Table 10                                             |
| Added Table 11                                             |
| Added AD9388A/ADV7441A Evaluation System Section 25        |
| Updated Outline Dimensions                                 |
| Changes to Ordering Guide                                  |

| Standard Definition Processor Pixel Data Output Modes 14 |
|----------------------------------------------------------|
| Component Processor Pixel Data Output Modes14            |
| Composite and S-Video Processing                         |
| Component Video Processing                               |
| RGB Graphics Processing                                  |
| General Features                                         |
| Theory of Operation                                      |
| Analog Front End                                         |
| HDMI Receiver                                            |
| Standard Definition Processor                            |
| Component Processor (CP)                                 |
| VBI Data Processor17                                     |
| Pixel Output Formatting                                  |
| Register Map Architecture                                |
| Typical Connection Diagram                               |
| Recommended External Loop Filter Components 24           |
| AD9388A/ADV7441A Evaluation Platform                     |
| Outline Dimensions                                       |
| Ordering Guide                                           |
|                                                          |

10/07—Revision Sp0: Initial Version

#### **FUNCTIONAL BLOCK DIAGRAM** 10 P10 TO P19 100-11690 P20 TO P29 SFL/ SYNC\_OUT/ INT2 P0 TO P9 HS/CS VS/FIELD DE/FIELD PIXEL Ę Ľ **₽ NATTER** ANCILLARY DATA AV CODE INSERTION 0 m x H OFFSET ADDRESS FAST BLANK OVERLAY CONTROL ACTIVE PEAK AND HSYNC DEPTH AV CODE INSERTION CHROMA 2D COMB (0x04 MAX) LUMA 2D COMB (0x04 MAX) CTI C-DNR ANCILLARY DATA FORMATTER DIGITAL PROCESSING BLOCK COMPONENT PROCESSOR GAIN STANDARD IDENTIFICATION SYNC EXTRACT **VBI DATA PROCESSOR** CHROMA RE-SAMPLE MACROVISION® AND CGMS DETECTION LUMA RE-SAMPLE SAMPLE CONTROL STANDARD DEFINITION PROCESSOR FREE RUN OUTPUT CONTROL SYNTHESIZED LLC CONTROL DIGITIAL FINE CLAMP GAIN CONTROL GAIN VBI DECODER NOISE AND CALIBRATION SYNC SOURCE AND POLARITY DETECT STANDARD AUTODETECTION PROGRAM DELAY GLOBAL CONTROL CHROMA FILTER LUMA AUDIO PROCESSING FSC RECOVERY CHROMA DEMOD SYNC EXTRACT LUMA DIGITAL FINE CLAMP MACROVISION DETECTION VBI DATA RECOVERY 동말 EMBEDDED DECIMATION AND DOWNSAMPLING FILTERS COLOR SPACE CONVERTER A DATA PROCESSOR CHROMA DIGITAL FINE CLAMP CHA 윉 몽 PACKET/ INFOFRAME MEMORY XUM 4:2:2 TO 4:4:4 PACKET PROCESSOR 5 5, ₽, 6 CONTROL AND DATA EEPROM HDCP хов MDA ቑ፟ቜቑጜቑቔ CONTROL FUGINE CONTROL HS/CS, VS НДСЬ нриі ресоре DDCB\_SCL DATA RECOVERY TNEMENT EDID/REPEATER SOUTROLLER DDCB\_SDA ANALOG INTERFACE ADC2 ADCO ADC3 CLAMP ADC1 DDCA\_SDA — SYNC PROCESSING AND CLOCK GENERATION **X**∩W DDCA\_SCL CONTROL INTERFACE PC CLAMP LLC GENERATION CLAMP CLAMP SAMPLER SAMPLER 님 INPUT MATRIX **EQUALIZER** EQUALIZER х∩W SOG SOY HS\_IN/CS\_IN VS\_IN CVBS → SCL→ SDA→ ALSB-RXB\_C+ RXA\_1→ RXA\_C+ RXB\_0+ RXB\_1→ RXB\_2→ RXA\_2→ YPrPb-YC AND-CVBS ė RGB. Figure 1.

Rev. B | Page 3 of 28

# **SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS**

AVDD = 1.71 V to 1.89 V, DVDD = 1.62 V to 1.98 V, DVDDIO = 2.97 V to 3.63 V, PVDD = 1.71 V to 1.89 V, TVDD = 3.135 V to 3.465 V, CVDD = 1.71 V to 1.89 V. Operating temperature range is  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ , unless otherwise noted.

Table 1.

| Parameter <sup>1</sup>           | Symbol              | Test Conditions                                     | Min   | Тур        | Max      | Unit |
|----------------------------------|---------------------|-----------------------------------------------------|-------|------------|----------|------|
| STATIC PERFORMANCE <sup>2</sup>  |                     |                                                     |       |            |          |      |
| Resolution (Each ADC)            | N                   |                                                     |       |            | 10       | Bits |
| Integral Nonlinearity            | INL                 | BSL 27 MHz (@ a 10-bit level)                       |       | -0.5/+2    | -4/+6    | LSB  |
|                                  |                     | BSL 54 MHz (@ a 10-bit level)                       |       | -0.5/+2    |          | LSB  |
|                                  |                     | BSL 74 MHz (@ a 10-bit level)                       |       | -0.5/+1.5  |          | LSB  |
|                                  |                     | BSL 110 MHz (@ a 10-bit level)                      |       | -0.7/+2    |          | LSB  |
|                                  |                     | BSL 170 MHz (@ an 8-bit level)                      |       | -0.25/+0.5 |          | LSB  |
| Differential Nonlinearity        | DNL                 | At 27 MHz (@ a 10-bit level)                        |       | -0.5/+0.5  | -0.95/+2 | LSB  |
|                                  |                     | At 54 MHz (@ a 10-bit level)                        |       | ±0.5       |          | LSB  |
|                                  |                     | At 74 MHz (@ a 10-bit level)                        |       | ±0.5       |          | LSB  |
|                                  |                     | At 110 MHz (@ a 10-bit level)                       |       | ±0.5       |          | LSB  |
|                                  |                     | At 170 MHz (@ an 8-bit level)                       |       | -0.25/+0.2 |          | LSB  |
| DIGITAL INPUTS                   |                     |                                                     |       |            |          |      |
| Input High Voltage <sup>3</sup>  | V <sub>IH</sub>     |                                                     | 2     |            |          | V    |
|                                  |                     | HS_IN/CS_IN, VS_IN low trigger mode                 | 0.7   |            |          | V    |
| Input Low Voltage <sup>3</sup>   | V <sub>IL</sub>     |                                                     |       |            | 0.8      | V    |
|                                  |                     | HS_IN/CS_IN, VS_IN low trigger mode                 |       |            | 0.3      | V    |
| Input Current                    | I <sub>IN</sub>     | Pin 21 (RESET)                                      | -60   |            | +60      | μΑ   |
|                                  |                     | All input pins other than Pin 21                    | -10   |            | +10      | μΑ   |
| Input Capacitance <sup>4</sup>   | C <sub>IN</sub>     |                                                     |       |            | 10       | pF   |
| DIGITAL OUTPUTS                  |                     |                                                     |       |            |          |      |
| Output High Voltage <sup>5</sup> | V <sub>OH</sub>     | Isource = 0.4 mA                                    | 2.4   |            |          | V    |
| Output Low Voltage <sup>5</sup>  | VoL                 | I <sub>SINK</sub> = 3.2 mA                          |       |            | 0.4      | V    |
| High Impedance Leakage Current   | I <sub>LEAK</sub>   |                                                     |       |            | 10       | μΑ   |
| Output Capacitance <sup>4</sup>  | Соит                |                                                     |       |            | 20       | pF   |
| POWER REQUIREMENTS <sup>4</sup>  |                     |                                                     |       |            |          |      |
| Digital Core Power Supply        | DVDD                |                                                     | 1.62  | 1.8        | 1.98     | V    |
| Digital I/O Power Supply         | DVDDIO              |                                                     | 2.97  | 3.3        | 3.63     | V    |
| PLL Power Supply                 | PVDD                |                                                     | 1.71  | 1.8        | 1.89     | V    |
| Analog Power Supply              | AVDD                |                                                     | 1.71  | 1.8        | 1.89     | V    |
| Terminator Power Supply          | TVDD                |                                                     | 3.135 | 3.3        | 3.465    | V    |
| Comparator Power Supply          | CVDD                |                                                     | 1.71  | 1.8        | 1.89     | V    |
| Digital Core Supply Current      | I <sub>DVDD</sub>   | CVBS input sampling @ 54 MHz <sup>6</sup>           |       | 140        | 189      | mA   |
|                                  |                     | Graphics RGB sampling @ 108 MHz <sup>6</sup>        |       | 141        | 252      | mA   |
|                                  |                     | SCART RGB fast blank sampling @ 54 MHz <sup>6</sup> |       | 152        | 205      | mA   |
|                                  |                     | YPrPb 1080p sampling @ 148.5 MHz <sup>6</sup>       |       | 203        | 263      | mA   |
|                                  |                     | HDMI RGB sampling @ 165 MHz <sup>7, 8</sup>         |       | 242        | 329      | mA   |
|                                  |                     | HDMI RGB sampling @ 225 MHz <sup>7,8</sup>          |       | 242        | 326      | mA   |
| Digital I/O Supply Current       | I <sub>DVDDIO</sub> | CVBS input sampling @ 54 MHz <sup>6</sup>           |       | 16         | 48       | mA   |
|                                  |                     | Graphics RGB sampling @ 108 MHz <sup>6</sup>        |       | 17         | 37       | mA   |
|                                  |                     | SCART RGB fast blank sampling @ 54 MHz <sup>6</sup> |       | 16         | 50       | mA   |
|                                  |                     | YPrPb 1080p sampling @ 148.5 MHz <sup>6</sup>       |       | 42         | 61       | mA   |
|                                  |                     | HDMI RGB sampling @ 165 MHz <sup>7,8</sup>          |       | 17         | 34       | mA   |
|                                  |                     | HDMI RGB sampling @ 225 MHz <sup>7,8</sup>          |       | 20         | 34       | mA   |

| Parameter <sup>1</sup>             | Symbol             | Test Conditions                                     | Min | Тур  | Max | Unit |
|------------------------------------|--------------------|-----------------------------------------------------|-----|------|-----|------|
| HDMI Comparators                   | I <sub>CVDD</sub>  | CVBS input sampling @ 54 MHz <sup>6</sup>           |     | 56   | 78  | mA   |
| TMDS PLL and Equalizer             |                    | Graphics RGB sampling @ 108 MHz <sup>6</sup>        |     | 56   | 78  | mA   |
| Supply Current                     |                    | SCART RGB fast blank sampling @ 54 MHz <sup>6</sup> |     | 56   | 79  | mA   |
|                                    |                    | YPrPb 1080p sampling @ 148.5 MHz <sup>6</sup>       |     | 56   | 79  | mA   |
|                                    |                    | HDMI RGB sampling @ 165 MHz <sup>7,8</sup>          |     | 86   | 105 | mA   |
|                                    |                    | HDMI RGB sampling @ 225 MHz <sup>7,8</sup>          |     | 95   | 118 | mA   |
| Analog Supply Current <sup>9</sup> | I <sub>AVDD</sub>  | CVBS input sampling @ 54 MHz <sup>6</sup>           |     | 63   | 102 | mA   |
|                                    |                    | Graphics RGB sampling @ 108 MHz <sup>6</sup>        |     | 174  | 278 | mA   |
|                                    |                    | SCART RGB fast blank sampling @ 54 MHz <sup>6</sup> |     | 225  | 348 | mA   |
|                                    |                    | YPrPb 1080p sampling @ 148.5 MHz <sup>6</sup>       |     | 180  | 284 | mA   |
|                                    |                    | HDMI RGB sampling @ 165 MHz <sup>7,8</sup>          |     | 0    | 2   | mA   |
|                                    |                    | HDMI RGB sampling @ 225 MHz <sup>7,8</sup>          |     | 0    | 2   | mA   |
| Terminator Supply Current          | $I_{TVDD}$         | CVBS input sampling @ 54 MHz <sup>6</sup>           |     | 12   | 18  | mA   |
|                                    |                    | Graphics RGB sampling @ 108 MHz <sup>6</sup>        |     | 12   | 18  | mA   |
|                                    |                    | SCART RGB fast blank sampling @ 54 MHz <sup>6</sup> |     | 12   | 18  | mA   |
|                                    |                    | YPrPb 1080p sampling @ 148.5 MHz <sup>6</sup>       |     | 12   | 18  | mA   |
|                                    |                    | HDMI RGB sampling @ 165 MHz <sup>7, 8, 10</sup>     |     | 42   | 47  | mA   |
|                                    |                    | HDMI RGB sampling @ 225 MHz <sup>7, 8, 10</sup>     |     | 63   | 69  | mA   |
| Audio and Video PLL Supply Current | I <sub>PVDD</sub>  | CVBS input sampling @ 54 MHz <sup>6</sup>           |     | 18   | 23  | mA   |
|                                    |                    | Graphics RGB sampling @ 108 MHz <sup>6</sup>        |     | 14   | 21  | mA   |
|                                    |                    | SCART RGB fast blank sampling @ 54 MHz <sup>6</sup> |     | 17   | 23  | mA   |
|                                    |                    | YPrPb 1080p sampling @ 148.5 MHz <sup>6</sup>       |     | 19   | 24  | mA   |
|                                    |                    | HDMI RGB sampling @ 165 MHz <sup>7,8</sup>          |     | 10   | 19  | mA   |
|                                    |                    | HDMI RGB sampling @ 225 MHz <sup>7,8</sup>          |     | 15   | 20  | mA   |
| Power-Down Current                 | I <sub>PWRDN</sub> |                                                     |     | 11.6 |     | mA   |
| Power-Up Time                      | t <sub>PWRUP</sub> |                                                     |     | 25   |     | ms   |

 $<sup>^{-1}</sup>$  The minimum/maximum specifications are guaranteed over the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range ( $T_{MIN}$  to  $T_{MAX}$ ).

<sup>&</sup>lt;sup>2</sup> All ADC linearity tests were performed at input range full scale – 12.5% and at zero scale + 12.5%.

<sup>&</sup>lt;sup>3</sup> Pin 1, Pin 105, Pin 106, and Pin 144 are 5 V tolerant.

<sup>&</sup>lt;sup>4</sup> Guaranteed by characterization.

 $<sup>^{5}</sup>$  The  $V_{OH}$  and  $V_{OL}$  levels were obtained using the default drive strength value (0x15) in User Map Register 0xF4.

<sup>&</sup>lt;sup>6</sup> Current measurements for analog inputs were made with HDMI/analog simultaneous mode disabled (User Map Register 0xBA, Bit 7 programmed with Value 0) and with no HDMI sources connected to the part.

<sup>&</sup>lt;sup>7</sup> Current measurements for HDMI inputs were made with a source connected to the active HDMI port and with no source connected to the inactive HDMI port.

 $<sup>^{8}</sup>$  Audio stream is a noncompressed stereo audio sampling frequency of  $f_{S} = 48$  kHz, and MCLKOUT = 256  $f_{S}$ .

<sup>&</sup>lt;sup>9</sup> Analog current measurements for CVBS were made with only ADCÓ powered up; for RGB, with only ADCO, ADC1, and ADC2 powered up; for SCART FB, with all ADCs powered up; and for HDMI mode, with all ADCs powered off.

<sup>&</sup>lt;sup>10</sup> The terminator supply current may vary with the HDMI source in use.

#### **VIDEO SPECIFICATIONS**

AVDD = 1.71 V to 1.89 V, DVDD = 1.62 V to 1.98 V, DVDDIO = 2.97 V to 3.63 V, PVDD = 1.71 V to 1.89 V, TVDD = 3.135 V to 3.465 V, CVDD = 1.71 V to 1.89 V. Operating temperature range is -40°C to +85°C, unless otherwise noted.

Table 2.

| Parameter <sup>1, 2</sup>                | Symbol | Test Conditions                     | Min | Тур  | Max | Unit    |
|------------------------------------------|--------|-------------------------------------|-----|------|-----|---------|
| NONLINEAR SPECIFICATIONS                 |        |                                     |     |      |     |         |
| Differential Phase                       | DP     | CVBS input, modulated in five steps |     | 0.3  |     | Degrees |
| Differential Gain                        | DG     | CVBS input, modulated in five steps |     | 0.6  |     | %       |
| Luma Nonlinearity                        | LNL    | CVBS input, five steps              |     | 0.8  |     | %       |
| NOISE SPECIFICATIONS                     |        |                                     |     |      |     |         |
| SNR Unweighted                           |        | Luma ramp                           |     | 61.8 |     | dB      |
|                                          |        | Luma flat field                     |     | 63.1 |     | dB      |
| Analog Front-End Crosstalk               |        |                                     |     | 60   |     | dB      |
| LOCK TIME SPECIFICATIONS                 |        |                                     |     |      |     |         |
| Horizontal Lock Range                    |        |                                     | -5  |      | +5  | %       |
| Vertical Lock Range                      |        |                                     | 40  |      | 70  | Hz      |
| F <sub>SC</sub> Subcarrier Lock Range    |        |                                     |     | ±1.3 |     | kHz     |
| Color Lock-In Time                       |        |                                     |     | 60   |     | Lines   |
| Synchronization Depth Range <sup>3</sup> |        |                                     | 20  |      | 200 | %       |
| Color Burst Range                        |        |                                     | 5   |      | 200 | %       |
| Vertical Lock Time                       |        |                                     |     | 2    |     | Fields  |
| Horizontal Lock Time                     |        |                                     |     | 100  |     | Lines   |
| CHROMA SPECIFICATIONS                    |        |                                     |     |      |     |         |
| Hue Accuracy                             | HUE    |                                     |     | 1    |     | Degrees |
| Color Saturation Accuracy                | CL_AC  |                                     |     | 1    |     | %       |
| Color AGC Range                          |        |                                     | 5   |      | 400 | %       |
| Chroma Amplitude Error                   |        |                                     |     | 0.5  |     | %       |
| Chroma Phase Error                       |        |                                     |     | 0.1  |     | Degrees |
| Chroma Luma Intermodulation              |        |                                     |     | 0.3  |     | %       |
| LUMA SPECIFICATIONS                      |        |                                     |     |      |     |         |
| Luma Brightness Accuracy                 |        | CVBS, 0.5 V input                   |     | 1    |     | %       |
| Luma Contrast Accuracy                   |        | CVBS, 0.5 V input                   |     | 1    |     | %       |

 $<sup>^1</sup>$  The minimum/maximum specifications are guaranteed over the  $-40^\circ\text{C}$  to  $+85^\circ\text{C}$  temperature range (T\_MIN to T\_MAX).  $^2$  Guaranteed by characterization.

<sup>&</sup>lt;sup>3</sup> Nominal synchronization depth is 300 mV at 100% of the synchronization depth range.

#### **ANALOG AND HDMI SPECIFICATIONS**

AVDD = 1.71 V to 1.89 V, DVDD = 1.62 V to 1.98 V, DVDDIO = 2.97 V to 3.63 V, PVDD = 1.71 V to 1.89 V, TVDD = 3.135 V to 3.465 V, CVDD = 1.71 V to 1.89 V. Operating temperature range is  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ , unless otherwise noted.

Table 3.

| Parameter <sup>1, 2</sup>                                   | Test Conditions                   | Min | Тур         | Max                           | Unit                          |
|-------------------------------------------------------------|-----------------------------------|-----|-------------|-------------------------------|-------------------------------|
| CLAMP CIRCUITRY                                             |                                   |     |             |                               |                               |
| External Clamp Capacitor                                    |                                   |     | 0.1         |                               | μF                            |
| Input Impedance (Except Pin 74)                             | Clamps switched off               |     | 10          |                               | ΜΩ                            |
| Input Impedance of Pin 74                                   |                                   |     | 20          |                               | kΩ                            |
| Common-Mode Level (CML)                                     |                                   |     | 0.88        |                               | V                             |
| ADC Full-Scale Level                                        |                                   |     | CML + 0.5   |                               | ٧                             |
| ADC Zero-Scale Level                                        |                                   |     | CML - 0.5   |                               | V                             |
| ADC Dynamic Range                                           |                                   |     | 1           |                               | V                             |
| Clamp Level (When Locked)                                   | CVBS input                        |     | CML – 0.122 |                               | ٧                             |
| •                                                           | SCART RGB input (R, G, B signals) |     | CML – 0.167 |                               | V                             |
|                                                             | S-Video input (Y signal)          |     | CML- 0.122  |                               | V                             |
|                                                             | S-Video input (C signal)          |     | CML         |                               | V                             |
|                                                             | Component input (Y signal)        |     | CML - 0.120 |                               | ٧                             |
|                                                             | Component input (Pr signal)       |     | CML         |                               | V                             |
|                                                             | Component input (Pb signal)       |     | CML         |                               | ٧                             |
|                                                             | PC RGB input (R, G, B signals)    |     | CML - 0.120 |                               | ٧                             |
| Large Clamp Source Current                                  | SDP only                          |     | 8           |                               | mA                            |
| Large Clamp Sink Current                                    | SDP only                          |     | 8           |                               | mA                            |
| Fine Clamp Source Current                                   | SDP only                          |     | 0.25        |                               | μΑ                            |
| Fine Clamp Sink Current                                     | SDP only                          |     | 0.4         |                               | μA                            |
| HDMI SPECIFICATIONS <sup>3</sup>                            |                                   |     |             |                               |                               |
| Intrapair (Positive-to-Negative) Differential<br>Input Skew |                                   |     |             | 0.4                           | t <sub>bit</sub> <sup>4</sup> |
| Channel-to-Channel Differential Input Skew                  |                                   |     |             | $0.2  t_{pixel}^5 + 1.78  ns$ |                               |

<sup>&</sup>lt;sup>1</sup> The minimum/maximum specifications are guaranteed over the -40°C to +85°C temperature range (T<sub>MIN</sub> to T<sub>MAX</sub>).

 $<sup>^{\</sup>rm 2}$  Guaranteed by characterization.

<sup>&</sup>lt;sup>3</sup> Guaranteed by design. <sup>4</sup> t<sub>bit</sub> is 1/10 the pixel period t<sub>pixel</sub>. <sup>5</sup> t<sub>pixel</sub> is the period of the TMDS clock.

#### **TIMING CHARACTERISTICS**

AVDD = 1.71 V to 1.89 V, DVDD = 1.62 V to 1.98 V, DVDDIO = 2.97 V to 3.63 V, PVDD = 1.71 V to 1.89 V, TVDD = 3.135 V to 3.465 V, CVDD = 1.71 V to 1.89 V. Operating temperature range is  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ , unless otherwise noted.

Table 4.

| Parameter <sup>1, 2</sup>                          | Symbol                           | Test Conditions                            | Min    | Тур     | Max    | Unit         |
|----------------------------------------------------|----------------------------------|--------------------------------------------|--------|---------|--------|--------------|
| SYSTEM CLOCK AND CRYSTAL                           |                                  |                                            |        |         |        |              |
| Crystal Nominal Frequency                          |                                  |                                            |        | 28.6363 |        | MHz          |
| Crystal Frequency Stability                        |                                  |                                            |        |         | ±50    | ppm          |
| Horizontal Sync Input Frequency                    |                                  |                                            | 14.8   |         | 110    | kHz          |
| LLC Frequency Range                                |                                  |                                            | 12.825 |         | 170    | MHz          |
| I <sup>2</sup> C PORTS (FAST MODE) <sup>3</sup>    |                                  |                                            |        |         |        |              |
| xCL Frequency <sup>4</sup>                         |                                  |                                            |        |         | 400    | kHz          |
| xCL Minimum Pulse Width High⁴                      | t <sub>1</sub>                   |                                            | 0.6    |         |        | μs           |
| xCL Minimum Pulse Width Low⁴                       | $t_2$                            |                                            | 1.3    |         |        | μs           |
| Hold Time (Start Condition)                        | <b>t</b> <sub>3</sub>            |                                            | 0.6    |         |        | μs           |
| Setup Time (Start Condition)                       | t <sub>4</sub>                   |                                            | 0.6    |         |        | μs           |
| xDA Setup Time⁴                                    | <b>t</b> <sub>5</sub>            |                                            | 100    |         |        | ns           |
| xCL and xDA Rise Times <sup>4</sup>                | <b>t</b> 6                       |                                            |        |         | 300    | ns           |
| xCL and xDA Fall Times⁴                            | t <sub>7</sub>                   |                                            |        |         | 300    | ns           |
| Setup Time for Stop Condition                      | t <sub>8</sub>                   |                                            | 0.6    |         |        | μs           |
| I <sup>2</sup> C PORTS (NORMAL MODE) <sup>3</sup>  |                                  |                                            |        |         |        |              |
| xCL Frequency⁴                                     |                                  |                                            |        |         | 100    | kHz          |
| xCL Minimum Pulse Width High⁴                      | t <sub>1</sub>                   |                                            | 4      |         |        | μs           |
| xCL Minimum Pulse Width Low <sup>4</sup>           | $t_2$                            |                                            | 4.7    |         |        | μs           |
| Hold Time (Start Condition)                        | t <sub>3</sub>                   |                                            | 4      |         |        | μs           |
| Setup Time (Start Condition)                       | t <sub>4</sub>                   |                                            | 4.7    |         |        | μs           |
| xDA Setup Time⁴                                    | <b>t</b> <sub>5</sub>            |                                            | 250    |         |        | ns           |
| xCL and xDA Rise Times <sup>4</sup>                | <b>t</b> <sub>6</sub>            |                                            |        |         | 1000   | ns           |
| xCL and xDA Fall Times <sup>4</sup>                | <b>t</b> <sub>7</sub>            |                                            |        |         | 300    | ns           |
| Setup Time for Stop Condition                      | t <sub>8</sub>                   |                                            | 4      |         |        | μs           |
| RESET FEATURE                                      |                                  |                                            |        |         |        |              |
| Reset Pulse Width                                  |                                  |                                            | 5      |         |        | ms           |
| CLOCK OUTPUTS                                      |                                  |                                            |        |         |        |              |
| LLC Mark Space Ratio                               | t <sub>9</sub> :t <sub>10</sub>  |                                            | 45:55  |         | 55:45  | % duty cycle |
| DATA AND CONTROL OUTPUTS                           |                                  |                                            |        |         |        |              |
| Data Output Transition Time SDR (SDP) <sup>5</sup> | t <sub>11</sub>                  | Negative clock edge to start of valid data |        |         | 3.4    | ns           |
| ·                                                  | t <sub>12</sub>                  | End of valid data to negative clock edge   |        |         | 2.4    | ns           |
| Data Output Transition Time SDR (CP)6              | t <sub>13</sub>                  | End of valid data to negative clock edge   |        |         | 2      | ns           |
| ·                                                  | t <sub>14</sub>                  | Negative clock edge to start of valid data |        |         | 0.5    | ns           |
| I <sup>2</sup> S PORT (MASTER MODE)                |                                  | -                                          | 1      |         |        |              |
| SCLK Mark Space Ratio                              | t <sub>15</sub> :t <sub>16</sub> |                                            | 45:55  |         | 55:45  | % duty cycle |
| LRCLK Data Transition Time                         | t <sub>17</sub>                  | End of valid data to negative SCLK edge    | 1      |         | 10     | ns           |
|                                                    | t <sub>18</sub>                  | Negative SCLK edge to start of valid data  | 1      |         | 10     | ns           |
| I2Sx Data Transition Time <sup>7</sup>             | t <sub>19</sub>                  | End of valid data to negative SCLK edge    | 1      |         | 5      | ns           |
|                                                    | t <sub>20</sub>                  | Negative SCLK edge to start of valid data  | 1      |         | 5      | ns           |
| MCLKOUT Frequency                                  |                                  |                                            | 4.096  |         | 24.576 | MHz          |

 $<sup>^1</sup>$  The minimum/maximum specifications are guaranteed over the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range ( $T_{\text{MIN}}$  to  $T_{\text{MAX}}$ ).

 $<sup>^{\</sup>rm 2}$  Guaranteed by characterization.

<sup>&</sup>lt;sup>3</sup> Refers to all I<sup>2</sup>C pins (DDC and control port).

<sup>&</sup>lt;sup>4</sup> The prefix x refers to pin names beginning with S, DDCA\_S, and DDCB\_S.

<sup>&</sup>lt;sup>5</sup> SDP timing figures were obtained using the default drive strength value (0x15) in User Map Register 0xF4.

<sup>&</sup>lt;sup>6</sup> CP timing figures were obtained using the maximum drive strength value (0x3F) in User Map Register 0xF4.

 $<sup>^{7}</sup>$  The suffix x refers to pin names ending with 0, 1, 2, and 3.

#### **TIMING DIAGRAMS**



Figure 2. I<sup>2</sup>C Timing



Figure 3. Pixel Port and Control SDR Output Timing (SDP Core)



Figure 4. Pixel Port and Control SDR Output Timing (CP Core)



Figure 5. I<sup>2</sup>S Timing

Rev. B | Page 9 of 28

### **ABSOLUTE MAXIMUM RATINGS**

Table 5.

| Parameter                  | Rating                         |
|----------------------------|--------------------------------|
| AVDD to AGND               | 2.2 V                          |
| DVDD to DGND               | 2.2 V                          |
| PVDD to PGND               | 2.2 V                          |
| DVDDIO to DGND             | 4 V                            |
| CVDD to CGND               | 2.2 V                          |
| TVDD to TGND               | 4 V                            |
| DVDDIO to AVDD             | -0.3 V to +3.6 V               |
| DVDDIO to TVDD             | −3.6 V to +3.6 V               |
| DVDDIO to DVDD             | -2 V to +2 V                   |
| CVDD to DVDD               | −2 V to +0.3 V                 |
| PVDD to DVDD               | −2 V to +0.3 V                 |
| AVDD to CVDD               | −2 V to +2 V                   |
| AVDD to PVDD               | −2 V to +2 V                   |
| AVDD to DVDD               | −2 V to +0.3 V                 |
| AVDD to TVDD               | −3.6 V to +0.3 V               |
| TVDD to DVDD               | −2 V to +2 V                   |
| Digital Inputs             |                                |
| Voltage to DGND            | DGND - 0.3 V to DVDDIO + 0.3 V |
| Digital Outputs            |                                |
| Voltage to DGND            | DGND - 0.3 V to DVDDIO + 0.3 V |
| Analog Inputs              |                                |
| Voltage to AGND            | AGND – 0.3 V to AVDD + 0.3 V   |
| Maximum Junction           | 125°C                          |
| Temperature $(T_{J\_MAX})$ |                                |
| Storage Temperature Range  | −65°C to +150°C                |
| Infrared Reflow,           | 260°C                          |
| Soldering (20 sec)         |                                |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL RESISTANCE

Table 6.

| Package Type           | $\Psi_{JT}^1$ | Unit |
|------------------------|---------------|------|
| 144-Lead LQFP (ST-144) | 1.62          | °C/W |

<sup>&</sup>lt;sup>1</sup> Junction-to-package surface thermal resistance.

#### PACKAGE THERMAL PERFORMANCE

To reduce power consumption during ADV7441A operation, turn off unused ADCs.

On a four-layer PCB that includes a solid ground plane, the value of  $\theta_{JA}$  is 25.3°C/W. However, due to variations within the PCB metal and, therefore, variations in PCB heat conductivity, the value of  $\theta_{JA}$  may differ for various PCBs.

The most efficient measurement technique is to use the surface temperature of the package to estimate the die temperature, because this is not affected by the variance associated with the value of  $\theta_{IA}$ .

The maximum junction temperature (T<sub>J\_MAX</sub>) of 125°C must not be exceeded. The following equation calculates the junction temperature using the measured surface temperature of the package and applies only when no heat sink is used on DUT:

$$T_{J\_MAX} = T_S + (\Psi_{JT} \times W_{TOTAL})$$

#### where:

 $T_S$  is the surface temperature of the package expressed in degrees Celsius.

 $\Psi_{JT}$  is the junction-to-package surface thermal resistance.  $W_{TOTAL} = \{(AVDD \times IAVDD) + (DVDD \times IDVDD) + (DVDDIO \times IDVDDIO) + (PVDD \times IPVDD) + (CVDD \times ICVDD) + (TVDD \times ITVDD)\}.$ 

Contact an Analog Devices, Inc., sales representative or send an e-mail to video.products@analog.com for more information on package thermal performance.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.**Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 6. Pin Configuration

**Table 7. Pin Function Descriptions** 

| <b>/</b> ).                         |
|-------------------------------------|
|                                     |
| age (1.8 V).                        |
| d Equalizer Supply Voltage (1.8 V). |
| ).                                  |
| tween CVBS and RGB analog signals.  |
|                                     |
|                                     |
| <i>(</i>                            |

| Pin No.                                   | Mnemonic          | Type <sup>1</sup> | Description                                                                                                                                                                                                                           |
|-------------------------------------------|-------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 107                                       | TEST4             | I/O               | Test Pin. Do not connect.                                                                                                                                                                                                             |
| 76 to 81, 93 to 96,<br>98, 99             | AIN1 to AIN12     | 1                 | Analog Video Input Channels.                                                                                                                                                                                                          |
| 24 to 33, 36 to 47,<br>52 to 55, 58 to 61 | P0 to P29         | 0                 | Video Pixel Output Port.                                                                                                                                                                                                              |
| 19                                        | INT1              | 0                 | Interrupt Signal. Can be active low or active high. The set of events that triggers an interrupt is under user control.                                                                                                               |
| 20                                        | SFL/SYNC_OUT/INT2 | 0                 | Subcarrier Frequency Lock (SFL). Contains a serial output stream that can be used to lock the subcarrier frequency when this decoder is connected to any Analog Devices digital video encoder.                                        |
|                                           |                   |                   | Sliced Synchronization Output Signal (SYNC_OUT). Available only in CP mode. Interrupt Signal (INT2).                                                                                                                                  |
| 17                                        | HS/CS             | 0                 | Horizontal Synchronization Output Signal (HS). Output by the SDP and CP.                                                                                                                                                              |
|                                           |                   |                   | Composite Synchronization (CS). A single signal containing both horizontal and vertical synchronization pulses.                                                                                                                       |
| 18                                        | VS/FIELD          | 0                 | Vertical Synchronization Output Signal (VS). Output by the SDP and CP.                                                                                                                                                                |
|                                           |                   |                   | Field Synchronization Output Signal (FIELD). Field synchronization output signal in all interlaced video modes.                                                                                                                       |
| 16                                        | DE/FIELD          | 0                 | Data Enable Signal (DE). Indicates active pixel data.                                                                                                                                                                                 |
|                                           |                   |                   | Field Synchronization Output Signal (FIELD). Field synchronization output signal in all interlaced video modes.                                                                                                                       |
| 11                                        | SDA               | I/O               | I <sup>2</sup> C Port Serial Data Input/Output Pin. SDA is the data line for the control port.                                                                                                                                        |
| 12                                        | SCL               | 1                 | I <sup>2</sup> C Port Serial Clock Input. (Maximum clock rate of 400 kHz.) SCL is the clock line for the control port.                                                                                                                |
| 13                                        | ALSB              | 1                 | This pin sets the second LSB of the slave address for each ADV7441A register map.                                                                                                                                                     |
| 21                                        | RESET             | I                 | System Reset Input. Active low. A minimum low reset pulse width of 5 ms is required to reset the ADV7441A circuitry.                                                                                                                  |
| 51                                        | LLC               | 0                 | Line-Locked Output Clock for Pixel Data. Range is 13.5 MHz to 170 MHz.                                                                                                                                                                |
| 65                                        | XTAL1             | 0                 | This pin should be connected to the 28.63636 MHz crystal or left as a no connect if an external 3.3 V 28.63636 MHz clock oscillator source is used to clock the ADV7441A. In crystal mode, the crystal must be a fundamental crystal. |
| 66                                        | XTAL              | I                 | Input Pin for the 28.63636 MHz Crystal. This pin can be overdriven by an external 3.3 V 28.63636 MHz clock oscillator source to clock the ADV7441A.                                                                                   |
| 70                                        | ELPF              | 0                 | The recommended external loop filter must be connected to this ELPF pin.                                                                                                                                                              |
| 102                                       | AUDIO_ELPF        | 0                 | The recommended external loop filter must be connected to this AUDIO_ELPF pin.                                                                                                                                                        |
| 85                                        | REFOUT            | 0                 | Internal Voltage Reference Output.                                                                                                                                                                                                    |
| 86                                        | CML               | 0                 | Common-Mode Level for the Internal ADCs.                                                                                                                                                                                              |
| 90                                        | REFN              | 0                 | Internal Voltage Reference Output.                                                                                                                                                                                                    |
| 92                                        | REFP              | 0                 | Internal Voltage Reference Output.                                                                                                                                                                                                    |
| 63                                        | HS_IN/CS_IN       | I                 | HS Input Signal. Used in analog mode for 5-wire timing mode. CS Input Signal. Used in analog mode for 4-wire timing mode. For optimal performance, a 100 $\Omega$ series resistor is recommended on the HS_IN/CS_IN pin.              |
| 62                                        | VS_IN             | 1                 | VS Input Signal. Used in analog mode for 5-wire timing mode. For optimal performance, a $100 \Omega$ series resistor is recommended on the VS_IN pin.                                                                                 |
| 75                                        | SOG               | 1                 | Synchronization-on-Green Input. This pin is used in embedded synchronization mode.                                                                                                                                                    |
| 97                                        | SOY               | 1                 | Synchronization-on-Luma Input. This pin is used in embedded synchronization mode.                                                                                                                                                     |
| 112                                       | RXA_CN            | 1                 | Digital Input Clock Complement of Port A in the HDMI Interface.                                                                                                                                                                       |
| 113                                       | RXA_CP            | 1                 | Digital Input Clock True of Port A in the HDMI Interface.                                                                                                                                                                             |
| 115                                       | RXA_ON            | 1                 | Digital Input Channel 0 Complement of Port A in the HDMI Interface.                                                                                                                                                                   |
| 116                                       | RXA_OP            | 1                 | Digital Input Channel 0 True of Port A in the HDMI Interface.                                                                                                                                                                         |
| 118                                       | RXA_1N            | 1                 | Digital Input Channel 1 Complement of Port A in the HDMI Interface.                                                                                                                                                                   |
| 119                                       | RXA_1P            | 1                 | Digital Input Channel 1 True of Port A in the HDMI Interface.                                                                                                                                                                         |
| 121                                       | RXA_2N            | 1                 | Digital Input Channel 2 Complement of Port A in the HDMI Interface.                                                                                                                                                                   |
| 122                                       | RXA_2P            | 1                 | Digital Input Channel 2 True of Port A in the HDMI Interface.                                                                                                                                                                         |

| Pin No. | Mnemonic  | Type <sup>1</sup> | Description                                                                                                            |
|---------|-----------|-------------------|------------------------------------------------------------------------------------------------------------------------|
| 128     | RXB_CN    | 1                 | Digital Input Clock Complement of Port B in the HDMI Interface.                                                        |
| 129     | RXB_CP    | 1                 | Digital Input Clock True of Port B in the HDMI Interface.                                                              |
| 131     | RXB_0N    | 1                 | Digital Input Channel 0 Complement of Port B in the HDMI Interface.                                                    |
| 132     | RXB_OP    | 1                 | Digital Input Channel 0 True of Port B in the HDMI Interface.                                                          |
| 134     | RXB_1N    | 1                 | Digital Input Channel 1 Complement of Port B in the HDMI Interface.                                                    |
| 135     | RXB_1P    | 1                 | Digital Input Channel 1 True of Port B in the HDMI Interface.                                                          |
| 137     | RXB_2N    | 1                 | Digital Input Channel 2 Complement of Port B in the HDMI Interface.                                                    |
| 138     | RXB_2P    | 1                 | Digital Input Channel 2 True of Port B in the HDMI Interface.                                                          |
| 106     | DDCA_SDA  | I/O               | HDCP Slave Serial Data Port A.                                                                                         |
| 1       | DDCB_SDA  | I/O               | HDCP Slave Serial Data Port B.                                                                                         |
| 105     | DDCA_SCL  | 1                 | HDCP Slave Serial Clock Port A.                                                                                        |
| 144     | DDCB_SCL  | 1                 | HDCP Slave Serial Clock Port B.                                                                                        |
| 2       | SPDIF     | 0                 | SPDIF Digital Audio Output.                                                                                            |
| 3       | 1250      | 0                 | I <sup>2</sup> S Audio (Channel 1 and Channel 2).                                                                      |
| 4       | I2S1      | 0                 | I <sup>2</sup> S Audio (Channel 3 and Channel 4).                                                                      |
| 5       | 1252      | 0                 | I <sup>2</sup> S Audio (Channel 5 and Channel 6).                                                                      |
| 6       | 12S3      | 0                 | I <sup>2</sup> S Audio (Channel 7 and Channel 8).                                                                      |
| 7       | LRCLK     | 0                 | Data Output Clock for Left and Right Audio Channels.                                                                   |
| 8       | SCLK      | 0                 | Audio Serial Clock Output.                                                                                             |
| 9       | MCLKOUT   | 0                 | Audio Master Clock Output.                                                                                             |
| 10      | EXT_CLAMP | 1                 | External Clamp Signal Input for External Clock and Clamp Mode. This is an optional mode of operation for the ADV7441A. |
| 48      | EXT_CLK   | 1                 | Clock Input for External Clock and Clamp Mode. This is an optional mode of operation for the ADV7441A.                 |
| 124     | RTERM     | I                 | Sets internal termination resistance. Connect this pin to TGND using a 500 $\Omega$ resistor.                          |

 $<sup>^{1}</sup>$  G = ground, P = power, I = input, O = output.

### **FUNCTIONAL OVERVIEW**

The following overview provides a brief description of the functionality of the ADV7441A. More details are available in the Theory of Operation section.

#### ANALOG FRONT END

The analog front end of the ADV7441A provides four high quality 10-bit ADCs to enable 10-bit video decoding, a multiplexer with 12 analog input channels to enable multisource connection without the requirement of an external multiplexer, and four current and voltage clamp control loops to ensure that dc offsets are removed from the video signal. SCART functionality and standard definition RGB overlay with CVBS are controlled by the FB input.

#### **HDMI RECEIVER**

The ADV7441A is compatible with the HDMI 1.3 specification. The ADV7441A supports all HDTV formats up to 1080p and all display resolutions up to UXGA ( $1600 \times 1200 @ 60 \text{ Hz}$ ).

The device includes the following features:

- Adaptive front-end equalization for HDMI operation with cable lengths up to 30 meters.
- Synchronization conditioning for higher performance in strenuous conditions.
- Audio mute for removing extraneous noise.
- Programmable data island packet interrupt generator.

# STANDARD DEFINITION PROCESSOR PIXEL DATA OUTPUT MODES

The ADV7441A features the following SDP output modes:

- 8-/10-bit ITU-R BT.656 4:2:2 YCrCb with embedded time codes and/or HS, VS, and FIELD.
- 16-/20-bit YCrCb 4:2:2 with embedded time codes and/or HS, VS, and FIELD.
- 24-/30-bit YCrCb 4:4:4 with embedded time codes and/or HS, VS, and FIELD.

# COMPONENT PROCESSOR PIXEL DATA OUTPUT MODES

The ADV7441A features single data rate outputs as follows:

- 8-/10-bit 4:2:2 YCrCb for 525i and 625i.
- 16-/20-bit 4:2:2 YCrCb for all standards.
- 24-/30-bit 4:4:4 YCrCb/RGB for all standards.

#### **COMPOSITE AND S-VIDEO PROCESSING**

The ADV7441A supports NTSC (M/J/4.43), PAL (B/D/I/G/H/M/N/Nc/60), and SECAM (B/D/G/K/L) standards for CVBS and S-Video formats. Superadaptive 2D, 5-line comb filters for NTSC and PAL provide superior chrominance and luminance separation for composite video.

The composite and S-Video processing functionality also includes fully automatic detection of switching among worldwide standards (PAL/NTSC/SECAM); automatic gain control (AGC) with white peak mode to ensure that the video is processed without compromising the video processing range; Adaptive Digital Line Length Tracking (ADLLT™); and proprietary architecture for locking to weak, noisy, and unstable sources from VCRs and tuners. The IF filter block compensates for high frequency luma attenuation due to the tuner SAW filter.

Other features include chroma transient improvement (CTI); luminance digital noise reduction (DNR); color controls for hue, brightness, saturation, contrast; Cr and Cb offset controls; certified Macrovision copy protection detection on composite and S-Video for all worldwide formats (PAL/NTSC/SECAM); 4× oversampling (54 MHz) for CVBS, S-Video, and YUV modes; line-locked clock output (LLC); support for letterbox detection; a free-run output mode for stable timing when no video input is present; a vertical blanking interval data processor; teletext; a video programming system (VPS); vertical interval time codes (VITC); closed captioning (CC) and extended data service (EDS); wide-screen signaling (WSS); a copy generation management system (CGMS); clocking from a single 28.63636 MHz crystal; and subcarrier frequency lock (SFL) output for downstream video encoders.

The differential gain of the ADV7441A is 0.6% typical, and differential phase is 0.3° typical.

#### **COMPONENT VIDEO PROCESSING**

The ADV7441A supports 525i, 625i, 525p, 625p, 720p, 1080i, 1080p, and many other HDTV formats; automatic adjustments for gain (contrast) and offset (brightness); manual adjustment controls; analog component YPrPb/RGB video formats with embedded synchronization or with separate HS, VS, and CS; and YCrCb-to-RGB and RGB-to-YCrCb conversions by any-to-any,  $3\times3$ , color-space conversion matrices.

In addition, the ADV7441A features brightness, saturation, and hue controls. Standard identification (STDI) enables detection of the component format at the system level, and a synchronization source polarity detector (SSPD) determines the source and polarity of the synchronization signals that accompany the input video.

Certified Macrovision copy protection detection is available on component formats (525i, 625i, 525p, and 625p).

When no video input is present, free-run output mode provides stable timing.

The ADV7441A supports user-defined pixel sampling for nonstandard video sources and arbitrary pixel sampling for nonstandard video sources.

#### **RGB GRAPHICS PROCESSING**

The ADV7441A provides 170 MSPS conversion rate support of RGB input resolutions up to  $1600 \times 1200$  @ 60 Hz (UXGA) and automatic or manual clamp and gain controls for graphics models.

The RGB graphics processing functionality features contrast and brightness controls, automatic detection of synchronization source and polarity by the SSPD block, standard identification enabled by the STDI block, and user-defined pixel sampling support for nonstandard video sources.

Additional RGB graphics processing features of the ADV7441A include the following:

- Sampling PLL clock with 500 ps p-p jitter at 170 MSPS.
- 32-phase DLL support of optimum pixel clock sampling.
- Color-space conversion of RGB to YCrCb and decimation to a 4:2:2 format for videocentric back-end IC interfacing.
- Data enable (DE) output signal supplied for direct connection to the HDMI/DVI transmitter IC.

#### **GENERAL FEATURES**

The ADV7441A features HS, VS, and FIELD output signals with programmable position, polarity, and width; and programmable interrupt request output pins, INT1 and INT2.

The part also offers low power consumption: 1.8 V digital core, 1.8 V analog, and 3.3 V digital input/output and low power power-down mode.

The ADV7441A operates over a temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C and is available in a 144-lead, 20 mm  $\times$  20 mm, RoHS-compliant LQFP.

## THEORY OF OPERATION

#### **ANALOG FRONT END**

The ADV7441A analog front end comprises four 10-bit ADCs that digitize the analog video signal before applying it to the SDP or CP. The analog front end uses differential channels connected to each ADC to ensure high performance in mixed-signal applications.

The analog front end also includes a 12-channel input mux that enables multiple video signals to be applied to the ADV7441A. Current and voltage clamps are positioned in front of each ADC to ensure that the video signal remains within the range of the converter. Fine clamping of the video signals is performed downstream by digital fine clamping in either the CP or SDP.

The ADCs are configured to run in 4× oversampling mode when decoding composite and S-Video inputs. For component 525i, 625i, 525p, and 625p sources, 2× oversampling is performed, but 4× oversampling is available for component 525i and 625i. All other video standards are 1× oversampled. Oversampling the video signals reduces the cost and complexity of external antialiasing (AA) filters with the benefit of an increased signal-to-noise ratio (SNR).

The ADV7441A supports simultaneous processing of CVBS and RGB standard definition signals to enable SCART compatibility and overlay functionality. A combination of CVBS and RGB inputs can be mixed and output, as controlled by the  $\rm I^2C$  registers and the FB pin.

#### **HDMI RECEIVER**

The HDMI receiver on the ADV7441A incorporates active equalization of the HDMI data signals. This equalization compensates for the high frequency losses inherent in HDMI and DVI cables, especially those with long lengths and high frequencies. It is capable of equalizing for cable lengths up to 30 meters and, therefore, can achieve robust receiver performance at even the highest HDMI data rates.

With the inclusion of HDCP, displays can receive encrypted video content. The HDMI interface of the ADV7441A allows for authentication of a video receiver, decryption of encoded data at the receiver, and renewability of that authentication during transmission as specified by the HDCP 1.3 protocol.

The HDMI receiver also offers advanced audio functionality. The receiver contains an audio mute controller that can detect a variety of selectable conditions that may result in audible extraneous noise in the audio output. Upon detection of these conditions, the audio data can be ramped to prevent audio clicks and pops.

#### STANDARD DEFINITION PROCESSOR

The SDP section is capable of decoding a large selection of baseband video signals in composite, S-Video, and YUV formats. The video standards supported by the SDP include PAL (B/D/I/G/H/60/M/N/Nc), NTSC (M/J/4.43), and SECAM (B/D/G/K/L). The ADV7441A automatically detects the video standard and processes it accordingly. The SDP has a 5-line, superadaptive, 2D comb filter that provides superior chrominance and luminance separation when decoding a composite video signal. This highly adaptive filter automatically adjusts its processing mode according to the video standard and signal quality without requiring user intervention. The SDP has an IF filter block that compensates for attenuation in the high frequency luma spectrum due to a tuner SAW filter.

The SDP has specific luminance and chrominance parameter control for brightness, contrast, saturation, and hue.

The ADV7441A implements the patented ADLLT algorithm to track varying video line lengths from sources such as VCRs. ADLLT enables the ADV7441A to track and decode poor quality video sources, such as VCRs, and noisy sources, such as tuner outputs, VCD players, and camcorders. The SDP also contains a CTI processor. This processor increases the edge rate on chroma transitions, resulting in a sharper video image.

The SDP can process a variety of VBI data services, such as teletext, closed captioning (CC), wide-screen signaling (WSS), a video programming system (VPS), vertical interval time codes (VITC), a copy generation management system (CGMS), and an extended data service (XDS). The ADV7441A SDP section has a Macrovision 7.1 detection circuit that allows it to detect Type I, Type II, and Type III protection levels. The decoder is fully robust to all Macrovision signal inputs.

#### **COMPONENT PROCESSOR (CP)**

The component processor section is capable of decoding and digitizing a wide range of component video formats in any color space. Component video standards supported by the CP are 525i, 625i, 525p, 625p, 720p, 1080i, 1080p, 1250i, VGA up to UXGA at 60 Hz, and many other standards.

The CP section of the ADV7441A contains an AGC block. This block is followed by a digital clamp circuit that ensures that the video signal is clamped to the correct blanking level. Automatic adjustments within the CP include gain (contrast) and offset (brightness); however, manual adjustment controls are also supported. If no embedded synchronization is present, the video gain can be set manually.

A fully programmable any-to-any  $3 \times 3$  color-space converter is placed before the CP section. This enables YPrPb-to-RGB and RGB-to-YCrCb conversions. Many other standards of color space can be implemented using the color-space converter.

A second fully programmable any-to-any  $3 \times 3$  color space converter is placed in the back end of the CP core. This color space converter features advanced color controls such as contrast, saturation, brightness, and hue controls.

The output section of the CP is highly flexible. It can be configured in single data rate mode (SDR) with one data packet per clock cycle. In SDR mode, a 16-/20-bit 4:2:2 or 24-/30-bit 4:4:4 output is possible. In these modes, HS/CS, VS/FIELD, and DE/FIELD (where applicable) timing reference signals are provided.

The CP section contains circuitry to enable the detection of Macrovision-encoded YPrPb signals for 525i, 625i, 525p, and 625p. It is designed to be fully robust when decoding these types of signals.

#### **VBI DATA PROCESSOR**

VBI extraction of CGMS data is performed by the VBI data processor (VDP) section of the AD7441A for interlaced, progressive, and high definition scanning rates. The data extracted is read back over the I<sup>2</sup>C interface.

For more detailed product information about the ADV7441A, send an e-mail to video.products@analog.com or contact a local Analog Devices sales representative.

# PIXEL OUTPUT FORMATTING

Note that unused pins of the pixel output port are driven with a low voltage.

Table 8. Standard Definition Pixel Port Modes (P19 to P0)

|           |                                     |                | Data Port Pins P[19:0] |    |      |        |        |    |    |    |    |         |   |   |      |       |   |   |   |   |   |
|-----------|-------------------------------------|----------------|------------------------|----|------|--------|--------|----|----|----|----|---------|---|---|------|-------|---|---|---|---|---|
| Processor | Mode/Format                         | 19             | 18                     | 17 | 16   | 15     | 14     | 13 | 12 | 11 | 10 | 9       | 8 | 7 | 6    | 5     | 4 | 3 | 2 | 1 | 0 |
| SDP       | Mode 1<br>Video output 8-bit 4:2:2  |                |                        |    | YCrC | b[7:0] |        |    |    | _  | _  | -       | - | - | -    | -     | - | - | - | - | _ |
| SDP       | Mode 2<br>Video output 10-bit 4:2:2 |                |                        |    |      | YCrC   | b[9:0] |    |    |    |    | -       | _ | - | -    | -     | - | ı | ı | 1 | - |
| SDP       | Mode 3<br>Video output 16-bit 4:2:2 |                |                        |    | Y[:  | 7:0]   |        |    |    | -  | -  |         |   |   | CrCk | [7:0] | ] |   |   | - | - |
| SDP       | Mode 4<br>Video output 20-bit 4:2:2 |                |                        |    |      | Y[9    | 9:0]   |    |    |    |    | Cb[9:0] |   |   |      |       |   |   |   |   |   |
| SDP       | Mode 5<br>Video output 24-bit 4:4:4 |                |                        |    | Y[:  | 7:0]   |        |    |    | -  | -  |         |   |   | Cb[  | 7:0]  |   |   |   | ı | _ |
| SDP       | Mode 6<br>Video output 30-bit 4:4:4 | Y[9:0] Cb[9:0] |                        |    |      |        |        |    |    |    |    |         |   |   |      |       |   |   |   |   |   |

Table 9. Standard Definition Pixel Port Modes (P29 to P20)

|           | ·                                   | Data Port Pins P[29:20] |    |    |    |        |        |    |    |    |    |  |  |  |
|-----------|-------------------------------------|-------------------------|----|----|----|--------|--------|----|----|----|----|--|--|--|
| Processor | Mode/Format                         | 29                      | 28 | 27 | 26 | 25     | 24     | 23 | 22 | 21 | 20 |  |  |  |
| SDP       | Mode 1<br>Video output 8-bit 4:2:2  | -                       | -  | -  | -  | -      | -      | -  | -  | -  | -  |  |  |  |
| SDP       | Mode 2<br>Video output 10-bit 4:2:2 | -                       | -  | -  | -  | -      | -      | -  | -  | -  | -  |  |  |  |
| SDP       | Mode 3<br>Video output 16-bit 4:2:2 | -                       | -  | -  | -  | -      | -      | -  | -  | -  | -  |  |  |  |
| SDP       | Mode 4<br>Video output 20-bit 4:2:2 | -                       | -  | -  | -  | -      | -      | -  | -  | -  | -  |  |  |  |
| SDP       | Mode 5<br>Video output 24-bit 4:4:4 |                         |    |    | С  | r[7:0] |        |    |    | -  | -  |  |  |  |
| SDP       | Mode 6<br>Video output 30-bit 4:4:4 |                         |    |    |    | C      | r[9:0] |    |    |    |    |  |  |  |

Table 10. Component Processor Pixel Output Pin Map (P19 to P0)

|                        |                                                        |    |                                           |        |                     |           |        |       | Οι     | ıtput  | of Da  | ata Po   | ort Pi                                    | ins P[ | 19:0]   |        |                 |          |         |        |        |   |
|------------------------|--------------------------------------------------------|----|-------------------------------------------|--------|---------------------|-----------|--------|-------|--------|--------|--------|----------|-------------------------------------------|--------|---------|--------|-----------------|----------|---------|--------|--------|---|
| Processor <sup>1</sup> | Mode/Format                                            | 19 | 18                                        | 1      | 7 1                 | 6 15      | 14     | 4 1   | 13     | 12     | 11     | 10       | 9                                         | 8      | 7       | 6      | 5               | 4        | 3       | 2      | 1      | 0 |
| СР                     | Mode 1<br>Video output<br>8-bit 4:2:2 <sup>2</sup>     |    |                                           |        | YC                  | rCb[7:0   | )]     |       |        |        | ı      | -        | _                                         | -      | _       | _      | -               | -        | -       | -      | -      | - |
| СР                     | Mode 2<br>Video output<br>10-bit 4:2:2 <sup>2</sup>    |    |                                           |        |                     | YCr       | Cb[9:  | 0]    |        |        |        |          | -                                         | -      | _       | _      | -               | -        | -       | -      | -      | - |
| СР                     | Mode 3<br>Video output<br>12-bit 4:2:2 <sup>2</sup>    |    |                                           |        |                     | YCrC      | .b[11  | :2]   |        |        |        |          | _                                         | -      | -       | -      | -               | _        | -       | -      | -      | - |
| СР                     | Mode 4<br>Video output<br>12-bit 4:2:2 <sup>2</sup>    |    |                                           |        | YCr                 | Cb[11:    | 4]     |       |        |        | -      | _        | -                                         | -      | -       | -      | -               | -        | -       | -      | -      | - |
| СР                     | Mode 5<br>Video output<br>12-bit 4:2:2 <sup>2</sup>    |    |                                           |        | YCr                 | Cb[11:    | 4]     |       |        |        | -      | -        |                                           | YCrC   | b[3:0   | ]      | -               | -        | -       | -      | -      | - |
| СР                     | Mode 6<br>Video output<br>16-bit 4:2:2 <sup>3, 4</sup> |    | CH                                        | A[7:0  | )] (de              | fault da  | ita is | Y[7:0 | 0])    |        | -      | -        | CH                                        | IB/CH  | C[7:0]  | (defa  | ult da          | nta is ( | Cr/Cb   | 7:0])  | -      | - |
| СР                     | Mode 7<br>Video output<br>20-bit 4:2:2 <sup>3,4</sup>  |    | CHA[9:0] (default data is Y[9:0]) CHB/CHC |        |                     |           |        |       | [9:0]  | (defa  | ult da | ata is ( | Cr/Cb                                     | [9:0]) |         |        |                 |          |         |        |        |   |
| СР                     | Mode 8<br>Video output<br>20-bit 4:2:22 <sup>3,4</sup> |    | CH                                        | A[9:2  | 2] (de <sup>.</sup> | fault da  | nta is | Y[9:  | 2])    |        | -      | -        | CHB/CHC[9:2] (default data is Cr/Cb[9:2]) |        |         |        |                 | ) –      | -       |        |        |   |
| СР                     | Mode 9<br>Video output<br>24-bit 4:2:2 <sup>3,4</sup>  |    |                                           |        |                     | Y[        | 11:2]  |       |        |        |        |          |                                           |        |         |        | CrCb            | [11:2    | ]       |        | •      |   |
| СР                     | Mode 10<br>Video output<br>24-bit 4:2:2 <sup>3,4</sup> |    |                                           |        | ١                   | /[11:4]   |        |       |        |        | -      | _        |                                           |        |         | CrC    | b[11:           | 4]       |         |        | -      | _ |
| СР                     | Mode 11<br>Video output<br>24-bit 4:2:2 <sup>3,4</sup> |    |                                           |        | ١                   | /[11:4]   |        |       |        |        | -      | -        |                                           | Y[     | 3:0]    |        |                 | Cr(      | Cb[3:0  | )]     | -      | - |
| СР                     | Mode 12<br>Video output<br>24-bit 4:4:4 <sup>3,4</sup> | СН | A[7:0                                     | )] (de | efault              | data is   | G[7:   | 0] or | Y[7:   | :0])   | -      | -        | СН                                        | B[7:0  | ] (def  | ault d | lata is         | R[7:0    | )] or ( | [7:0]  | ) –    | - |
| СР                     | Mode 13<br>Video output<br>24-bit 4:4:4 <sup>3,4</sup> | СН | A[7:0                                     | )] (de | efault              | data is   | G[7:   | 0] or | Y[7:   | :0])   | -      | -        |                                           | CHC    | [7:0]   |        | ult da<br>[7:0] |          | B[7:0]  | or     | -      | - |
| СР                     | Mode 14<br>Video output<br>24-bit 4:4:4 <sup>3,4</sup> | CH | IC[7:0                                    | )] (de | efault              | data is I | 3[7:0] | or C  | .b[7:  | 0])    | -      | -        | CH                                        | IA[7:0 | )] (def | ault o | data i          | s G[7:   | 0] or   | Y[7:0] | ) –    | - |
| СР                     | Mode 15<br>Video output<br>24-bit 4:4:4 <sup>3,4</sup> | CH | IC[7:0                                    | )] (de | efault              | data is I | 3[7:0] | or C  | .b[7:  | 0])    | -      | -        | СН                                        | B[7:0] | ] (def  | ault d | lata is         | R[7:0    | )] or ( | [7:0]  | ) -    | - |
| СР                     | Mode 16<br>Video output<br>30-bit 4:4:4 <sup>3,4</sup> |    | Cŀ                                        | HA[9   | :0] (de             | efault c  | lata i | s G[9 | 9:0] ( | or Y[9 | :0])   |          |                                           | CHB    | [9:0]   | (defa  | ult da          | nta is   | R[9:0]  | or Cr  | [9:0]) |   |

|                        |                                                        |    | Output of Data Port Pins P[19:0]                                                        |        |        |         |        |         |        |        |       |        |     |        |        |        |         |        |        |        |   |
|------------------------|--------------------------------------------------------|----|-----------------------------------------------------------------------------------------|--------|--------|---------|--------|---------|--------|--------|-------|--------|-----|--------|--------|--------|---------|--------|--------|--------|---|
| Processor <sup>1</sup> | Mode/Format                                            | 19 | 18                                                                                      | 17     | 16     | 15      | 14     | 13      | 12     | 11     | 10    | 9      | 8   | 7      | 6      | 5      | 4       | 3      | 2      | 1      | 0 |
| СР                     | Mode 17<br>Video output<br>30-bit 4:4:4 <sup>3,4</sup> |    | CHA[9:0] (default data is G[9:0] or Y[9:0]) CHC[9:0] (default data is B[9:0] or Y[9:0]) |        |        |         |        |         |        | 3[9:0] | or Cb | [9:0]) |     |        |        |        |         |        |        |        |   |
| СР                     | Mode 18<br>Video output<br>30-bit 4:4:4 <sup>3,4</sup> |    | CHO                                                                                     | C[9:0] | (defai | ult dat | a is B | [9:0] c | or Cb[ | 9:0])  |       |        | CH  | A[9:0] | (defa  | ult da | nta is  | G[9:0] | ] or Y | [9:0]) |   |
| СР                     | Mode 19<br>Video output<br>30-bit 4:2:2 <sup>3,4</sup> |    | CHO                                                                                     | C[9:0] | (defai | ult dat | a is B | [9:0] c | or Cb[ | 9:0])  |       |        | CHI | 3[9:0] | (defai | ult da | ta is f | R[9:0] | or Cr  | [9:0]) |   |

Table 11. Component Processor Pixel Output Pin Map (P29 to P20)

| •                      |                                                         |    | Output of Data Port Pins P[29:20] |           |            |              |           |           |          |    |    |  |  |  |  |
|------------------------|---------------------------------------------------------|----|-----------------------------------|-----------|------------|--------------|-----------|-----------|----------|----|----|--|--|--|--|
| Processor <sup>1</sup> | Mode/Format                                             | 29 | 28                                | 27        | 26         | 25           | 24        | 23        | 22       | 21 | 20 |  |  |  |  |
| СР                     | Mode 1<br>Video output<br>8-bit 4:2:2 <sup>2</sup>      | -  | -                                 | -         | -          | -            | -         | -         | -        | -  | -  |  |  |  |  |
| СР                     | Mode 2<br>Video output<br>10-bit 4:2:2 <sup>2</sup>     | -  | -                                 | -         | -          | -            | -         | -         | -        | -  | -  |  |  |  |  |
| СР                     | Mode 3<br>Video output<br>12-bit 4:2:2 <sup>2</sup>     | -  | -                                 | -         | -          | -            | -         | YC        | rCb[1:0] | -  | -  |  |  |  |  |
| СР                     | Mode 4<br>Video output<br>12-bit 4:2:2 <sup>2</sup>     | -  | -                                 | -         | -          |              | Y         | CrCb[3:0] |          | -  | -  |  |  |  |  |
| СР                     | Mode 5<br>Video output<br>12-bit 4:2:2 <sup>2</sup>     | -  | -                                 | -         | -          | -            | -         | -         | -        | -  | -  |  |  |  |  |
| СР                     | Mode 6<br>Video output<br>16-bit 4:2:2 <sup>3, 4</sup>  | -  | -                                 | -         | -          | -            | -         | -         | -        | -  | -  |  |  |  |  |
| СР                     | Mode 7<br>Video output<br>20-bit 4:2:2 <sup>3,4</sup>   | -  | -                                 | -         | -          | -            | -         | -         | -        | -  | -  |  |  |  |  |
| СР                     | Mode 8<br>Video output<br>20-bit 4:2:2 <sup>3,4</sup>   | Y  | [1:0]                             | C         | rCb[1:0]   | -            | -         | -         | -        | -  | -  |  |  |  |  |
| СР                     | Mode 9<br>Video output<br>24-bit 4:2:2 <sup>3,4</sup>   | -  | -                                 | C         | rCb[1:0]   | -            | -         |           | Y[1:0]   | -  | -  |  |  |  |  |
| СР                     | Mode 10<br>Video output<br>24-bit 4:2:2 <sup>3,4</sup>  |    |                                   | CrCb[3:0] |            |              |           | Y[3:0]    |          | -  | -  |  |  |  |  |
| СР                     | <b>Mode 11</b> Video output 24-bit 4:2:2 <sup>3,4</sup> |    |                                   |           | CrCb[      | 11:4]        |           |           |          | -  | -  |  |  |  |  |
| СР                     | Mode 12<br>Video output<br>24-bit 4:4:4 <sup>3,4</sup>  |    |                                   | CHC[7:0]  | (for examp | le, B[7:0] ( | or Cb[7:0 | 0])       |          | -  | -  |  |  |  |  |

 <sup>&</sup>lt;sup>1</sup> CP processor uses digitizer or HDMI as input.
 <sup>2</sup> Maximum pixel clock rate of 54 MHz.
 <sup>3</sup> Maximum pixel clock rate of 170 MHz (analog digitizer).
 <sup>4</sup> Maximum pixel clock rate of 165 MHz (HDMI).

|                        |                                                                | Output of Data Port Pins P[29:20] |    |          |               |              |            |            |    |          |    |  |  |  |
|------------------------|----------------------------------------------------------------|-----------------------------------|----|----------|---------------|--------------|------------|------------|----|----------|----|--|--|--|
| Processor <sup>1</sup> | Mode/Format                                                    | 29                                | 28 | 27       | 26            | 25           | 24         | 23         | 22 | 21       | 20 |  |  |  |
| СР                     | <b>Mode 13</b> Video output 24-bit 4:4:4 <sup>3, 4</sup>       |                                   |    | CHB[7:0] | (for examp    | le, R[7:0] ( | or Cr[7:0  | )])        |    | -        | -  |  |  |  |
| СР                     | <b>Mode 14</b> Video output 24-bit 4:4:4 <sup>3, 4</sup>       |                                   |    | CHB[7:0] | (for examp    | le, R[7:0] ( | or Cr[7:0  | )])        |    | -        | -  |  |  |  |
| СР                     | <b>Mode 15</b> Video output 24-bit 4:4:4 <sup>3, 4</sup>       |                                   |    | CHA[7:0  | ] (for examp  | ole, G[7:0]  | or Y[7:0   | ])         |    | -        | -  |  |  |  |
| СР                     | <b>Mode 16</b><br>Video output<br>30-bit 4:4:4 <sup>3, 4</sup> |                                   |    | C        | HC[9:0] (for  | example,     | , B[9:0] ( | or Cb[9:0] | ]) | <u>.</u> |    |  |  |  |
| СР                     | <b>Mode 17</b><br>Video output<br>30-bit 4:4:4 <sup>3, 4</sup> |                                   |    | (        | [HB[9:0] (for | example      | , R[9:0] ( | or Cr[9:0] | )  |          |    |  |  |  |
| СР                     | Mode 18<br>Video output<br>30-bit 4:4:4 <sup>3,4</sup>         |                                   |    | (        | [HB[9:0] (for | example      | , R[9:0] ( | or Cr[9:0] | )  |          |    |  |  |  |
| СР                     | <b>Mode 19</b> Video output 30-bit 4:2:2 <sup>3, 4</sup>       |                                   |    | (        | CHA[9:0] (fo  | r example    | e, G[9:0]  | or Y[9:0]  | )  |          |    |  |  |  |

CP processor uses digitizer or HDMI as input.
 Maximum pixel clock rate of 54 MHz.
 Maximum pixel clock rate of 170 MHz (analog digitizer).
 Maximum pixel clock rate of 165 MHz (HDMI).

#### **REGISTER MAP ARCHITECTURE**

The ADV7441A registers are controlled via a 2-wire serial ( $I^2$ C-compatible) interface. The ADV7441A has eight maps, each with a unique  $I^2$ C address. The state of the ALSB pin (Pin 13) sets Bit 2 of each register map address in Table 12.

Table 12. Register Map Addresses

| Register Map     | Default Address<br>with ALSB = Low | Default Address<br>with ALSB = High | Programmable Address | Location Where Address Can Be Programmed |
|------------------|------------------------------------|-------------------------------------|----------------------|------------------------------------------|
| User Map         | 0x40                               | 0x42                                | Not programmable     | N/A                                      |
| User Map 1       | 0x44                               | 0x46                                | Programmable         | User Map 2, Register 0xEB                |
| User Map 2       | 0x60                               | 0x62                                | Programmable         | User Map, Register 0x0E                  |
| VDP Map          | 0x48                               | 0x4A                                | Programmable         | User Map 2, Register 0xEC                |
| Reserved Map     | 0x4C                               | 0x4E                                | Programmable         | User Map 2, Register 0xEA                |
| HDMI Map         | 0x68                               | 0x6A                                | Programmable         | User Map 2, Register 0xEF                |
| Repeater KSV Map | 0x64                               | 0x66                                | Programmable         | User Map 2, Register 0xED                |
| EDID Map         | 0x6C                               | 0x6E                                | Programmable         | User Map 2, Register 0xEE                |



Figure 7. Register Map Access Through Main  $I^2C$  Port

## TYPICAL CONNECTION DIAGRAM



Figure 8. Typical Connection Diagram

#### RECOMMENDED EXTERNAL LOOP FILTER COMPONENTS

Note that the external loop filter components for the ELPF and AUDIO\_ELPF pins should be placed as close as possible to the respective pins. The recommended component values are specified in Figure 9 and Figure 10.





## AD9388A/ADV7441A EVALUATION PLATFORM

Analog Devices has developed a new evaluation platform for the AD9388A/ADV7441A decoders. The evaluation platform consists of a motherboard and two daughterboards. The motherboard features a Xilinx FPGA for digital processing and muxing functions. The motherboard also features three AD9742s (12-bit DACs) from Analog Devices. This allows the user to drive a VGA monitor with just the motherboard and front-end board.

The backend of the platform can be connected to a specially developed video output board from Analog Devices. This modular board features an ADV7341 encoder and AD9889B HDMI transmitter.

The front end of the platform consists of an EVAL-AD9388AFEZ\_x or EVAL-ADV7441AFEZ\_x board. This board feeds the digital outputs from the decoder to the FPGA on the motherboard. The EVAL-AD9388AFEZ\_x or EVAL-ADV7441AFEZ\_x board comes with one of the pin-compatible decoders shown in Table 13.

Table 13. Front-End Modular Board Details

| Front-End Modular Board Model | On-Board Decoder | HDCP License Required |
|-------------------------------|------------------|-----------------------|
| EVAL-ADV7441AFEZ_1            | ADV7441ABSTZ-170 | Yes                   |
| EVAL-ADV7441AFEZ_2            | ADV7441ABSTZ-5P  | No                    |
| EVAL-AD9388AFEZ_1             | AD9388ABSTZ-170  | Yes                   |
| EVAL-AD9388AFEZ_2             | AD9388ABSTZ-5P   | No                    |
| EVAL-AD9388AFEZ_3             | AD9388ABSTZ-A5   | Yes                   |



Figure 11. Functional Block Diagram of Evaluation Platform

## **OUTLINE DIMENSIONS**



Figure 12. 144-Lead Low Profile Quad Flat Package [LQFP] (ST-144) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| 0                                      |                   |                                               |                |
|----------------------------------------|-------------------|-----------------------------------------------|----------------|
| Model                                  | Temperature Range | Package Description                           | Package Option |
| ADV7441ABSTZ-170 <sup>1, 2</sup>       | -40°C to +85°C    | 144-Lead Low Profile Quad Flat Package [LQFP] | ST-144         |
| ADV7441ABSTZ-110 <sup>1, 2</sup>       | -40°C to +85°C    | 144-Lead Low Profile Quad Flat Package [LQFP] | ST-144         |
| ADV7441ABSTZ-5P <sup>1, 3, 4</sup>     | -40°C to +85°C    | 144-Lead Low Profile Quad Flat Package [LQFP] | ST-144         |
| EVAL- ADV7441AFEZ_1 1, 2, 5            |                   | Front End Evaluation Board                    |                |
| EVAL- ADV7441AFEZ_2 <sup>1, 4, 6</sup> |                   | Front End Evaluation Board                    |                |
|                                        |                   |                                               |                |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

<sup>&</sup>lt;sup>2</sup> This part is programmed with internal HDCP keys. Customers must have HDCP adopter status (consult Digital Content Protection, LLC for licensing requirements) to purchase any components with internal HDCP keys.

<sup>&</sup>lt;sup>3</sup> Speed grade: 5 = 170MHz. HDCP functionality: P = no HDCP functionality (pro version).

<sup>&</sup>lt;sup>4</sup> Professional version for nonHDCP encrypted applications. Purchaser is not required to be a HDCP adopter.

<sup>&</sup>lt;sup>5</sup> Front-end board for new evaluation platform; fitted with ADV7441ABSTZ-170 decoder. See the AD9388A/ADV7441A Evaluation Platform section for details on evaluation platform.

<sup>&</sup>lt;sup>6</sup> Front-end board for new evaluation platform; fitted with ADV7441ABSTZ-5P decoder. See the AD9388A/ADV7441A Evaluation Platform section for details on evaluation platform.

**NOTES** 

| Δ | Ŋ١ | 17 | 44 | 11 | Δ            |
|---|----|----|----|----|--------------|
| п | U  | •  | TT | ГІ | $\mathbf{n}$ |

**NOTES**