# CLC501 High-Speed Output Clamping Op Amp

## **General Description**

The CLC501 is a high-speed current-feedback op amp with the unique feature of output voltage clamping. This feature allows both the maximum positive (Vhigh) and negative (Vlow) output voltage levels to be established. This is useful in a number of applications in which "downstream" circuitry must be protected from overdriving input signals. Not only can this prevent damage to downstream circuitry, but can also reduce time delays since saturation is avoided. The CLC501's very fast 1ns overload/clamping recovery time is useful in applications in which information-containing signals follow overdriving signals.

Engineers designing high-resolution, subranging A/D systems have long sought an amplifier capable of meeting the demanding requirements of the residue amplifier function. Amplifiers providing the residue function must not only settle quickly, but recover from overdrive quickly, protect the second stage A/D, and provide high fidelity at relatively high gain settings. The CLC501, which excels in these areas, is the ideal design solution in this onerous application. To further support this application, the CLC501 is both characterized and tested at a gain setting of  $\pm$ 32—the most common gain setting for residue amplifier applications.

The CLC501's other features provide a quick, high-performance design solution. Since the CLC501's current feedback design requires no external compensation, designers need not spend their time designing compensation networks. The small 8-pin package and low, 180mW power consumption make the CLC501 ideal in numerous applications having small power and size budgets.

The CLC501 is available in several versions to meet a variety of requirements. A three-letter suffix determines the version:

CLC501AJP -40°C to +85°C 8-pin plastic DIP CLC501AJE -40°C to +85°C 8-pin plastic SOIC

DESC SMD number: 5962-89974

#### **Features**

- Output clamping (V<sub>high</sub> and V<sub>low</sub>)
- 1ns recovery from clamping/overdrive
- 0.05% settling in 12ns
- Characterized and guaranteed at A<sub>v</sub> = +32
- Low power, 180mW

## **Applications**

- Residue amplifier in high-accuracy, subranging A/D systems
- High-speed communications
- Output clamping applications
- Pulse amplitude modulation systems

#### Clamped Pulse Response







| CLC501 Electrical                                                                                                                                                                                                                                           | Characteristics                                                                                                    | (A <sub>V</sub> = +32,                                 | V <sub>cc</sub> = ±5V, R <sub>L</sub>                          | = 100Ω, R <sub>1</sub>                              | = <b>1.5</b> Ω, <b>V</b> <sub>H</sub> =                        | = +3V; unless                                               | specified)                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|
| PARAMETERS                                                                                                                                                                                                                                                  | CONDITIONS                                                                                                         | TYP                                                    | MAX 8                                                          | MIN RAT                                             | INGS                                                           | UNITS                                                       | SYMBOL                                                           |
| Ambient Temperature                                                                                                                                                                                                                                         | CLC501AJ                                                                                                           | +25°C                                                  | −40°C                                                          | +25°C                                               | +85°C                                                          |                                                             |                                                                  |
| FREQUENCY DOMAIN PERFO<br>-3dB bandwidth<br>-3dB bandwidth                                                                                                                                                                                                  | $V_{out}$ <5 $V_{pp}$<br>@ $A_v$ = +20, $V_{out}$ <2 $V_{pp}$                                                      | 75<br>110                                              | >60<br>>85                                                     | >60<br>>85                                          | >45<br>>55                                                     | MHz<br>MHz                                                  | SSBW<br>SS20                                                     |
| gain flatness peaking¹ peaking rolloff¹ linear phase deviation                                                                                                                                                                                              | V <sub>out</sub> <5V <sub>pp</sub><br><15MHz<br>>15MHz<br><30MHz<br>DC to 30MHz                                    | 0<br>0<br>0.2<br>0.2                                   | <0.1<br><0.2<br><1.0<br><1.0                                   | <0.1<br><0.2<br><1.0<br><1.0                        | <0.1<br><0.2<br><1.3<br><1.0                                   | dB<br>dB<br>dB                                              | GFPL<br>GFPH<br>GFR<br>LPD                                       |
| rise and fall time  settling time to ±0.05% overshoot slew rate                                                                                                                                                                                             | 2V step<br>5V step<br>2V step<br>2V step<br>2V step                                                                | 4.7<br>5.5<br>12<br>0<br>1200                          | <5.8<br><6.5<br><18<br><5<br>>800                              | <5.8<br><6.5<br><18<br><5<br>>800                   | <7.8<br><8.0<br><24<br><5<br>>700                              | ns<br>ns<br>ns<br>%<br>V/µs                                 | TRS<br>TRL<br>TSP<br>OS<br>SR                                    |
| DISTORTION AND NOISE PER<br>2nd harmonic distortion<br>3rd harmonic distortion<br>equivalent input noise <sup>2</sup><br>noise floor                                                                                                                        | 2V <sub>pp</sub> , 20MHz<br>2V <sub>pp</sub> , 20MHz<br>>1MHz                                                      | -45<br>-60                                             | <-30<br><-45<br><-156                                          | <-33<br><-50<br><-156                               | <-30<br><-50                                                   | dBc<br>dBc<br>dBm(1Hz)                                      |                                                                  |
| integrated noise  CLAMP PERFORMANCE overshoot in clamp overload recovery from clamp V <sub>io</sub> drift after recovery * clamp accuracy input bias current on V <sub>H</sub> , V <sub>L</sub> - 3dB bandwidth useful clamping range                       | 32x overdrive 32x overdrive >2x overdrive  V <sub>L</sub> , V <sub>H</sub> = 2Vpp V <sub>H</sub> or V <sub>L</sub> | 5<br>1<br>150<br>0.1<br>20<br>50                       | <35  <3 <200 <0.2 <100 <±3.0                                   | <35 <15 <3 <200 <0.2 <50 — <±3.3                    | <40  <3 <200 <0.2 <50 <±3.3                                    | μV % ns μV V μA MHz                                         | OVC<br>TSO<br>CDR<br>VOC<br>ICL<br>CBW<br>CMC                    |
| *static, DC PERFORMANCE *input offset voltage average temperature coefficier *input bias current average temperature coefficier *input bias current average temperature coefficier power supply rejection ratio common mode rejection ratio *supply current | non-inverting<br>nt<br>inverting                                                                                   | 1.5<br>10<br>10<br>100<br>100<br>100<br>70<br>70<br>18 | <4.6<br><20<br><37<br><150<br><46<br><200<br>>55<br>>55<br><25 | <3.0<br><br><25<br><br><30<br><br>>60<br>>60<br><24 | <5.0<br><20<br><35<br><100<br><40<br><100<br>>60<br>>60<br><24 | mV<br>μV/°C<br>μA<br>nA/°C<br>μA<br>nA/°C<br>dB<br>dB<br>mA | VIO<br>DVIO<br>IBN<br>DIBN<br>IBI<br>DIBI<br>PSRR<br>CMRR<br>ICC |
| MISCELLANEOUS PERFORM non-inverting input  output impedance common mode input range output voltage range output current                                                                                                                                     | ANCE resistance capacitance at DC  no load -40°C to +85°C -55°C to +125°C                                          | 150<br>4<br>0.2<br>3.0<br>±3.5V<br>±60                 | >50<br><7<br><0.3<br>>2.0<br>>±3.0<br>>±35<br>>±30             | >100<br><7<br><0.3<br>>2.5<br>>±3.2<br>>±50<br>>±50 | >100<br><7<br><0.3<br>>2.5<br>>±3.2<br>>±50<br>>±50            | kΩ<br>pF<br>Ω<br>V<br>V<br>mA<br>mA                         | RIN<br>CIN<br>RO<br>CMIR<br>VO<br>IO                             |

Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters.

# exponential dots and the state of the state

**Absolute Maximum Ratings** 

maintained if I<sub>out</sub> does not exceed... common mode input voltage junction temperature operating temperature range

storage temperature range lead solder duration (+ 300°C)
ESD rating (human body model)

±V<sub>cc</sub> + 150°C - 40°C to + 85°C - 65°C to + 150°C 10 sec <1000V

# Miscellaneous Ratings

recommended gain range: + 7 to + 50, -1 to -50

NOTES:

J 100% tested at + 25°C, sample at + 85°C.

# Package Thermal Resistance

| Package | $\theta_{JC}$ | $\theta_{JA}$ |  |  |  |
|---------|---------------|---------------|--|--|--|
| AJP     | 70°C/W        | 125°C/W       |  |  |  |
| AJE     | 65°C/W        | 145°C/W       |  |  |  |
| CERDIP  | 45°C/W        | 135°C/W       |  |  |  |

V<sub>cc</sub>

## Typical Performance Characteristics ( $T_A = 25^\circ$ , $A_V = +32$ , $V_{CC} = \pm 5V$ , $R_L = 100\Omega$ , $R_f = 1.5\Omega$ , $V_H = +3V$ , $V_L = -3V$ )





Figure 1: recommended non-inverting gain circuit

Figure 2: recommended inverting gain circuit

Figure 3: recommended clamp biasing for clamp levels of + 1V and -2V

#### **Clamp Operation**

The maximum positive or negative excursion of the output voltage is determined by voltages applied to the clamping pins,  $V_{\text{H}}$  and  $V_{\text{L}}$ .  $V_{\text{H}}$  determines the positive clamping level;  $V_{\text{L}}$  determines the negative level. For example, if  $V_{\text{H}}$  is set at +2V and  $V_{\text{L}}$  is set at -0.5V the output voltage is restricted within this -0.5V to +2V range. When the output voltage tries to exceed this level, the amplifier goes into "clamp mode" and the output voltage limits at the clamp voltage.

### **Clamp Accuracy and Amplifier Linearity**

Ideally, the clamped output voltage and the clamp voltage should be identical. In practice, however, there are two sources of clamp inaccuracy: the inherent clamp accuracy (which is shown in the specification page) and resistor divider action of open-loop output resistance of  $10\Omega$  and the load resistor. Or, in equation form,

$$\label{eq:Vout, clamp} V_{\text{out, clamp}} \, = \, (V_{\text{H or L}} \, \pm 200 \text{mV}) \, \, \frac{R_{\text{L}}}{R_{\text{L}} \, + \, 10 \Omega}.$$

When setting the clamp voltages, the designer should also recognize that within about 200mV of the clamp voltage, amplifier linearity begins to deteriorate. (See plot on previous page.)

#### Biasing VH and VL

Each of the clamping pins is buffered internally so simple resistive voltage divider circuits work well in providing the clamp voltages (see Figure 3). The  $100\Omega$  isolating resistor ensures stability when the clamp pin is connected to  $V_{\rm cc}$  or when the clamp pin is driven by an external signal source; in other situations, such as the one described in Figure 3, the isolating resistor is not necessary.

 $V_H$  should be biased more positively than  $V_L$ .  $V_H$  may be biased below 0V; however, with this biasing, the output voltage will actually clamp at 0V unless a simple pull down circuit is added to the op amp output. (When clamped against  $V_H$ , the output cannot sink current.) An analogous situation and design solution exists for  $V_L$  when it is biased above 0V, but in this case, a pull up circuit is used to *source* current when the amplifier is clamped against  $V_L$ .

The clamps, which have a bandwidth of about 50MHz, may be driven by a high-frequency signal source. This allows the clamping level to be modulated, which is useful in many applications such as pulse amplitude modulation. The source resistance of the signal source should be less than  $500\Omega$  to ensure stability.

## Clamp-Mode Dynamics

As can be seen in the clamped pulse response plot on the previous page, clamping is virtually instantaneous. Note, however, that there can be a small amount of overshoot, as indicated on the specification page. The output voltage stays at the clamp voltage level as long as the product of the input voltage and the gain setting exceeds the clamp voltage. When the input voltage decreases, it will eventually reach a point where it is no longer trying to drive the output voltage above the clamp voltage. When this occurs, there is typically a 1ns "overload recovery from clamp," which is the time it takes for the op amp to resume linear operation. The normal op amp parameters, such as the rise time, apply when the op amp is in linear operation.

When the op amp is in clamp mode for more than about 100ns, a small thermal tail can be detected in the settling performance. This tail, which has a maximum value of  $200\mu V$  referred to the input, is proportional to the amount of time spent in clamp mode. In most

applications, this will have only a minor effect. For example, in a system with a 100ns overdrive occurring with a duty cycle of 10%, the input-referred tail is  $20\mu V$  which is only 0.001% of a 2V signal.

#### **DC Accuracy and Noise**

Since the two inputs for the CLC501 are quite dissimilar, the noise and offset error performance differs somewhat from that of a standard differential input amplifier. Specifically, the inverting input current noise is much larger than the non-inverting current noise. Also the two input bias currents are physically unrelated rendering bias current cancellation through matching of the inverting and non-inverting pin resistors ineffective.

In Equation 3, the output offset is the algebraic sum of the equivalent input voltage and current sources that influence DC operation. Output noise is determined similarly except that a root-sum-of-squares replaces the algebraic sum.  $R_{\text{s}}$  is the non-inverting pin resistance.

Output Offset 
$$V_o = \pm IBN \times R_s (1 + R_f/R_g) \pm VIO (1 + R_f/R_g) \pm IBI \times R_f$$
 Eq. (3)

#### **PSRR and CMRR**

The PSRR and CMRR performance plots on the previous page show performance for a circuit set at a gain of  $\pm 32$  and a source resistance of  $0\Omega.$  In current feedback op amps, common mode and power supply variations manifest themselves in changes in the op amp's bias currents (IBI for the inverting input and IBN for the non-inverting input) and in the offset voltage (VIO). At DC, these values are:

CMRR: 
$$\frac{\Delta VIO}{\Delta V_{cm}} = 130 \mu V/V$$
 PSRR:  $\frac{\Delta VIO}{\Delta V_{cc}} = 180 \mu V/V$   $\frac{\Delta IBN}{\Delta V_{cm}} = 6 \mu A/V$   $\frac{\Delta IBI}{\Delta V_{cm}} = 2 \mu A/V$   $\frac{\Delta IBI}{\Delta V_{cc}} = 3 \mu A/V$ 

The total effect, as referenced to the input, is given by the following:

$$\begin{split} \text{PSRR:} &= -20 \text{ log } \left[ \frac{\Delta \text{VIO}}{\Delta \text{V}_{cc}} + \frac{\Delta \text{IBN}}{\Delta \text{V}_{cc}} \; \text{R}_{s} + \frac{\Delta \text{IBI}}{\Delta \text{V}_{cc}} \; \text{R}_{eq} \; \right] \\ \text{CMRR} &= -20 \text{ log } \left[ \frac{\Delta \text{VIO}}{\Delta \text{V}_{cm}} + \frac{\Delta \text{IBN}}{\Delta \text{V}_{cm}} \; \text{R}_{s} + \frac{\Delta \text{IBI}}{\Delta \text{V}_{cm}} \; \text{R}_{eq} \; \right] \end{split}$$

Where  $R_s$  is the equivalent resistance seen by the non-inverting input and  $R_{eq}$  is the equivalent resistance of  $R_g$  in parallel with  $R_f$ .

#### **Printed Circuit Layout**

As with any high frequency device, a good PCB layout will enhance performance. Ground plane construction and good power supply bypassing close to the package are critical to achieving full performance. In the non-inverting configuration, the amplifier is sensitive to stray capacitance to ground at the inverting input. Hence, the inverting node connections should be small with minimal coupling to the ground plane. Shunt capacitance across the feedback resistor should not be used to compensate for this effect.

Evaluation PC boards (part number CLC730013 for through-hole and CLC730027 for SOIC) for the CLC501 are availble.

This page intentionally left blank.

### **Customer Design Applications Support**

National Semiconductor is committed to design excellence. For sales, literature and technical support, call the National Semiconductor Customer Response Group at **1-800-272-9959** or fax **1-800-737-7018**.

#### Life Support Policy

National's products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of National Semiconductor Corporation. As used herein:

- 1. Life support devices or systems are devices or systems which, a) are intended for surgical implant into the body, or b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



# National Semiconductor Corporation

1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

#### National Semiconductor Europe

Fax: (+49) 0-180-530 85 86 E-mail: europe.support.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Francais Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

#### National Semiconductor Hong Kong Ltd.

2501 Miramar Tower 1-23 Kimberley Road Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600

Fax: (852) 2736-9960

National Semiconductor Japan Ltd.

Tel: 81-043-299-2309 Fax: 81-043-299-2408

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.