

# Comlinear CLC561 Wideband, Low Distortion DriveR-Amps

#### **General Description**

The CLC561 is a wideband dc coupled, amplifier that combines high output drive and low distortion. At an output of +24dBm (10V $_{pp}$  into 50 $\Omega$ ), the -3dB bandwidth is 150MHz. As illustrated in the table below, distortion performance remains excellent even when amplifying high-frequency signals to high output power levels.

#### **Typical Distortion Performance**

| Output | 20MHz       |             | 501  | ИHz  | 100MHz      |             |  |
|--------|-------------|-------------|------|------|-------------|-------------|--|
| Power  | 2nd         | 3rd         | 2nd  | 3rd  | 2nd         | 3rd         |  |
| 10dBm  | <b>– 59</b> | - 62        | - 52 | - 60 | - 35        | <b>- 49</b> |  |
| 18dBm  | - 52        | <b>– 48</b> | - 45 | - 46 | - 30        | - 36        |  |
| 24dBm  | - 50        | <b>– 41</b> | - 36 | - 32 | <b>- 40</b> | - 30        |  |

With the output current internally limited to 250mA, the CLC561 is fully protected against shorts to ground and can, with the addition of a series limiting resistor at the output, withstand shorts to the  $\pm 15V$  supplies.

The CLC561 has been designed for maximum flexibility in a wide variety of demanding applications. The two resistors comprising the feedback network set both the gain and the output impedance, without requiring the series backmatch resistor needed by most op amps. This allows driving into a matched load without dropping half the voltage swing through a series matching resistor. External compensation allows user adjustment of the frequency response. The CLC561 is specified for both maximally flat frequency response and 0% pulse overshoot compensations.

The combination of wide bandwidth, high output power, and low distortion, coupled with gain, output impedance and frequency response flexibility, makes the CLC561 ideal for waveform generator applications. Excellent stability driving capacitive loads yields superior performance driving ADC's, long transmission lines, and SAW devices. A companion part, the CLC560, offers superior pulse fidelity for high accuracy dc coupled applications.

The CLC561 is constructed using thin film resistor/bipolar transistor technology, and is available in the following versions:

CLC561AI -25°C to +85°C 24-pin CLC561A8C -55°C to +85°C 24-pin plastic SOIC Contact factory for other packages and DESC SMD number.

# Pinout Volumeration Volumeration

#### **Features**

- 150MHz bandwidth at +24dBm output
- Low distortion (2nd/3rd:
  - -59/-62dBc @ 20MHz and 10dBm)
- Output short circuit protection
- -43dB feedthrough at 30MHz
- User-definable output impedance, gain, and compression
- Internal current limiting

#### **Applications**

- Output amplification
- Arbitrary waveform generation
- ATE systems
- Cable/line driving
- Function generators
- SAW drivers
- Flash A/D driving and testing





# Electrical Characteristics (A<sub>V</sub>= +10, V<sub>CC</sub>= +15V, R<sub>f</sub>=410 $\Omega$ , R<sub>g</sub>=40 $\Omega$ , R<sub>O</sub>=50 $\Omega$ , R<sub>L</sub>=50 $\Omega$ )

#### NOTES TO THE ELECTRICAL SPECIFICATIONS

The electrical characteristics shown here apply to the specific test conditions shown above (see also Figure 1 in description of operation). The CLC561 provides an equivalent, non-zero, output impedance determined by the external resistors. The signal gain to the load is therefore load dependent. The signal gain shown above ( $A_V = +10$ ) is the no load gain. The actual gain to the matching 50 ohm load used in these specifications is half of this (+5).

The CLC561 requires an external compensation capacitor. Unless otherwise noted, this has been set to 10.5pF for the frequency domain specifications (yielding a maximally flat frequency response) and 12.5pF for the time domain specifications (yielding a 0% small signal pulse overshoot response).

Parameters preceded by an \* are the final electrical test parameters and are 100% tested at 25°C on all versions. The A8C (military) grade part is also 100% tested at -55°C and 125°C case temperature.

| PARAMETER CC                                              | CONDITIONS                                                                                                                                                                               |              | MAX & MIN RATINGS |              |               | UNITS      | SYMBOL         |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------|--------------|---------------|------------|----------------|
| Case Temperature CL                                       | CLC561A8                                                                                                                                                                                 |              | −55°C             | +25°C        | +125°C        |            |                |
| Case Temperature CLC561AI                                 |                                                                                                                                                                                          | +25°C        | −25°C             | +25°C        | + 85°C        |            |                |
| FREQUENCY DOMAIN (Maximally F                             |                                                                                                                                                                                          |              |                   |              |               |            |                |
| *maximally flat compensation $V_{out} < 2V_{ex} (+10dBm)$ |                                                                                                                                                                                          | 215          | >175              | >185         | >175          | MHz        | SSBW           |
| 0% overshoot compensation $V_{OUT} < 2V_{pp} (+10dBm)$    |                                                                                                                                                                                          | 210<br>150   | >170              | >180         | >170          | MHz        |                |
| large signal bandwidth V <sub>OUT</sub> <                 | 0% overshoot compensation V <sub>OUT</sub> <2V <sub>pp</sub> (+10dBm) large signal bandwidth V <sub>OUT</sub> <10V <sub>pp</sub> (+24dBm) (see Frequency Response vs. Output Power plot) |              | >145              | >135         | >120          | MHz        | FPBW           |
| gain flatness V <sub>OUT</sub>                            |                                                                                                                                                                                          |              |                   |              |               |            |                |
| * peaking                                                 | (+ 10dBm) (<br>0.1 - 50MHz                                                                                                                                                               | 0            | <0.50             | <0.40        | <0.50         | dB         | GFPL           |
| * peaking                                                 | >50MHz                                                                                                                                                                                   | ll ŏ l       | < 1.75            | <0.75        | <1.00         | dB         | GFPH           |
| * roll off                                                | at 100MHz                                                                                                                                                                                | 0.1          | <1.00             | < 0.75       | <1.00         | dB         | GFR            |
| group delay                                               | to 100MHz                                                                                                                                                                                | 2.9          |                   | _            |               | ns         | GD             |
| linear phase deviation                                    | to 100MHz                                                                                                                                                                                | 0.6          | <1.7              | <1.2         | <1.7          | ۰          | LPD            |
| return loss (see discussion of R <sub>x</sub> )           | to 100MHz                                                                                                                                                                                | _15          | <-11              | <-11         | <-11          | dB         | RL             |
| DISTORTION (Maximally Flat Compens                        | DISTORTION (Maximally Flat Compensation)                                                                                                                                                 |              |                   |              |               |            |                |
| 2nd harmonic distortion                                   | ŕ                                                                                                                                                                                        |              |                   |              |               |            |                |
| *24dBm (10V <sub>pp</sub> ):                              | 20MHz                                                                                                                                                                                    | -50          | <-38              | <-40         | <-38          | dBc        | HD2HL          |
| *                                                         | 50MHz                                                                                                                                                                                    | -36          | <-29              | <-29         | <-22          | dBc        | HD2HM          |
|                                                           | 100MHz                                                                                                                                                                                   | -40          | <-25              | <-25         | <-25          | dBc        | HD2HH          |
| *18dBm (5V <sub>pp</sub> ):                               | 20MHz                                                                                                                                                                                    | -52          | <-42              | <-44         | <-42          | dBc        | HD2ML          |
| * *                                                       | 50MHz                                                                                                                                                                                    | -45          | <-30              | <-35         | <-30          | dBc        | HD2MM          |
|                                                           | 100MHz                                                                                                                                                                                   | -30          | <-22              | <-25         | <-25<br><-48  | dBc<br>dBc | HD2MH<br>HD2LL |
| *10dBm (2V <sub>pp</sub> ):                               | 20MHz<br>50MHz                                                                                                                                                                           | −59<br>−52   | <-48<br><-36      | <-52<br><-40 | <-48<br> <-40 | dBc        | HD2LL<br>HD2LM |
| *                                                         | 100MHz                                                                                                                                                                                   | -32<br>  -35 | <-27              | <-28         | <-28          | dBc        | HD2LM          |
| 3rd harmonic distortion                                   | 100111112                                                                                                                                                                                |              | ` ' ' '           | ` 20         |               | l apc      | IIDZEII        |
| *24dBm (10V <sub>pp</sub> ):                              | 20MHz                                                                                                                                                                                    | _41          | <-34              | <-34         | <-30          | dBc        | HD3HL          |
| *                                                         | 50MHz                                                                                                                                                                                    | -32          | <-26              | <-26         | <-21          | dBc        | HD3HM          |
|                                                           | 100MHz                                                                                                                                                                                   | -30          | <-24              | <-24         | <-24          | dBc        | HD3HH          |
| *18dBm (5V <sub>pp</sub> ):                               | 20MHz                                                                                                                                                                                    | <b>  48</b>  | <-40              | <-44         | <-44          | dBc        | HD3ML          |
| *                                                         | 50MHz                                                                                                                                                                                    | -46          | <-37              | <-37         | <-35          | dBc        | HD3MM          |
|                                                           | 100MHz                                                                                                                                                                                   | -36          | <-30              | <-30         | <-30          | dBc        | HD3MH          |
| *10dBm (2V <sub>pp</sub> ):                               | 20MHz                                                                                                                                                                                    | -62          | <-54              | <-57         | <-57          | dBc        | HD3LL          |
| *                                                         | 50MHz                                                                                                                                                                                    | -60          | <-49              | <-52         | <-49          | dBc        | HD3LM          |
| O topo Ord order                                          | 100MHz                                                                                                                                                                                   | <b>-49</b>   | <-45              | <-45         | <-45          | dBc        | HD3LH          |
| 2-tone 3rd order<br>intermod intercept <sup>1</sup>       | 20MHz                                                                                                                                                                                    | 38           | >36               | >36          | >36           | dBm        | IM3L           |
| пленной плетсерт                                          | 50MHz                                                                                                                                                                                    | 35           |                   | >30          | >30           | dBm        | IM3M           |
|                                                           | 100MHz                                                                                                                                                                                   | 29           | >27               | >27          | >23           | dBm        | IM3H           |
|                                                           | 100111112                                                                                                                                                                                | -            | ´ <del>- '</del>  |              |               | ] ""       |                |

Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters.

# $\begin{array}{l} \textbf{Electrical} \ \textbf{Characteristics} \ (A_V = +10, \ V_{CC} = -15V, \ R_f = 410\Omega, \ R_g = 40\Omega, \ R_O = 50\Omega, \ R_L = 50\Omega) \end{array}$

| PARAMETER                                                                                                                                                                                                       | CONDITIONS                                                                       | TYP                                                         | MAX                                                       | & MIN RA                                          | TINGS                                                     | UNITS                                                                 | SYMBOL                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------|
| Case Temperature                                                                                                                                                                                                | CLC561A8                                                                         | +25℃                                                        | _55 <b>°</b> C                                            | +25°C                                             | +125℃                                                     |                                                                       |                                                          |
| Case Temperature                                                                                                                                                                                                | CLC561AI                                                                         | +25℃                                                        | −25°C                                                     | +25°C                                             | + 85°C                                                    |                                                                       |                                                          |
| rise and fall time 2V step 10V step settling time to 0.5% (time<1 µ long term thermal tail (time>1 µ slew rate overshoot maximally flat compensation                                                            | us) 5V step<br>μs) 5V step<br>10V <sub>pp</sub> , 175MHz<br>2V step<br>on        | 1.5<br>2.4<br>7<br>1.5<br>3300<br>5<br>0                    | <2.0<br><2.8<br><12<br><2.0<br>>3000<br><13<br><5         | <1.9<br><2.8<br><12<br><2.0<br>>2900<br><10<br><3 | <2.0 <3.4 <15 <2.0 >2500 <13 <5                           | ns<br>ns<br>ns<br>%<br>V/µs<br>%                                      | TRS TRL TS SE SR OSMF OSZO                               |
| equivalent input noise voltage inverting current non-inverting current noise floor integrated noise noise figure                                                                                                | >100KHz<br>>100KHz<br>>100KHz<br>>100KHz<br>>100KHz<br>1kHz to 200MHz<br>>100KHz | 2.1<br>34<br>2.8<br>-159<br>35<br>15                        | <2.5<br><40<br><4.5<br><-157<br><45<br><17                | <2.5<br><40<br><4.5<br><-157<br><45<br><17        | <2.5<br><45<br><5.0<br><-157<br><45<br><17                | $nV/\sqrt{Hz}$ $pA/\sqrt{Hz}$ $pA/\sqrt{Hz}$ $dBm/(1Hz)$ $\mu V$ $dB$ | VN<br>ICN<br>NCN<br>SNF<br>INV<br>NF                     |
| *input offset voltage average temperature coeff *non-inverting bias current average temperature coeff *inverting bias current average temperature coeff *power supply rejection ratio ( *supply current         | ficient                                                                          | 2.0<br>35<br>5.0<br>20<br>10.0<br>100<br>57<br>50           | <14.0<br><100<br><35<br><175<br><50<br><200<br>>54<br><60 | <5.0<br><br><20<br><br><30<br><br>>54<br><60      | <15.0<br><100<br><20<br><100<br><50<br><200<br>>52<br><65 | mV<br>μV/°C<br>μΑ<br>nA/°C<br>μΑ<br>nA/°C<br>dB<br>mA                 | VIO<br>DVIO<br>IBN<br>DIBN<br>IBI<br>DIBI<br>PSRR<br>ICC |
| open loop current gain average temperature coef inverting input resistance average temperature coef non-inverting input resistanc non-inverting input capacitar output voltage range @ 150 output current limit | (±5% tolerance)<br>ficient<br>e<br>nce to 100MHz                                 | 10.0<br>+0.02<br>14.0<br>+.02<br>700<br>2.7<br>±10.5<br>210 |                                                           | <br><br>>400<br><3.5<br>>±10.0<br><250            |                                                           | mA/mA<br>%/°C<br>Ω<br>Ω/°C<br>KΩ<br>pF<br>V<br>mA                     | G<br>DG<br>RIN<br>DRIN<br>RNI<br>CNI<br>VO<br>OCL        |

# **Absolute Maximum Ratings**

# **Recommended Operating Conditions**

#### NOTES:

1. Test tones are set  $\pm 100$ kHz of indicated frequency.

### Typical Performance Characteristics (T<sub>A</sub> = 25° C. Circuit of Figure 1 unless otherwise specified)



# Typical Performance Characteristics (T<sub>A</sub> = 25° C. Circuit of Figure 1 unless otherwise specified)



#### **SUMMARY DESIGN EQUATIONS AND DEFINITIONS**

$$\begin{split} R_f &= (G+1)\,R_o - A_V\,R_i & R_f - \, \text{Feedback resistor} \\ R_g &= \frac{R_f - R_o}{A_v - 1} & R_g - \, \text{Gain setting resistor} \\ \end{split}$$

$$C_{x} = \frac{1}{\frac{R_{o}}{300 \left(1 - \frac{2}{R_{g}}\right)}} - .08$$

$$C_{x} - \text{External compensation capacitor from output to pin 19}$$

$$(\text{in pF})$$

#### Where:

R<sub>o</sub> - Desired equivalent output impedance

A<sub>v</sub> - Non-inverting input to output voltage gain with no load

G - Internal current gain from inverting input to output = 10 ± 1%

 $R_i$  – Internal inverting input impedance =  $14\Omega \pm 5\%$ 

and

 $R_s - Non-inverting input termination$ 

resistor

R<sub>L</sub> - Load Resistor

A<sub>L</sub> – Voltage gain from non-inverting input to load resistor

#### **CLC561 Description of Operation**

Looking at the circuit of Figure 1 (the topology and resistor values used in setting the data sheet specifications), the CLC561 appears to bear a strong external resemblance to a classical op amp. As shown in the simplified block diagram of Figure 2, however, it differs in several key areas. Principally, the error signal is a current into the inverting input (current feedback) and the forward gain from this current to the output is relatively low, but very well controlled, current gain. The CLC561 has been intentionally designed to have a low internal gain and a current mode output in order that an equivalent output impedance can be achieved without the series matching resistor more commonly required of low output impedance op amps. Many of the benefits of a high loop gain have, however, been retained through a very careful control of the CLC561's internal characteristics.

The feedback and gain setting resistors determine both the output impedance and the gain.  $R_f$  predominately sets the output impedance  $(R_o)$ , while  $R_g$  predominately determines the no load gain  $(A_v)$ . Solving for the required  $R_f$  and  $R_g$ , given a desired  $R_o$  and  $A_v$ , yields the design equations shown below. Conversely, given an  $R_f$  and  $R_g$ , the performance equations show that both  $R_f$  and  $R_g$  play a part in setting  $R_o$  and  $A_v$ . Independent  $R_o$  and  $A_v$  adjustment would be possible if the inverting input impedance

 $(R_i)$  were 0 but, with  $R_i = 14\Omega$  as shown in the specification listing, independent gain and output impedance setting is not directly possible.



Figure 1: Test Circuit

#### **Design Equations**

$$R_f = (G+1)R_o - A_VR_i$$

$$R_g = \frac{R_f - R_o}{A_v - 1}$$

Where:

G≡forward current gain (=10) R<sub>i</sub>≡inverting node input

**Performance Equations** 

 $c_p = \frac{R_f + R_i \left(1 + \frac{R_f}{R_g}\right)}{G + 1 + \frac{R_i}{R_g}} \quad \begin{array}{c} \text{resistance } (= 14\Omega) \\ R_o \equiv \text{desired output} \\ \text{impedance} \\ A_v \equiv \text{desired non-inverting} \\ \text{voltage gain with no load} \end{array}$ 

$$A_v = 1 + \frac{R_f}{R_g} \left[ \frac{G - \frac{R_i}{R_f}}{G + 1 + \frac{R_i}{R_g}} \right]$$

#### **Simplified Circuit Description**

Looking at the CLC561's simplified schematic in Figure 2, the amplifier's operation may be described. Going from the non-inverting input at pin 8 to the inverting input at pin 18, transistors Q1 - Q4 act as an open loop unity gain buffer forcing the inverting node voltage to follow the non-inverting voltage input.

Transistors Q3 and Q4 also act as a low impedance ( $14\Omega$  looking into pin 18) path for the feedback error current. This current, ( $i_{err}$ ), flows through those transistors into a very well defined current mirror having a gain of 10 from this error current to the output. The current mirror outputs act as the amplifier output.

The input stage bias currents are supply voltage independent. Since these set the bias level for the whole part, relatively constant performance over supply voltage is achieved. A current sense in the error current leg of the 10X current mirror feeds back to the bias current setup providing a current shutdown feature when the output current approaches 250mA.



Figure 2: Simplified Circuit Diagram

#### **Developing the Performance Equations**

The CLC561 is intended to provide both a controllable voltage gain from input to output as well as a controllable output impedance. It is best to treat these two operations separately with no load in place. Then, with the no-load gain and output impedance determined, the gain to the load will simply be the no-load gain attenuated by the voltage divider formed by the load and the equivalent output impedance.

Figure 3 steps through the output impedance development using an equivalent model of Figure 2. Offering an equivalent, non-zero, output impedance into a matched load allows the CLC561 to operate at lower internal voltage swings for a given desired swing at the load. This allows higher voltage swings to be delivered at the load for a given power supply voltage at lower distortion levels than an equivalent op amp needing to generate twice the voltage swing actually desired at the matched load. This improved distortion is specified and tested over a wide range as shown in the specification listing.



Get both  $V_o$  and  $I_o$  into terms of just the error current,  $i_{err}$ , using

$$\begin{aligned} V &= i_{err} \; R_i \; \text{and} \\ i_f &= i_{err} + \frac{V^-}{R_g} = i_{err} \left( 1 + \frac{R_i}{R_g} \right) \\ V_o &= V^- + i_f R_f = i_{err} \left[ R_i + R_f \left( 1 + \frac{R_i}{R_g} \right) \right] \\ V_o &= i_{err} \left[ R_f + R_i \left( 1 + \frac{R_f}{R_g} \right) \right] \end{aligned}$$

and

$$I_o = Gi_{err} + i_f = i_{err} G + 1 + \frac{R_i}{R_g}$$

then

$$R_{o} = \frac{V_{o}}{I_{o}} = \frac{R_{f} + R_{i} \left(1 + \frac{R_{f}}{R_{g}}\right)}{G_{i} + 1 + \frac{R_{i}}{R_{o}}}$$

note that 
$$R_o = \frac{R_f}{G+1}$$
  
 $R_i = 0$ 

Figure 3: Output Impedance Derivation

Note that the  $R_o$  expression simplifies considerably if  $R_i = 0$ . Also note that if the forward current gain were to go to infinity, the output impedance would go to 0. This would be the normal op amp topology with a very high internal gain. The CLC561 achieves a non-zero  $R_o$  by setting the internal forward gain to be a low, well controlled, value.

#### **Developing the No-Load Gain Expression**

Taking the output impedance expression as one constraint setting the external resistor values, we now need to develop the no-load voltage gain expression from the non-inverting input to the output as the other constraint. Figure 4 shows the derivation of the no load gain.



No load gain 
$$A_v {\equiv} \frac{V_o}{V_i}$$

Recognize that [taking V, positive]

$$V_o = V^- + Gi_{err} R_f$$

Solving for V- from two directions

$$V^- = V_i - i_{err} R_i = (G+1) i_{err} R_g$$

solving for ierr from this

$$i_{err} = \frac{V_i}{(G+1) R_q + R_i}$$

$$V^- = V_i - \frac{V_i R_i}{(G+1) R_g + R_i}$$

and, substituting for  $V^-$  and  $i_{err}$  in the original  $V_o$  expression

$$V_o = V_i - \frac{V_i R_i}{(G+1) R_g + R_i} + \frac{GR_f V_i}{(G+1) R_g + R_i}$$

which simplifies to

$$V_o = V_i \left[ 1 + \frac{GR_f - R_i}{(G+1) R_o + R_i} \right]$$

pulling an  $\frac{R_f}{R_r}$  out of the fraction

$$A_{v} \equiv \frac{V_{o}}{V_{i}} = 1 + \frac{R_{f}}{R_{g}} \left[ \frac{G - \frac{R_{i}}{R_{f}}}{G + 1 + \frac{R_{i}}{R_{g}}} \right]$$

note that 
$$A_v = 1 + \frac{R_f}{R_g} \left( \frac{G}{G+1} \right)$$
  
 $R_i = 0$ 

#### Figure 4: Voltage Gain Derivation

Note again that if  $R_i = 0$  this expression would simplify considerably. Also, if G were very large the voltage gain expression would reduce to the familiar noninverting op amp gain equation. These two performance equations, shown below, provide a means to derive the design equations for R<sub>f</sub> and R<sub>g</sub> given a desired no load gain and output impedance. The details of that derivation may be found in Application Note OA-10.

#### **Performance Equations**

$$R_{o} = \frac{R_{f} + R_{i} \left(1 + \frac{R_{f}}{R_{g}}\right)}{G + 1 + \frac{R_{i}}{R_{o}}} \qquad R_{f} = (G + 1) R_{o} - A_{v} R_{i}$$

$$R_{g} = \frac{R_{f} - R_{o}}{A_{v} - 1}$$

$$R_f = (G+1) R_o - A_v R_o$$
  
 $R_g = \frac{R_f - R_o}{A_v - 1}$ 

**Design Equations** 

$$A_v = 1 + \frac{R_f}{R_g} \left[ \frac{G - R_i/R_f}{G + 1 + R_i/R_g} \right]$$

#### **Equivalent Model**

Given that the physical feedback and gain setting resistors have been determined in accordance with the design equations shown above, an equivalent model may be created for the gain to the load where the amplifier block is taken as a standard op amp. Figure 5 shows this analysis model and the resulting gain equation to the load.



$$\frac{V_o}{V_i} = \left(1 + \frac{R_f - R_o}{R_g}\right) \frac{R_L}{R_L + R_o}$$

Substituting in for R<sub>f</sub> and R<sub>a</sub> with their design equation

$$\frac{V_o}{V_i} = A_v \frac{R_L}{R_L + R_o} = A_L$$
 (gain to load)

Figure 5: Equivalent Model

This model is used to generate the DC error and noise performance equations. As with any equivalent model, the primary intent is to match the external terminal characteristics recognizing that the model distorts the internal currents and voltages. In this case, the model would incorrectly predict the output pin voltage swing for a given swing at the load. But it does provide a simplified means of getting to the external terminal characteristics.

#### External Compensation Capacitor (C<sub>x</sub>)

As shown in the test circuit of Figure 1, the CLC561 requires an external compensation capacitor from the output to pin 19. The recommended values described here assume that a maximally flat frequency response into a matched load is desired. The required C<sub>x</sub> varies widely with the desired value of output impedance and to a lesser degree on the desired gain. Note from Figure 2, the simplified internal schematic, that the actual total compensation (Ct) is the series combination of Cx and the internal 10pF from pin 19 to the compensation nodes. The total compensation (C<sub>t</sub>) is developed in two steps as shown below.

$$C_1 = \frac{300}{R_o} \left( 1 - \frac{2.0}{R_g} \right) \text{ pF intermediate equation}$$

$$C_t = \frac{C_1}{1 + (.02) C_1} \text{ pF total compensation}$$

With this total value derived, the required external  $C_{\rm x}$  is developed by backing out the effect of the internal 10pF. This, and an expression for the external  $C_{\rm x}$  without the intermediate steps are shown below.

$$\begin{split} C_{x} &= \frac{10 \ C_{t}}{10 - C_{t}} \\ or \\ C_{x} &= \frac{1}{\frac{R_{o}}{300 \ \left(1 - \frac{2}{R_{g}}\right)}} - .08} \ pF \end{split}$$

The plot of Figure 6 shows the required  $C_x$  vs. gain for several desired output impedances using the equations shown above. Note that for lower  $R_o$ 's,  $C_x$  can get very large. But, since the total compensation is actually the series combination of  $C_x$  and 10pF, going to very high  $C_x$ 's is increasingly ineffective as the total compensation is only slightly changed. This, in part, sets the lower limits on allowable  $R_o$ .



Figure 6: External Compensation Capacitance (C<sub>x</sub>)

A 0% small signal overshoot response can be achieved by increasing  $C_{\rm x}$  slightly from the maximally flat value. Note that this applies only for small signals due to slew rate effects coming into play for large, fast edge rates.

Beyond the nominal compensation values developed thus far, this external  $C_{\rm x}$  provides a very flexible means for tailoring the frequency response under a wide variety of gain and loading conditions. It is oftentimes useful to use a small adjustable cap in development to determine a  $C_{\rm x}$  suitable to the application, then fixing that value for production. An excellent 5pF to 20pF trimmer cap for this is a Sprague-Goodman part #GKX20000.

When the CLC561 is used to drive a capacitive load, such as an ADC or SAW device, the load will act to compensate the response along with  $C_x$ . Generally, considerably lower  $C_x$  values are required than the earlier development would indicate. This is advantageous in that a low  $R_o$  would be desired to drive a capacitive load which, without the compensating effect of load itself, would otherwise require very large  $C_x$  values.

#### Gain and Output Impedance Range

Figure 7 shows a plot of the recommended gain and output impedances for the CLC561. Operation outside of this region is certainly possible with some degradation in performance. Several factors contribute to set this range. At very low output impedances, the required value of feedback resistor becomes so low as to excessively load the output causing a rapid degradation in distortion. The maximum  $R_o$  was set somewhat arbitrarily at  $200\Omega$ . This allows the CLC561 to drive into a 2:1 step down transformer matching to a  $50\Omega$  load. (This offers some advantages from a distortion standpoint. See Application Note OA-10 for details.)



Figure 7:
Recommended Gain and Output Impedance Range

For a given  $R_o$ , the minimum gain shown in Figure 7 has been set to keep the equivalent input noise voltage less than  $4\text{nV}/\sqrt{\text{Hz}}.$  Generally, the equivalent input noise voltage decreases with higher signal gains. The high gain limit has been set by targeting a minimum  $R_g$  of  $10\Omega$  or a minimum  $R_f$  of  $100\Omega.$ 

**Amplifier Configurations** (Additional discussion in Application Note OA-10)

The CLC561 is intended for a fixed, non-inverting, gain configuration as shown in Figure 1. The CLC560 offers the better pulse fidelity with its improved thermal tail in the pulse response (vs. the CLC561). Due to its low internal forward gain, the inverting node does not present a low impedance, or virtual ground, node. Hence, in an inverting configuration, the signal's source impedance will see a finite load whose value depends on the output loading. Inverting mode operation can be best achieved using a wideband, unity gain buffer with low output impedance, such as the CLC110, to isolate the source from this varying load. A DC level can, however, be summed into the inverting node to offset the output either for offset correction or signal conditioning. Application Note OA-10 describes this and a composite amplifier structure that enhances the DC and gain accuracy characteristics of the CLC561.

**Accuracy Calculations** 

Several factors contribute to limit the achievable CLC561 accuracy. These include the DC errors, noise effects, and the impact internal amplifier characteristics have on the signal gain. Both the output DC error and noise model may be developed using the equivalent model of Figure 5. Generally, non-inverting input errors show up at the output with the same gain as the input signal, while the inverting current errors have a gain of simply ( $R_f - R_o$ ) to the output voltage (neglecting the  $R_o$  to  $R_L$  attenuation).

#### Output DC offset:

The DC error terms shown in the specification listing along with the model of Figure 5 may be used to estimate the output DC offset voltage and drift. Each term shown in the specification listing can be of either polarity. While the equations shown below are for output offset voltage, the same equation may be used for the drift with each term replaced by its temperature drift value shown in the specification listing.

#### Output DC offset

$$V_{os} = \left(I_{bn} \cdot R_s \pm V_{io}\right) \cdot \left(1 + \frac{R_f - R_o}{R_a}\right) \pm I_{bi} (R_f - R_o)$$

Where:  $I_{bn} \equiv$  non-inverting bias current  $I_{bi} \equiv$  inverting bias current  $V_{io} \equiv$  input offset voltage

An example calculation for the circuit of Figure 1 using typical 25°C DC error terms and  $R_s\!=\!25\Omega$   $R_t\!=\!50\Omega$  yields

$$\begin{array}{c|c} V_o & = [ \ (5\mu A \cdot 25\Omega \pm 2.0 mV) \ 10 \pm 10\mu A (360\Omega) ] \ 1/2 = \pm 12.4 \ mV \\ DC & & \\ & \text{attenuation between R}_o \ \text{and R}_L \end{array}$$

Recall that the source impedance,  $R_{\rm s}$ , includes both the terminating and signal source impedance and that the actual DC level to the load includes the voltage divider between  $R_{\rm o}$  and  $R_{\rm L}$ . Also note that for the CLC561, as well as for all current feedback amplifiers, the non-inverting and inverting bias currents do not track each other in either magnitude or polarity. Hence, there is no meaning in an offset current specification, and source impedance matching to cancel bias currents is ineffective.

#### Noise Analysis:

Although the DC error terms are in fact random, the calculation shown above assumes they are all additive in a worst case sense. The effect of all the various noise sources are combined as a root sum of squared terms to get an overall expression for the spot noise voltage. The circuit of Figure 8 shows the equivalent circuit with all the various noise voltages and currents included along with their gains to the output.



| Where:<br>$e_{ni}$ – non-inverting input voltage noise<br>$i_{ni}$ – non-inverting input current noise<br>$i_i$ – inverting input current noise | $\begin{array}{c} Gaintoe_o \\ A_v \\ A_vR_s \\ R_f\!-\!R_o \end{array}$ |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--|
| √4kTR <sub>s</sub> – source resistance voltage noise                                                                                            | $A_v$                                                                    |  |  |
| $\sqrt{4 \text{kT/R}_g}$ – gain setting resistor noise current                                                                                  | $R_f - R_o$                                                              |  |  |
| $\sqrt{4kT(R_f-R_o)}$ – feedback resistor voltage noise                                                                                         | 1                                                                        |  |  |
| $\sqrt{4kTR_o}$ – output resistor voltage noise                                                                                                 | 1                                                                        |  |  |

Figure 8

To get an expression for the equivalent output noise voltage, each of these noise voltage and current terms must be taken to the output through their appropriate gains and combined as the root sum of squares.

$$e_{o} = \sqrt{\left(e_{ni}^{2} + (i_{ni}R_{s})^{2} + 4kTR_{s})A_{v}^{2} + i_{i}^{2}(R_{f}-R_{o})^{2}} \cdot \cdot \cdot + \frac{1}{4kT(R_{f}-R_{o})A_{v} + 4kTR_{o}}$$

Where the  $4kT(R_f-R_o)A_v$  term is the combined noise power of  $R_g$  and  $R_f-R_o$ .

It is often more useful to show the noise as an equivalent input spot noise voltage where every term shown above is reflected to the input. This allows a direct measure of the input signal to noise ratio. This is done by dividing every term inside the radical by the signal voltage gain squared. This, and an example calculation for the circuit of Figure 1, are shown below. Note that  $R_{\rm L}$  may be neglected in this calculation.

$$e_{n} = \sqrt{e_{ni}^{2} + (i_{ni}R_{s})^{2} + 4kTR_{s} + \frac{i_{i}^{2} (R_{f} - R_{o})^{2}}{A_{v}^{2}} + \frac{4kTR_{o}}{A_{v}^{2}}}$$

For the circuit of Figure 1, the equivalent input noise voltage may be calculated using the data sheet spot noises and R<sub>s</sub>=25 $\Omega$ , R<sub>L</sub>= $\infty$ . Recall that 4kT=16E-21J. All terms cast as (nV/ $\sqrt{\text{Hz}}$ )<sup>2</sup>

$$e_{n} = \sqrt{(2.1)^{2} + (.07)^{2} + (.632)^{2} + (1.22)^{2} + (.759)^{2} + (.089)^{2}}$$
$$= 2.62 \text{nV} / \sqrt{\text{Hz}}$$

#### Gain Accuracy (DC):

A classical op amp's gain accuracy is principally set by the accuracy of the external resistors. The CLC561 also depends on the internal characteristics of the forward current gain and inverting input impedance. The performance equations for  $A_{\rm v}$  and  $R_{\rm o}$  along with the Thevinin model of Figure 5 are the most direct way of assessing the absolute gain accuracy. Note that internal temperature drifts will decrease the absolute gain slightly as the part warms up. Also note that the parameter tolerances affect both the signal gain and output impedance. The gain tolerance to the load must include both of these effects as well as any variation in the load. The impact of each parameter shown in the performance equations on the gain to the load  $(A_{\rm l})$  is shown below.

Increasing current gain G Increasing inverting input  $H_i$ Increasing  $R_f$ Increasing  $R_g$  Increases A<sub>L</sub> Decreases A<sub>L</sub> Increases A<sub>L</sub> Decreases A<sub>L</sub>

#### **Applications Suggestions**

Driving a capacitive load:

The CLC561 is particularly suitable for driving a capacitive load. Unlike a classical op amp (with an inductive output impedance), the CLC561's output impedance, while starting out real at the programmed value, goes somewhat capacitive at higher frequencies. This yields a very stable performance driving a capacitive load. The overall response is limited by the (1/RC) bandwidth set by the CLC561's output impedance and the load capacitance. It is therefore advantageous to set a low Ro with the constraint that extremely low R<sub>f</sub> values will degrade the distortion performance.  $R_0 = 25\Omega$  was selected for the data sheet plots. Note from distortion plots into a capacitive load that the CLC561 achieves better than 60dBc THD (10 bits) driving 2V<sub>pp</sub> into a 50pF load through 30MHz.

Improving the output impedance match vs. frequency – Using  $R_x$ :

Using the loop gain to provide a non-zero output impedance provides a very good impedance match at low frequencies. As shown on the Output Return Loss plot, however, this match degrades at higher frequency. Adding a small external resistor in series with the output,  $R_{\rm x}$ , as part of the output impedance (and adjusting the programmed  $R_{\rm o}$  accordingly) provides a much better match over frequency. Figure 9 shows this approach.



Increasing  $R_x$  will decrease the achievable voltage swing at the load. A minimum  $R_x$  should be used consistent with the desired output match. As discussed in the thermal analysis discussion,  $R_x$  is also very useful in limiting the internal power under an output shorted condition.

#### Interpreting the Slew Rate:

The slew rate shown in the data sheet applies to the voltage swing at the load for the circuit of Figure 1. Twice this value would be required of a low output impedance amplifier using an external matching resistor to achieve the same slew rate at the load.

#### Layout Suggestions:

The fastest fine scale pulse response settling requires careful attention to the power supply decoupling. Generally, the larger electrolytic capacitor ground connections should be as near the load ground (or cable shield connection) as is reasonable, while the higher frequency ceramic de-coupling caps should be as near the CLC561's supply pins as possible to a low inductance ground plane.

#### Evaluation Boards and Encased Versions:

An evaluation board (showing a good high frequency layout) for the CLC561 is available. This board may be ordered as part #730019. In addition, encased versions of the CLC561 are also available. These are modular amplifiers similar to Comlinear's other E-series parts.

#### Thermal Analysis and Protection

A thermal analysis of a chip and wire hybrid is directed at determining the maximum junction temperature of all the internal transistors. From the total internal power dissipation, a case temperature may be developed using the ambient temperature and the case to ambient thermal impedance. Then, each of the dominant power dissipating paths are considered to determine which has the maximum rise above case temperature.

The thermal model and analysis steps are shown below. As is typical, the model is cast as an electrical model where the temperatures are voltages, the power dissipators are current sources, and the thermal impedances are resistances. Refer to the summary design equations and Figure 1 for a description of terms.



$$I_o = V_o/R_{eq}$$
 total output current

with 
$$R_{eq} = R_L \parallel \left[ \frac{R_f A_L}{A_L - 1} \right]$$
 total load

$$I_t = \frac{1}{2}(I_o + \sqrt{I_o^2 + (.06)^2})$$
 total internal output stage current

$$P_t = I_t \cdot (V_{cc} - V_o - .7 - 15.3\Omega \cdot I_t)$$
 output stage power

$$P_q = .2 \cdot I_t \cdot (V_{cc} - 1.4 - 17.3\Omega \cdot I_t)$$
  
power in hottest internal junction prior to output stage

$$\begin{aligned} P_{\text{circuit}} = 1.3 \bullet V_{\text{cc}} \bullet (2 \bullet I_t - I_o + 19.2\text{mA}) - P_t - P_q \\ \text{power in remainder of circuit [note } V_{\text{cc}} = |-V_{\text{cc}}|] \end{aligned}$$

Note that the  $P_t$  and  $P_q$  equations are written for positive  $V_o$ . Absolute values of  $-V_{cc}$ ,  $V_o$ , and  $I_o$  should be used for a negative going  $V_o$  since we are only interested in delta V's. For bipolar swings, the two powers for each output polarity are developed as shown above then ratioed by the duty cycle. Having the total internal power, as well as its component parts, the maximum junction temperature may be computed as follows.

$$T_c = T_A + (P_q + P_T + P_{circuit}) \cdot \emptyset_{CA}$$
 Case Temperature  $\emptyset_{CA} = 35^{\circ}\text{C/W}$  for the CLC561 with no heatsink in still air  $T_j(t) = T_c + P_t \cdot 20^{\circ}\text{C/W}$  output transistor junction temperature  $T_i(q) = T_c + P_q \cdot 200^{\circ}\text{C/W}$ 

$$T_j(q) = T_c + P_q \cdot 200 \text{ G/W}$$
  
hottest internal junction temperature

#### The Limiting Factor for Output Power is Maximum Junction Temperature

Reducing  $\theta_{\rm ca}$  through either heatsinking and/or airflow can greatly reduce the junction temperatures. One effective means of heatsinking the CLC561 is to use a thermally conductive pad under the part from the package bottom to a top surface ground plane on the component side. Tests have shown a  $\theta_{\rm ca}$  of 24°C/W in still air using a "Sil-Pad" available from Bergquist (800-347-4572) as Comlinear part #550006.

As an example of calculating the maximum internal junction temperatures, consider the circuit of Figure 1 driving  $\pm 2.5$ V, 50% duty cycle, square wave into a 50 $\Omega$  load.

$$R_{eq} = 50\Omega \parallel \left[ \frac{410\Omega \cdot 5}{5-1} \right] = 45.6\Omega$$

$$I_0 = 2.5V/(45.6\Omega) = 54.9mA$$

$$I_T = \frac{1}{2}(54.9\text{mA} + \sqrt{(54.9\text{mA})^2 + (.06)^2}) = 68.1\text{mA}$$

$$P_T = 68.1 \text{mA} [15-2.5-.7-15.3\Omega \cdot 68.1 \text{mA}] = 733 \text{mW}$$
 total power in both sides of the output stage

$$P_{\rm q} = .2 \cdot 68.1 \text{mA} [15 - 1.4 - 17.3 \Omega \cdot 68.1 \text{mA}] = 169 \text{mW}$$
 total power in both sides of hottest junctions prior to output stage

With these powers and  $T_A = 25^{\circ}C$  and  $0_{ca} = 35^{\circ}C/W$ 

$$T_c = 25^{\circ}C + (.733 + .169 + 1.058) \cdot 35 = 94^{\circ}C$$
 case temperature

From this, the hottest internal junctions may be found as

$$T_i(t) = 94^{\circ}C + \frac{1}{2}(.733) \cdot 20 = 101^{\circ}C$$
 output stage

$$T_j(q) = 94^{\circ}C + \frac{1}{2}(.169) \cdot 200 = 111^{\circ}C$$
  
hottest internal junction

Note that 1/2 of the total  $P_T$  and  $P_q$  powers were used here since the 50% duty cycle output splits the power evenly between the two halves of the circuit whereas the total powers were used to get case temperature.

Even with the output current internally limited to 250mA, the CLC561's short circuiting capability is principally a thermal issue. Generally, the CLC561 can survive short duration shorts to ground without any special effort. For protection against shorts to the  $\pm 15$  volt supply voltages, it is very useful to reduce some of the voltage across the output stage transistors by using some external output resistance,  $R_x$ , as shown in Figure 9. Application Note OA-10 discusses this in detail.

#### **Evaluation Board**

An evaluation board (part number 730019) for the CLC561 is available.

# This page intentionally left blank.

This page intentionally left blank.

# This page intentionally left blank.

#### **Customer Design Applications Support**

National Semiconductor is committed to design excellence. For sales, literature and technical support, call the National Semiconductor Customer Response Group at **1-800-272-9959** or fax **1-800-737-7018**.

#### Life Support Policy

National's products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of National Semiconductor Corporation. As used herein:

- 1. Life support devices or systems are devices or systems which, a) are intended for surgical implant into the body, or b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



# National Semiconductor Corporation

1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

#### National Semiconductor Europe

Fax: (+49) 0-180-530 85 86 E-mail: europe.support.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Francais Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

#### National Semiconductor Hong Kong Ltd.

13th Floor, Straight Block Ocean Centre, 5 Canton Road Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600

Fax: (852) 2736-9960

#### National Semiconductor Japan Ltd.

Tel: 81-043-299-2309 Fax: 81-043-299-2408

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.