INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC17 1998 Mar 20



HILIP

# TDA8005A

#### FEATURES

- Smart card supply (5 and 3 V  $\pm$ 5%, 20 mA maximum with controlled rise and fall times)
- Smart card clock generation (up to 8 MHz), with two times synchronous frequency doubling
- Clock STOP HIGH, clock STOP LOW or 1.25 MHz (from internal oscillator) for cards power-down mode
- Specific UART on I/O for automatic direct/inverse convention settings and error management at character level
- Automatic activation and deactivation sequences through an independent sequencer
- Supports the protocol T = 0 in accordance with ISO 7816 GSM11.11 requirements (Global System for Mobile communication); approved for Final GSM11.11 Test Approval (FTA)
- Several analog options are available for different applications: doubler or tripler DC-to-DC converter, card presence, active HIGH or LOW, threshold voltage supervisor, etc.
- Overloads and take-off protections
- · Current limitations in the event of short-circuit
- Special circuitry for killing spikes during power-on or off
- · Supply supervisor
- Step-up converter (supply voltage from 2.5 to 6 V)
- Power-down and sleep mode for low power consumption
- Enhanced ElectroStatic Discharge (ESD) protections on card side (6 kV minimum)

- Control and communication through a standard RS232 full-duplex interface
- Optional additional I/O ports for:
  - keyboard
  - LEDs
  - display
  - etc.
- P80CL51 microcontroller core with 4-kbyte ROM and 256-byte RAM.

#### APPLICATIONS

- Portable smart card readers for protocol T = 0
- GSM mobile phones.

#### **GENERAL DESCRIPTION**

The TDA8005A is a low-cost card interface for portable smart card readers. Controlled through a standard serial interface, it takes care of all ISO 7816 and GSM11.11 requirements for both 5 and 3 V cards. It gives the card and the set a very high level of security, due to its special hardware against ESD, short-circuiting, power failure, etc. Its integrated step-up converter allows operation within a supply voltage range of 2.5 to 6 V.

The very low power consumption in power-down and sleep modes saves battery power.

Development tools, application report and support (hardware and software) are available.

#### **ORDERING INFORMATION**

| ТҮРЕ      |        | PACKAGE                                                                                      |          |
|-----------|--------|----------------------------------------------------------------------------------------------|----------|
| NUMBER    | NAME   | DESCRIPTION                                                                                  | VERSION  |
| TDA8005AG | LQFP64 | plastic low profile quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm           | SOT314-2 |
| TDA8005AH | QFP44  | plastic quad flat package; 44 leads (lead length 1.3 mm); body $10 \times 10 \times 1.75$ mm | SOT307-2 |

# TDA8005A

#### QUICK REFERENCE DATA

| SYMBOL              | PARAMETER                             | CONDITIONS                                                                                               | MIN. | TYP. | MAX.   | UNIT |
|---------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------|------|------|--------|------|
| V <sub>DD</sub>     | supply voltage                        | doubler and tripler option                                                                               | 2.5  | -    | 6.0    | V    |
| I <sub>DD(pd)</sub> | supply current in power-down mode     | $V_{DD} = 5 V$ ; card inactive                                                                           | _    | 100  | -      | μA   |
| I <sub>DD(sm)</sub> | supply current in sleep mode          | card powered but clock<br>stopped; no load                                                               |      |      |        |      |
|                     |                                       | doubler option                                                                                           | -    | 500  | -      | μA   |
|                     |                                       | tripler option                                                                                           | -    | 700  | -      | μA   |
| I <sub>DD(om)</sub> | supply current in operating mode      | unloaded; $f_{XTAL} = 13 \text{ MHz}$ ;<br>$f_{\mu C} = 6.5 \text{ MHz}$ ; $f_{card} = 3.25 \text{ MHz}$ | -    | 5.5  | -      | mA   |
| V <sub>CC</sub>     | card supply voltage                   | 5 V card                                                                                                 |      |      |        |      |
|                     |                                       | no load                                                                                                  | 4.85 | 5.05 | 5.25   | V    |
|                     |                                       | static load                                                                                              | 4.75 | 5.0  | 5.25   | V    |
|                     |                                       | dynamic load on 200 nF<br>capacitor                                                                      | 4.5  | -    | 5.4    | V    |
|                     |                                       | 3 V card                                                                                                 |      |      |        |      |
|                     |                                       | no load                                                                                                  | 2.9  | 3.03 | 3.15   | V    |
|                     |                                       | static load                                                                                              | 2.79 | 3    | 3.21   | V    |
|                     |                                       | dynamic load on 200 nF<br>capacitor                                                                      | 2.75 | -    | 3.25   | V    |
| I <sub>CC</sub>     | card supply current                   | operating                                                                                                | -    | -    | 20     | mA   |
|                     |                                       | limitation                                                                                               | _    | _    | note 1 | mA   |
| SR                  | slew rate on $V_{CC}$ (rise and fall) | maximum load capacitor<br>250 nF (including typical<br>200 nF decoupling)                                | 0.04 | 0.1  | 0.16   | V/µs |
| t <sub>de</sub>     | deactivation sequence duration        |                                                                                                          | -    | -    | 225    | μs   |
| t <sub>act</sub>    | activation sequence duration          |                                                                                                          | _    | -    | 150    | μs   |
| f <sub>XTAL</sub>   | crystal frequency                     |                                                                                                          | 2    | -    | 16     | MHz  |
| T <sub>amb</sub>    | operating ambient temperature         |                                                                                                          | -25  | -    | +85    | °C   |

#### Note

1. See Table 3 for mask options.

#### TDA8005A

#### **BLOCK DIAGRAM**



#### PINNING

| PIN              |        | IN    |                                                                                  |
|------------------|--------|-------|----------------------------------------------------------------------------------|
| SYMBOL           | LQFP64 | QFP44 | DESCRIPTION                                                                      |
| n.c.             | 1      | _     | not connected                                                                    |
| AGND             | 2      | 1     | analog ground                                                                    |
| S3               | 3      | 2     | contact 3 for the step-up converter                                              |
| K5               | 4      | _     | output port from port extension                                                  |
| P03              | 5      | 3     | general purpose I/O port (connected to port P03)                                 |
| P02              | 6      | 4     | general purpose I/O port (connected to port P02)                                 |
| P01              | 7      | 5     | general purpose I/O port (connected to port P01)                                 |
| n.c.             | 8      | _     | not connected                                                                    |
| P00              | 9      | 6     | general purpose I/O port (connected to port P00)                                 |
| V <sub>DDD</sub> | 10     | 7     | digital supply voltage                                                           |
| n.c.             | 11     | _     | not connected                                                                    |
| TEST1            | 12     | 8     | test pin 1 (connected to port P10; must be left open-circuit in the application) |
| P11              | 13     | 9     | general purpose I/O port or interrupt (connected to port P11)                    |
| P12              | 14     | 10    | general purpose I/O port or interrupt (connected to port P12)                    |
| P13              | 15     | 11    | general purpose I/O port or interrupt (connected to port P13)                    |
| P14              | 16     | 12    | general purpose I/O port or interrupt (connected to port P14)                    |
| n.c.             | 17     | _     | not connected                                                                    |
| P15              | 18     | 13    | general purpose I/O port or interrupt (connected to port P15)                    |
| P16              | 19     | 14    | general purpose I/O port or interrupt (connected to port P16)                    |
| TEST2            | 20     | 15    | test pin 2 (connected to PSEN; must be left open-circuit in the application)     |
| P17              | 21     | 16    | general purpose I/O port or interrupt (connected to port P17)                    |
| RESET            | 22     | 17    | input for resetting the microcontroller (active HIGH)                            |
| n.c.             | 23     | _     | not connected                                                                    |
| n.c.             | 24     | _     | not connected                                                                    |
| n.c.             | 25     | _     | not connected                                                                    |
| n.c.             | 26     | _     | not connected                                                                    |
| n.c.             | 27     | _     | not connected                                                                    |
| RxD              | 28     | 18    | serial interface receive line                                                    |
| TxD              | 29     | 19    | serial interface transmit line                                                   |
| INT1             | 30     | 20    | general purpose I/O port or interrupt (connected to port P33)                    |
| Т0               | 31     | 21    | general purpose I/O port (connected to port P34)                                 |
| AUX1             | 32     | 22    | push-pull auxiliary output (±5 mA; connected to timer T1 e.g. port P35)          |
| AUX2             | 33     | 23    | push-pull auxiliary output (±5 mA; connected to timer; port P36)                 |
| P37              | 34     | 24    | general purpose I/O port (connected to port P37)                                 |
| XTAL2            | 35     | 25    | crystal connection                                                               |
| XTAL1            | 36     | 26    | crystal connection or external clock input                                       |
| DGND             | 37     | 27    | digital ground                                                                   |
| n.c.             | 38     | _     | not connected                                                                    |

|                  | P      | IN    | DECODIDITION                                                             |
|------------------|--------|-------|--------------------------------------------------------------------------|
| SYMBOL           | LQFP64 | QFP44 | DESCRIPTION                                                              |
| n.c.             | 39     | _     | not connected                                                            |
| P20              | 40     | 28    | general purpose I/O port (connected to port P20)                         |
| P21              | 41     | _     | general purpose I/O port (connected to port P21)                         |
| P22              | 42     | 29    | general purpose I/O port (connected to port P22)                         |
| P23              | 43     | 30    | general purpose I/O port (connected to port P23)                         |
| ALARM            | 44     | _     | open-drain output for power-on reset (active HIGH or LOW by mask option) |
| n.c.             | 45     | _     | not connected                                                            |
| DELAY            | 46     | 31    | external capacitor connection for delayed reset signal                   |
| PRES             | 47     | 32    | card presence contact input (active HIGH or LOW by mask option)          |
| TEST3            | 48     | 33    | test pin 3 (must be left open-circuit in the application)                |
| K4               | 49     | _     | output port from port extension                                          |
| K3               | 50     | _     | output port from port extension                                          |
| K2               | 51     | _     | output port from port extension                                          |
| K1               | 52     | _     | output port from port extension                                          |
| K0               | 53     | _     | output port from port extension                                          |
| TEST4            | 54     | 34    | test pin 4 (must be left open-circuit in the application)                |
| I/O              | 55     | 35    | data line to/from the card (ISO C7 contact)                              |
| RST              | 56     | 36    | card reset output (ISO C2 contact)                                       |
| CLK              | 57     | 37    | clock output to the card (ISO C3 contact)                                |
| V <sub>CC</sub>  | 58     | 38    | card supply output voltage (ISO C1 contact)                              |
| LIS              | 59     | 39    | supply for low-impedance on cards contacts                               |
| S5               | 60     | 40    | contact 5 for the step-up converter                                      |
| S2               | 61     | 41    | contact 2 for the step-up converter                                      |
| S4               | 62     | 42    | contact 4 for the step-up converter                                      |
| V <sub>DDA</sub> | 63     | 43    | analog supply voltage                                                    |
| S1               | 64     | 44    | contact 1 for the step-up converter                                      |

**Philips Semiconductors** 



TDA8005A

# Low-power (3 V/5 V) smart card coupler



#### TDA8005A

#### FUNCTIONAL DESCRIPTION

#### Microcontroller

The microcontroller is a P80CL51 with 256 bytes of RAM instead of 128. The baud rate of the UART has been multiplied by four in modes 1, 2 and 3. This means that the division factor of 32 in the formula is replaced by 8 in both reception and transmission mode and that in the reception modes only four samples per bit are taken with decision on the majority of samples 2, 3 and 4; the delay counter has been reduced from 1536 to 24 as well.

#### Remark: this has an impact when getting out of power-down mode. It is recommended to switch to internal clock before entering power-down mode.

All the other functions remain unchanged. Refer to the P80CL51 data sheet for any further information. Internal ports INT0 (P32), P10, P04 to P07 and P24 to P27 are used for controlling the smart card interface.

Mode 0 is unchanged. The baud rate for modes 1 and 3 is:  $^{SMOD}$  f

$$\frac{2}{8} \times \frac{\operatorname{lclk}}{12 \times (256 - \mathrm{TH1})}$$

The baud rate for mode 2 is:

$$\frac{2^{\text{SMOD}}}{16} \times f_{\text{clk}}$$

For mode 3 timing see Table 1.

| Table 1 | Mode 3 timing |
|---------|---------------|
|---------|---------------|

| BAUD   |      | .5 MHz;<br>= 5 V | f <sub>clk</sub> = 3.25 MHz;<br>V <sub>DD</sub> = 5 or 3 V |     |  |
|--------|------|------------------|------------------------------------------------------------|-----|--|
| RAIL   | SMOD | TH1              | SMOD                                                       | TH1 |  |
| 135416 | 1    | 255              | _                                                          | _   |  |
| 67708  | 0    | 255              | 1                                                          | 255 |  |
| 45139  | 1    | 253              | _                                                          | -   |  |
| 33854  | 0    | 254              | 0                                                          | 255 |  |
| 27083  | 1    | 251              | _                                                          | -   |  |
| 22569  | 0    | 253              | 1                                                          | 253 |  |
| 16927  | _    | _                | 0                                                          | 254 |  |
| 13542  | _    | _                | 1                                                          | 251 |  |
| 11285  | 0    | 250              | 0                                                          | 253 |  |

#### Supply

The circuit operates within a supply voltage range of 2.5 to 6 V. The supply pins are  $V_{DDD}$ ,  $V_{DDA}$ , DGND and AGND. Pins  $V_{DDA}$  and AGND supply the analog drivers to the card and have to be externally decoupled because of the large current spikes that the card and the step-up converter can create. An integrated spike killer ensures the contacts to the card remain inactive during power-up or power-down. An internal voltage reference is generated which is used within the step-up converter, the voltage supervisor and the  $V_{CC}$  generator.

The voltage supervisor generates an internal alarm pulse, whose length is defined by an external capacitor tied to the DELAY pin, when  $V_{DDD}$  is too low to ensure proper operation (1 ms per 1 nF typical). This pulse is used as a reset pulse by the controller, in parallel with an external reset input, which can be tied to the system controller.

It is also used in order to either block any spurious card contacts during controllers reset, or to force an automatic deactivation of the contacts in the event of supply dropout; see Sections "Activation sequence" and "Deactivation sequence".

In the 64 pin version, this reset pulse is output to the open drain ALARM pin, which may be selected active HIGH or active LOW by mask option and may be used as a reset pulse for other devices within the application.

#### TDA8005A



#### Low impedance supply (pin LIS)

For some applications, it is mandatory that the contacts to the card (V<sub>CC</sub>, RST, CLK and I/O) are low impedance while the card is inactive and also when the coupler is not powered. An auxiliary supply voltage on pin LIS ensures this condition where I<sub>LIS</sub>  $\leq$  5 µA for V<sub>LIS</sub> = 5 V. This low impedance situation is disabled when V<sub>CC</sub> starts rising during activation, and re-enabled when the step-up converter is stopped during deactivation. If this feature is not required, the LIS pin must be tied to V<sub>DDD</sub>.

#### Step-up converter

Except for the V<sub>CC</sub> generator and the other cards contacts buffers, the whole circuit is powered by V<sub>DDD</sub> and V<sub>DDA</sub>. If the supply voltage is 3 or 5 V, then a higher voltage is needed for the ISO contacts supply. When a card session is requested by the controller, the sequencer first starts the step-up converter, which is a switched capacitors type, clocked by an internal oscillator at a frequency of approximately 2.5 MHz. The output voltage V<sub>step-up</sub> is regulated at approximately 6.5 V and then fed to the V<sub>CC</sub> generator. V<sub>CC</sub> and DGND are used as a reference for all other cards contacts.

The step-up converter may be chosen as a doubler or a tripler by mask option, depending on the voltage and the current needed on the card.

#### ISO 7816 security

The correct sequence during activation and deactivation of the card is ensured through a specific sequencer, clocked by a division ratio of the internal oscillator.

Activation (START signal P05; see Table 3) is only possible if the card is present (PRES HIGH or LOW according to mask option), and if the supply voltage is correct (ALARM signal inactive); CLK and RST are controlled by RSTIN (internal signal; port P04), allowing the correct count of CLK pulses during answer-to-reset from the card.

The presence of the card is signalled to the controller by the OFF signal (port P10; see Table 3).

During a session, the sequencer performs an automatic emergency deactivation in the event of card take-off, supply voltage drop, or hardware problems. The OFF signal falls thereby warning the controller.

# TDA8005A

#### **Clock circuitry**

The clock to the microcontroller and the clock to the card are derived from the main clock signal (XTAL from 2 to 16 MHz, or an external clock signal).

Directly after reset and during power reduction modes the microcontroller clock frequency  $f_{clk}$  equals  $\frac{1}{8}f_{INT}$ ;  $f_{INT}$  is always present because it is derived from the internal oscillator and gives the lowest power consumption. When required (for card session, serial communication or anything else) the microcontroller may choose to clock itself with  $\frac{1}{2}f_{XTAL}$ ,  $\frac{1}{4}f_{XTAL}$  or  $\frac{1}{2}f_{INT}$ . All frequency changes are synchronous, thereby ensuring no hang-up due to short spikes etc.

Cards clock: the microcontroller may select to send the card a card clock frequency of  $\frac{1}{2}f_{XTAL}$ ,  $\frac{1}{4}f_{XTAL}$ ,  $\frac{1}{8}f_{XTAL}$  or  $\frac{1}{2}f_{INT}$  ( $\approx$ 1.25 MHz), or to stop the clock HIGH or LOW. All transitions are synchronous, ensuring correct pulse length during start or change in accordance with ISO 7816.

After power on, CLK is set at STOP LOW and  $f_{clk}$  is set at  $^{1\!/_{\!8}\!f_{INT}}$ 

#### Power-down and sleep modes

The TDA8005A offers a large flexibility for defining power reduction modes by software. Some configurations are described below.

In the power-down mode, the microcontroller is in power-down and the supply and the internal oscillator are

active. The card is not active; this is the smallest power consumption mode. Any change on P1 ports or on PRES will wake-up the circuit (for example, a key pressed on the keyboard, the card inserted or taken off).

In the sleep mode, the card is powered but configured in the idle or sleep mode. The step-up converter will only be active when it is necessary to reactivate  $V_{step-up}$ . When the microcontroller is in power-down mode any change on P1 ports or on PRES will wake up the circuit.

In both power reduction modes the sequencer is active, allowing automatic emergency deactivation in the event of card take-off, hardware problems, or supply dropout.

The TDA8005A is set into power-down or sleep mode by software. There are several ways to return to normal mode: insertion or extraction of the card, detection of a change on P1 (which can be a key pressed) or a command from the system microcontroller. For example, if the system monitors the clock signal on XTAL1, it may stop this clock after setting the device into power-down mode and then wake it up when sending the clock signal again. In this situation, the internal clock should have been used before the  $f_{clk}$ .

#### **Peripheral interface**

This block allows synchronous serial communication with the three peripherals (ISO 7816 UART, clock circuitry and output port extension); see Figs 1 and 5.



#### Table 2 Explanation of Fig.5; note 1

| BIT NAME       | DESCRIPTION                                                                                                                                                    |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REG0 = 0, RE   | G1 = 0 and R/W = 0; CLOCK configuration register                                                                                                               |
| (configuration | after reset is cards clock STOP LOW, $f_{clk} = \frac{1}{8}f_{INT}$ )                                                                                          |
| CC0            | cards clock = $\frac{1}{2}f_{XTAL}$                                                                                                                            |
| CC1            | cards clock = $\frac{1}{4}f_{XTAL}$                                                                                                                            |
| CC2            | cards clock = $\frac{1}{8}f_{\text{XTAL}}$                                                                                                                     |
| CC3            | cards clock = $\frac{1}{2}f_{INT}$                                                                                                                             |
| CC4            | cards clock = STOP HIGH                                                                                                                                        |
| CC5            | $f_{Clk} = \frac{1}{2} f_{XTAL}$                                                                                                                               |
| CC6            | $f_{CIK} = \frac{1}{4}f_{XTAL}$                                                                                                                                |
| CC7            | $f_{CIK} = \frac{1}{2}f_{INT}$                                                                                                                                 |
| REG0 = 1, RE   | G1 = 0 and $R/\overline{W}$ = 0; UART configuration register (after reset all bits are cleared)                                                                |
| UC0            | ISO UART RESET                                                                                                                                                 |
| UC1            | START SESSION                                                                                                                                                  |
| UC2            | LCT (Last Character to Transmit)                                                                                                                               |
| UC3            | TRANSMIT/RECEIVE                                                                                                                                               |
| UC4            | 3 V/5 V                                                                                                                                                        |
| UC5 to UC7     | not used                                                                                                                                                       |
| REG0 = 0, RE   | G1 = 1 and $R/\overline{W}$ = 0; UART transmit register                                                                                                        |
| UT0 to UT7     | LSB to MSB of the character to be transmitted to the card                                                                                                      |
| REG0 = 1, RE   | G1 = 1 and $R/\overline{W}$ = 0; PORTS EXTENSION (after reset all bits are cleared)                                                                            |
| PE0 to PE5     | PE0 to PE5 is the inverse of the value to be written on K0 to K5                                                                                               |
| PE6 and PE7    | not used                                                                                                                                                       |
| REG0 = 0, RE   | G1 = 0 and $R/\overline{W}$ = 1; UART receive register                                                                                                         |
| UR0 to UR7     | LSB to MSB of the character received from the card                                                                                                             |
| REG0 = 1, RE   | G1 = 0 and R/ $\overline{W}$ = 1; UART status register (after reset all bits are cleared)                                                                      |
| US0            | UART transmit buffer empty                                                                                                                                     |
| US1            | UART receive buffer full                                                                                                                                       |
| US2            | first start bit detected                                                                                                                                       |
| US3            | parity error detected during reception of a character (the UART has asked the card to repeat the character)                                                    |
| US4            | parity error detected during transmission of a character; the controller must write the previous character in the UART transmit register, or abort the session |
| US5 to US7     | not used                                                                                                                                                       |

#### Note

1. All registers are active HIGH.

USE OF PERIPHERAL INTERFACE

#### Write operation

- 1. Select the correct register with R/W, REG0 and REG1
- 2. Write the word in the Peripheral Shift Register (PSR) with DATA and STROBE; DATA is shifted on the rising edge of STROBE; 8 shifts are necessary
- 3. Give a negative pulse on ENABLE; the data is parallel loaded in the register on the falling edge of ENABLE.

#### Read operation

- 1. Select the correct register with R/W, REG0 and REG1
- 2. Give a first negative pulse on ENABLE; the word is parallel loaded in the peripheral shift register on the rising edge of ENABLE
- Give a second negative pulse on ENABLE for configuring the PSR in shift right mode
- Read the word from PSR with DATA and STROBE; DATA is shifted on the rising edge of STROBE; 7 shifts are necessary.

#### EXAMPLE OF PERIPHERAL INTERFACE

```
;*CHANGE OF CLOCK CONFIGURATION REGISTER*
;
;**THE NEW CONFIGURATION IS SUPPOSED**
;**TO BE IN THE ACCUMULATOR**
           CLR REG0
           CLR REG1
           CLR R/\overline{W}
           MOV R2,#8
LOOP
           RRC A
           MOV DATA C
           CLR STROBE
           SET STROBE
           DJNZ R2,LOOP
           CLR ENABLE
           SET ENABLE
           SET DATA
           RET
```

#### 

;\*\*THE CHARACTER WILL BE IN THE\*\* ;\*\*ACCUMULATOR\*\*

|      | CLR  | REG0             |
|------|------|------------------|
|      | CLR  | REG1             |
|      | SET  | $R/\overline{W}$ |
|      | CLR  | ENABLE           |
|      | SET  | ENABLE           |
|      | CLR  | ENABLE           |
|      | SET  | ENABLE           |
|      | MOV  | R2,#8            |
| LOOP | MOV  | C,DATA           |
|      | RRC  | A                |
|      | CLR  | STROBE           |
|      | SET  | STROBE           |
|      | DJN2 | Z R2,LOOP        |
|      | SET  | DATA             |
|      | RET  |                  |

#### **ISO UART**

;

The ISO UART handles all the specific requirements defined in ISO T = 0 protocol type. It is clocked with the cards clock, which gives the  $f_{clk}/31$  sampling rate for start bit detection (the start bit is detected at the first LOW level on I/O) and the  $f_{clk}/372$  frequency for Elementary Time Unit (ETU) timing (in the reception mode the bit is sampled at  $\frac{1}{2}$ ETU). It also allows the cards clock frequency changes without interfering with the baud rate.

This hardware UART allows operating of the microcontroller at low frequency, thus lowering EM radiations and power consumption. It also frees the microcontroller of fastidious conversions and real time jobs thereby allowing the control of higher level tasks.

The following occurs in the reception mode (see Fig.6):

- Detection of the inverse or direct convention at the beginning of Answer To Reset (ATR)
- Automatic convention setting, so the microcontroller only receives characters in direct convention
- Parity checking and automatic request for character repetition in case of error (reception is possible at 12 ETU).

# TDA8005A

The following occurs in the transmission mode (see Fig.7):

- Transmission according to the convention detected during ATR, consequently the microcontroller only has to send characters in direct convention; transmission of the next character may start at 12 ETU in the event of no error or 13 ETU in case of error
- Parity calculation and detection of repetition request from the card in the event of error
- The bit LCT (Last Character to Transmit) allows fast reconfiguration for receiving the answer 12 ETU after the start bit of the last transmitted character.

The ISO UART status register can inform which event has caused an interrupt (buffer full, buffer empty, parity error detected etc.) in accordance with peripheral interface.

The register is reset when its status is read by the microcontroller.

The ISO UART configuration register enables the microcontroller to configure the ISO UART and to choose between 5 or 3 V cards. Bit UC4 (3 V/5 V) LOW means 5 V card, bit UC4 (3 V/5 V) HIGH means 3 V card; conform peripheral interface. The selection of 3 or 5 V card has to be done before activation.

After power-on, all ISO UART registers are reset.

The ISO UART is configured in the reception mode. When the microcontroller wants to start a session, it sets the bits UC1 (START SESSION) and UC0 (ISO UART RESET) in the UART configuration register and then sets bit START SESSION LOW. When the first start bit on I/O is detected (sampling rate  $f_{clk}/31$ ), the UART sets the bit US2 (first start bit detected) in the status register which gives an interrupt on internal port INTO one clock pulse later. The convention is recognized on the first character of the ATR and the UART configures itself in order to exchange direct data without parity processing with the microcontroller whatever the convention of the card is. Bit UC1 (START SESSION) must be reset by software. At the end of every character, the UART tests the parity and resets what is necessary for receiving another character.

If no parity error is detected, the UART sets bit US1 (UART receive buffer full) in the status register which warns the microcontroller it has to read the character before the reception of the next one has been completed. The status register is reset when read from the controller.

If a parity error has been detected, the UART pulls the I/O line LOW between 10.5 and 12 ETU. It also sets the bits US1 (UART receive buffer full) and US3 (parity error detected during reception of a character) in the status register which warns the microcontroller that an error has occurred. The card is supposed to repeat the previous character.

TDA8005A

# Low-power (3 V/5 V) smart card coupler



Fig.6 ISO UART reception flow chart.

# TDA8005A

When the controller needs to transmit data to the card, it first sets bit UC3 in the UART configuration register which configures the UART in the transmission mode. As soon as a character has been written in the UART transmit register, the UART makes the conversion, calculates the parity and starts the transmission on the rising edge of ENABLE. When the character has been transmitted, it surveys the I/O line at 11 ETU in order to know if an error has been detected by the card.

If no error has occurred, the UART sets bit US0 (UART transmit buffer empty) in the status register and waits for the next character. If the next character has been written before 12 ETU, the transmission will start at 12 ETU. If it was written after 12 ETU it will start on the rising edge of ENABLE.

If an error has occurred, it sets bits US0 and US4 (parity error detected during transmission of a character) which warns the microcontroller to rewrite the previous character in the UART transmit register. If the character has been rewritten before 13 ETU, the transmission will start at 13 ETU. If it has been written after 13 ETU it will start on the rising edge of ENABLE.

When the transmission is completed, the microcontroller may set bit LCT (Last Character to Transmit) so that the UART will force the reception mode into ready to get the reply from the card at 12 ETU. This bit must be reset before the end of the first reception. Bit UC3 (TRANSMIT/RECEIVE) must be reset to enable the reception of the characters to follow.

When the session is completed, the microcontroller re-initializes the whole UART by resetting bit UC0 (ISO UART RESET).



# TDA8005A

#### I/O buffer modes (see Fig.8)

The I/O buffer modes are:

- I/O buffer disabled
- I/O buffer in input, 20 kΩ pull-up resistor connected between I/O and V<sub>CC</sub>, I/O masked till 200 clock pulses
- I/O buffer in input, 20 k $\Omega$  pull-up resistor connected between I/O and V $_{CC}$ , I/O is sampled every 31 clock pulses
- I/O buffer in output, 20 k $\Omega$  pull-up resistor connected between I/O and V\_{CC}
- I/O buffer in output, I/O is pulled LOW by the N transistor of the buffer
- I/O buffer in output, I/O is pulled HIGH or LOW by the P or N transistor.

#### **Output ports extension**

In the LQFP64 version, 6 auxiliary output ports may be used for low frequency tasks (for example, keyboard scanning). These ports are push-pull output types (in accordance with use in software document).

#### **Activation sequence**

When the card is inactive,  $V_{CC}$ , CLK, RST and I/O are LOW, with low impedance with respect to GND. The step-up converter is stopped. The I/O is configured in the reception mode with a high impedance path to the ISO UART, subsequently no spurious pulse from the card during power-up will be taken into account until I/O is enabled. When conditions are fulfilled (supply voltage present, card present, no hardware problems), the microcontroller may initiate an activation sequence by setting START LOW (t<sub>0</sub>; see Fig.9):

- 1. The step-up converter is started (t<sub>1</sub>)
- 2. LIS signal is disabled by internal signal ENLI, and V<sub>CC</sub> starts rising from 0 to 5 or 3 V (according to bit 4 of UART configuration register) with a controlled rise time of 0.1 V/ $\mu$ s typically (t<sub>2</sub>)
- 3. I/O buffer is enabled (t<sub>3</sub>)
- 4. Clock is sent to the card (t<sub>4</sub>)
- 5. RST buffer is enabled  $(t_5)$ .

In order to allow a precise count of clock pulses during ATR, a defined time window ( $t_3$ ;  $t_5$ ) is opened where the clock may be sent to the card by means of RSTIN (port P04). Beyond this window, RSTIN has no more action on clock, and only monitors the cards RST contact (RST is the inverse of RSTIN).

The sequencer is clocked by  $f_{INT}/64$  which leads to a time interval T of 25 µs typical. Thus  $t_1 = 0$  to  $\frac{1}{64}T$ ,  $t_2 = t_1 + \frac{3}{2}T$ ,  $t_3 = t_1 + 4T$ ,  $t_4 = t_3$  to  $t_5$  and  $t_5 = t_1 + 7T$ .

#### **Deactivation sequence**

When the session is completed, the microcontroller sets START HIGH. The circuit then executes an automatic deactivation sequence (see Fig.10):

- 1. Card reset (RST falls LOW) at t<sub>10</sub>
- 2. Clock is stopped at  $t_{11}$
- 3. I/O becomes high impedance to the ISO UART (t<sub>12</sub>)
- 4. V<sub>CC</sub> falls to 0 V with typical 0.1 V/ $\mu$ s slew rate (t<sub>13</sub>)
- 5. The step-up converter is stopped and CLK; RST,  $V_{CC}$  and I/O become low impedance to GND  $(t_{14})$
- 6.  $t_{10} < \frac{1}{64}$ T;  $t_{11} = t_{10} + \frac{1}{2}$ T;  $t_{12} = t_{10} + T$ ;  $t_{13} = t_{10} + \frac{3}{2}$ T;  $t_{14} = t_{10} + 5$ T.

#### Protections

Main hardware fault conditions are monitored by the circuit:

- Overcurrent on  $V_{CC}$  (in accordance with options as specified in Table 3)
- Short circuits between V<sub>CC</sub> and other contacts
- Card take-off during transaction.

When one of these problems is detected, the security logic block pulls the interrupt line (port P10) OFF LOW, in order to warn the microcontroller and initiates an automatic deactivation of the contacts. When the deactivation has been completed, the OFF line returns HIGH, except if the problem was due to a card extraction in which case it remains LOW until a card is inserted.





TDA8005A

# Low-power (3 V/5 V) smart card coupler

# PRES OFF START fINT<sup>/64</sup> ſ RST CLK I/O VCC V<sub>step-up</sub> ENLI <sup>t</sup>10 <sup>t</sup>11 <sup>t</sup>12 t<sub>14</sub> t13 internal MGL338 tde Fig.10 Emergency deactivation sequence after a card take-off.

## TDA8005A

#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                                                                                                                                    | CONDITIONS                                          | MIN. | MAX.                  | UNIT |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|-----------------------|------|
| V <sub>DDA</sub> | analog supply voltage                                                                                                                        |                                                     | -0.3 | +6.5                  | V    |
| V <sub>DDD</sub> | digital supply voltage                                                                                                                       |                                                     | -0.3 | +6.5                  | V    |
| V <sub>n</sub>   | all input voltages                                                                                                                           |                                                     | -0.3 | V <sub>DD</sub> + 0.5 | V    |
| I <sub>n1</sub>  | DC current into pins XTAL1, XTAL2, RxD,<br>TxD, RESET, INT1, T0 (port P34), P37,<br>P00 to P03, P11 to P17, P20 to P23 and<br>TEST1 to TEST4 |                                                     | -    | 5                     | mA   |
| I <sub>n2</sub>  | DC current from or to pins AUX1 and AUX2                                                                                                     |                                                     | -10  | +10                   | mA   |
| I <sub>n3</sub>  | DC current from or to pins S1 to S5                                                                                                          |                                                     | -30  | +30                   | mA   |
| I <sub>n4</sub>  | DC current into pin DELAY                                                                                                                    |                                                     | -5   | +10                   | mA   |
| I <sub>n5</sub>  | DC current from or to pin PRES                                                                                                               |                                                     | -5   | +5                    | mA   |
| I <sub>n6</sub>  | DC current from and to pins K0 to K5                                                                                                         |                                                     | -5   | +5                    | mA   |
| I <sub>n7</sub>  | DC current from or into pin ALARM (according to option choice)                                                                               |                                                     | -5   | +5                    | mA   |
| P <sub>tot</sub> | total power dissipation                                                                                                                      | $T_{amb} = -25 \text{ to } +85^{\circ}\text{C}$     | _    | 500                   | mW   |
| T <sub>stg</sub> | storage temperature                                                                                                                          |                                                     | -55  | +150                  | °C   |
| V <sub>esd</sub> | electrostatic discharge                                                                                                                      | on pins I/O, V <sub>CC</sub> , RST,<br>CLK and PRES | -6   | +6                    | kV   |
|                  |                                                                                                                                              | on other pins                                       | -2   | +2                    | kV   |
| Tj               | junction temperature                                                                                                                         | -                                                   | -    | 125                   | °C   |

#### HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air |       |      |
|                      | LQFP64                                      |             | 70    | K/W  |
|                      | QFP44                                       |             | 60    | K/W  |

# TDA8005A

#### CHARACTERISTICS

 $V_{DD}$  = 5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = 25 °C; for general purpose I/O ports refer to P80CL51 data sheet; unless otherwise specified.

| SYMBOL                   | PARAMETER                                         | CONDITIONS                                                                                                                                                                                   | MIN.                | TYP. | MAX.            | UNIT |
|--------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-----------------|------|
| Supply                   | ł                                                 |                                                                                                                                                                                              | I                   | I    |                 |      |
| V <sub>DD</sub>          | supply voltage                                    | voltage superior, option dependant; note 1                                                                                                                                                   | 2.5                 | -    | 6.0             | V    |
| I <sub>DD(pd)</sub>      | supply current in power-down mode                 | $V_{DD}$ = 5 or 3 V; card inactive                                                                                                                                                           | -                   | 100  | _               | μA   |
| I <sub>DD(sm)</sub>      | supply current in sleep mode                      | card powered but clock stopped; no load                                                                                                                                                      |                     |      |                 |      |
|                          |                                                   | doubler option                                                                                                                                                                               | _                   | 500  | _               | μA   |
|                          |                                                   | tripler option                                                                                                                                                                               | _                   | 700  | _               | μA   |
| I <sub>DD(om)</sub>      | supply current operating mode                     | unloaded; $f_{XTAL} = 13$ MHz;<br>$f_{clk} = 6.5$ MHz;<br>$f_{card} = 3.25$ MHz                                                                                                              | -                   | 5.5  | -               | mA   |
|                          |                                                   | $\label{eq:VDD} \begin{array}{l} V_{\text{DD}} = 3 \; V; \; f_{\text{XTAL}} = 13 \; \text{MHz}; \\ f_{\text{clk}} = 3.25 \; \text{MHz}; \\ f_{\text{card}} = 3.25 \; \text{MHz} \end{array}$ | _                   | 3    | _               | mA   |
| V <sub>th(VDD)</sub>     | threshold voltage on V <sub>DD</sub>              | supervisor option                                                                                                                                                                            | 2                   | -    | 2.3             | V    |
|                          | (falling)                                         |                                                                                                                                                                                              | 2.45                | _    | 3               | V    |
|                          |                                                   |                                                                                                                                                                                              | 3.8                 | _    | 4.5             | V    |
| V <sub>hys(VthVDD)</sub> | hysteresis on V <sub>th(VDD)</sub>                |                                                                                                                                                                                              | 40                  | _    | 350             | mV   |
| $V_{th(DELAY)}$          | threshold voltage on<br>pin DELAY                 |                                                                                                                                                                                              | -                   | 1.38 | -               | V    |
| V <sub>DELAY</sub>       | voltage on pin DELAY                              |                                                                                                                                                                                              | $V_{DD} - 0.5$      | -    | V <sub>DD</sub> | V    |
| I <sub>DELAY</sub>       | output current at pin DELAY                       | pin grounded (charge)                                                                                                                                                                        | -1.5                | -1   | -0.4            | μA   |
|                          |                                                   | V <sub>DELAY</sub> = V <sub>DD</sub> (discharge)                                                                                                                                             | 4                   | 6.8  | 10              | mA   |
| t <sub>W</sub>           | ALARM pulse width                                 | C <sub>DELAY</sub> = 10 nF                                                                                                                                                                   | -                   | 10   | _               | ms   |
| ALARM (op                | en drain active HIGH or LOW                       | output)                                                                                                                                                                                      | •                   | •    | ·               | •    |
| I <sub>OH</sub>          | HIGH-level output current                         | active LOW option; $V_{OH} = 5 V$                                                                                                                                                            | _                   | _    | 10              | μA   |
| V <sub>OL</sub>          | LOW-level output voltage                          | active LOW option;<br>I <sub>OL</sub> = 2 mA                                                                                                                                                 | -                   | _    | 0.4             | V    |
| I <sub>OL</sub>          | LOW-level output current                          | active HIGH option;<br>V <sub>OL</sub> = 0 V                                                                                                                                                 | -                   | -    | -10             | μΑ   |
| V <sub>OH</sub>          | HIGH-level output voltage                         | active HIGH option;<br>I <sub>OH</sub> = −2 mA                                                                                                                                               | V <sub>DD</sub> – 1 | _    | _               | V    |
| Crystal osc              | illator; note 2                                   |                                                                                                                                                                                              |                     |      |                 |      |
| f <sub>XTAL</sub>        | crystal frequency                                 |                                                                                                                                                                                              | 2                   | -    | 16              | MHz  |
| f <sub>ext</sub>         | frequency of external signal applied on pin XTAL1 |                                                                                                                                                                                              | 0                   | -    | 16              | MHz  |

| SYMBOL               | PARAMETER                      | CONDITIONS                                                     | MIN.                  | TYP. | MAX.                   | UNIT |
|----------------------|--------------------------------|----------------------------------------------------------------|-----------------------|------|------------------------|------|
| Step-up co           | nverter                        |                                                                |                       |      | -1                     | 1    |
| f <sub>INT</sub>     | internal oscillation frequency |                                                                | 2                     | -    | 3                      | MHz  |
| V <sub>step-up</sub> | voltage on pin S5              | 5 V card                                                       | -                     | 6.5  | -                      | V    |
|                      |                                | 3 V card                                                       | -                     | 4.5  | _                      | V    |
| Low imped            | ance supply (pin LIS)          |                                                                |                       |      | •                      |      |
| V <sub>LIS</sub>     | voltage on pin LIS             |                                                                | 0                     | _    | V <sub>DD</sub>        | V    |
| I <sub>LIS</sub>     | current at pin LIS             |                                                                | _                     | -    | 7                      | μA   |
| Reset outp           | ut to the card (pin RST)       |                                                                |                       | •    | -                      |      |
| V <sub>o(RST)</sub>  | output voltage                 | when inactive or when LIS is used; $I_{o(RST)} = 1 \text{ mA}$ | -0.3                  | -    | +0.4                   | V    |
| I <sub>o(RST)</sub>  | output current                 | when inactive and pin grounded                                 | -                     | _    | -1                     | mA   |
| V <sub>OL</sub>      | LOW-level output voltage       | I <sub>OL</sub> = 200 μA                                       | -0.25                 | -    | +0.4                   | V    |
| V <sub>OH</sub>      | HIGH-level output voltage      | I <sub>OH</sub> ≤ −200 μA                                      |                       |      |                        |      |
|                      |                                | 5 V card                                                       | 4                     | -    | V <sub>CC</sub> + 0.3  | V    |
|                      |                                | 3 V card                                                       | 2.4                   | -    | V <sub>CC</sub> + 0.3  | V    |
| t <sub>r</sub>       | rise time                      | C <sub>L</sub> = 30 pF                                         | _                     | -    | 1                      | μs   |
| t <sub>f</sub>       | fall time                      | C <sub>L</sub> = 30 pF                                         | -                     | -    | 1                      | μs   |
| Clock outp           | ut to the card (pin CLK)       |                                                                |                       |      |                        |      |
| V <sub>o(CLK)</sub>  | output voltage                 | when inactive or when LIS is used; $I_{o(CLK)} = 1 \text{ mA}$ | -0.3                  | _    | +0.4                   | V    |
| I <sub>o(CLK)</sub>  | output current                 | when inactive and pin grounded                                 | -                     | _    | -1                     | mA   |
| V <sub>OL</sub>      | LOW-level output voltage       | I <sub>OL</sub> = 200 μA                                       | -0.25                 | -    | +0.4                   | V    |
| V <sub>OH</sub>      | HIGH-level output voltage      | I <sub>OH</sub> ≤ −200 μA                                      | V <sub>CC</sub> - 0.5 | -    | V <sub>CC</sub> + 0.25 | V    |
| t <sub>r</sub>       | rise time                      | C <sub>L</sub> = 30 pF                                         | -                     | -    | 15                     | ns   |
| t <sub>f</sub>       | fall time                      | C <sub>L</sub> = 30 pF                                         | -                     | -    | 15                     | ns   |
| f <sub>clk</sub>     | clock frequency                | 1 MHz idle configuration                                       | 1                     | -    | 1.5                    | MHz  |
|                      |                                | low operating speed                                            | -                     | -    | 2                      | MHz  |
|                      |                                | middle operating speed                                         | _                     | -    | 4                      | MHz  |
|                      |                                | high operating speed                                           | -                     | -    | 8                      | MHz  |
| δ                    | duty cycle                     | $C_{L} = 30  \text{pF}$                                        | 45                    | -    | 55                     | %    |

| SYMBOL              | PARAMETER                                       | CONDITIONS                                                                | MIN.               | TYP.                | MAX.                   | UNIT |
|---------------------|-------------------------------------------------|---------------------------------------------------------------------------|--------------------|---------------------|------------------------|------|
| Card supp           | ly voltage (pin V <sub>CC</sub> )               | 1                                                                         |                    |                     |                        |      |
| V <sub>o(VCC)</sub> | card supply output voltage                      | when inactive and when LIS is used; $I_{o(VCC)} = 1 \text{ mA}$           | -0.3               | -                   | +0.4                   | V    |
|                     |                                                 | when active; 5 V card                                                     |                    |                     |                        |      |
|                     |                                                 | no load                                                                   | 4.85               | 5.05                | 5.25                   | V    |
|                     |                                                 | static load                                                               | 4.75               | 5.0                 | 5.25                   | V    |
|                     |                                                 | dynamic loads on 200 nF capacitor                                         | 4.5                | -                   | 5.4                    | V    |
|                     |                                                 | when active; 3 V card                                                     |                    |                     |                        |      |
|                     |                                                 | no load                                                                   | 2.9                | 3.03                | 3.15                   | V    |
|                     |                                                 | static load                                                               | 2.79               | 3                   | 3.21                   | V    |
|                     |                                                 | dynamic loads on 200 nF capacitor                                         | 2.75               | -                   | 3.25                   | V    |
| I <sub>o(VCC)</sub> | card supply output current                      | when inactive and pin grounded                                            | -                  | -                   | -1                     | mA   |
|                     |                                                 | when active                                                               | -                  | -                   | 20                     | mA   |
|                     |                                                 | limited                                                                   | -                  | -                   | note 1                 | mA   |
| SR                  | slew rate on V <sub>CC</sub><br>(rise and fall) | maximum load capacitor<br>250 nF (including typical<br>200 nF decoupling) | 0.04               | 0.1                 | 0.16                   | V/µs |
| Data line (p        | pin I/O)                                        | 1                                                                         |                    | -                   | 1                      |      |
| V <sub>o(I/O)</sub> | output voltage                                  | when inactive or when LIS is used; $I_{o(I/O)} = 1 \text{ mA}$            | -0.3               | -                   | +0.4                   | V    |
| I <sub>o(I/O)</sub> | output current                                  | when inactive and pin grounded                                            | -                  | -                   | -1                     | mA   |
| V <sub>OL</sub>     | LOW-level output voltage                        | I/O configured as output;<br>$I_{OL} = 1 \text{ mA}$                      | -0.25              | -                   | +0.3                   | V    |
| V <sub>OH</sub>     | HIGH-level output voltage                       | I/O configured as output;<br>$I_{OH} \le 100 \ \mu A$                     | 0.8V <sub>CC</sub> | -                   | V <sub>CC</sub> + 0.25 | V    |
| V <sub>IL</sub>     | LOW-level input voltage                         | I/O configured as input;<br>$I_{IL} = 1 \text{ mA}$                       | 0                  | -                   | 0.5                    | V    |
| V <sub>IH</sub>     | HIGH-level input voltage                        | I/O configured as input;<br>I <sub>IL</sub> = 100 $\mu$ A                 | 0.6V <sub>CC</sub> | -                   | V <sub>CC</sub>        | V    |
| t <sub>r</sub>      | rise time                                       | C <sub>L</sub> = 30 pF                                                    | _                  | -                   | 1                      | μs   |
| t <sub>f</sub>      | fall time                                       | C <sub>L</sub> = 30 pF                                                    | _                  | -                   | 1                      | μs   |
| Protection          | S                                               |                                                                           |                    |                     |                        |      |
| I <sub>CC(sd)</sub> | shutdown current at pin $V_{CC}$                |                                                                           | -                  | 00/30/60;<br>note 1 | -                      | mA   |

# TDA8005A

| SYMBOL                | PARAMETER                                         | CONDITIONS               | MIN.                | TYP. | MAX. | UNIT |
|-----------------------|---------------------------------------------------|--------------------------|---------------------|------|------|------|
| Timing                |                                                   |                          |                     | _    | I    |      |
| t <sub>act</sub>      | activation sequence duration                      |                          | -                   | _    | 225  | μs   |
| t <sub>de</sub>       | deactivation sequence<br>duration                 |                          | -                   | -    | 150  | μs   |
| t <sub>3(start)</sub> | start of the window for sending clock to the card |                          | -                   | -    | 130  | μs   |
| t <sub>5(end)</sub>   | end of the window for sending clock to the card   |                          | 140                 | -    | -    | μs   |
| Auxiliary o           | utputs (AUX1 and AUX2)                            |                          |                     |      |      | •    |
| V <sub>OL</sub>       | LOW-level output voltage                          | I <sub>OL</sub> = 5 mA   | -                   | -    | 0.4  | V    |
| V <sub>OH</sub>       | HIGH-level output voltage                         | I <sub>OH</sub> = -5 mA  | V <sub>DD</sub> – 1 | -    | -    | V    |
| Output por            | ts from extension (K0 to K5)                      |                          |                     |      |      |      |
| V <sub>OL</sub>       | LOW-level output voltage                          | I <sub>OL</sub> = 2 mA   | -                   | -    | 0.4  | V    |
| V <sub>OH</sub>       | HIGH-level output voltage                         | I <sub>OH</sub> = -2 mA  | V <sub>DD</sub> – 1 | -    | -    | V    |
| Card prese            | nce input (pin PRES)                              |                          |                     |      |      |      |
| V <sub>IL</sub>       | LOW-level input voltage                           | I <sub>IL</sub> = -1 mA  | -                   | -    | 0.6  | V    |
| V <sub>IH</sub>       | HIGH-level input voltage                          | I <sub>IH</sub> = 100 μA | 0.7V <sub>DD</sub>  | _    | -    | V    |
| I <sub>IH</sub>       | HIGH-level input current                          | V <sub>IH</sub> = 5 V    | 0.2                 | _    | 3    | μA   |

#### Notes

1. See Table 3 for mask options.

2. The crystal oscillator is the same as option 3 of the P80CL51.

Philips Semiconductors

Preliminary specification

# Low-power (3 V/5 V) smart card coupler

# TDA8005A



1998 Mar 20

26

- [ ]

Philips Semiconductors

Preliminary specification

# Low-power (3 V/5 V) smart card coupler

TDA8005A



\_

27

# TDA8005A

#### Mask options

| Table 3 TDA800 |  | 05A option choice form |
|----------------|--|------------------------|
| FUNCTION       |  | DESCRIPTION            |

| FUNCTION | DESCRIPTION | OPTION |
|----------|-------------|--------|
| P00      |             |        |
| P01      |             |        |
| P02      |             |        |
| P03      |             |        |
| P04      | RSTIN       | 3 S    |
| P05      | START       | 3 S    |
| P06      | STROBE      | 3 S    |
| P07      | ENABLE      | 3 S    |
| P10      | OFF         | 2 S    |
| P11      |             |        |
| P12      |             |        |
| P13      |             |        |
| P14      |             |        |
| P15      |             |        |
| P16      |             |        |
| P17      |             |        |
| P20      |             |        |
| P21      |             |        |
| P22      |             |        |
| P23      |             |        |
| P24      | DATA        | 1 S    |
| P25      | R/W         | 3 S    |
| P26      | REG1        | 3 S    |
| P27      | REG0        | 3 S    |
| P30      |             |        |
| P31      |             |        |
| P32      | INT         | 1 S    |
| P33      |             |        |
| P34      |             |        |
| P35      | AUX1        | 3 S    |
| P36      | AUX2        | 3 S    |
| P37      |             |        |

#### Table 4 Description of used options; note 1

| OPTION | DESCRIPTION       |
|--------|-------------------|
| 1      | standard I/O      |
| 2      | open-drain I/O    |
| 3      | push-pull output  |
| S      | set to HIGH state |
| R      | set to LOW state  |

#### Note

<sup>1.</sup> Example: option 1 S indicates standard I/O, set to HIGH state at power-on.

# TDA8005A

#### Table 5Analog options

| FEATURES      | OPTIONS       |                  |                  |       |
|---------------|---------------|------------------|------------------|-------|
| Step-up       | doubler       | tripler          |                  |       |
| Supervisor    | 2.3 V         | 3 V              | 4.5 V            |       |
| I/O           | low           | high impedance   |                  |       |
| I/O pull-up   | 10 kΩ         | 20 kΩ            | 30 kΩ            |       |
| R-CLK         | 0             | 100 Ω            | 150 Ω            | 200 Ω |
| R-RST         | 0             | 80 Ω             | 130 Ω            | 180 Ω |
| ALARM         | active HIGH   | active LOW       |                  |       |
| PRES          | active HIGH   | active LOW       |                  |       |
| IC protection | no limitation | 30 mA limitation | 60 mA limitation |       |

# TDA8005A

#### PACKAGE OUTLINES





#### TDA8005A

#### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all LQFP and QFP packages.

The choice of heating method may be influenced by larger plastic QFP packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, refer to the Drypack chapter in our "Quality Reference Handbook" (order code 9397 750 00192).

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 50 and 300 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 °C.

#### Wave soldering

Wave soldering is **not** recommended for LQFP and QFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

#### CAUTION

Wave soldering is NOT applicable for all LQFP and QFP packages with a pitch (e) equal or less than 0.5 mm.

If wave soldering cannot be avoided, for LQFP and QFP packages with a pitch (e) larger than 0.5 mm, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

# TDA8005A

#### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | t specification This data sheet contains final product specifications.                |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |  |  |
| Where application information is given, it is advisory and does not form part of the specification.                                                                                                                                                                                                                                                                                                                                                       |                                                                                       |  |  |

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

TDA8005A

NOTES

TDA8005A

NOTES

# Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Tel. +64 9 849 4160, Fax. +64 9 849 7811 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010, Norway: Box 1, Manglerud 0612, OSLO, Fax. +43 160 101 1210 Tel. +47 22 74 8000, Fax. +47 22 74 8341 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381 Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

435102/1200/01/pp36

Date of release: 1998 Mar 20

Document order number: 9397 750 02512

SCA57

Let's make things better.

Internet: http://www.semiconductors.philips.com







Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Haves. MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381

Uruguay: see South America

Vietnam: see Singapore Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777