

# **ADC12L080**

# 12-Bit, 80 MSPS, 450 MHz Bandwidth A/D Converter with Internal Reference

# **General Description**

The ADC12L080 is a monolithic CMOS analog-to-digital converter capable of converting analog input signals into 12-bit digital words at 80 Megasamples per second (MSPS). This converter uses a differential, pipeline architecture with digital error correction and an on-chip sample-and-hold circuit to minimize die size and power consumption while providing excellent dynamic performance. The ADC12L080 can be operated with either the internal or an external reference. Operating on a single 3.3V power supply, this device consumes just 425 mW at 80 MSPS, including the reference current. The Power Down feature reduces power consumption to just 50 mW.

The differential inputs provide a full scale input swing equal to  $\pm V_{\rm REF}.$  The buffered, high impedance, single-ended external reference input is converted on-chip to a differential reference for use by the processing circuitry. Output data format may be selected as either offset binary or two's complement.

This device is available in the 32-lead LQFP package and operates over the industrial temperature range of -40°C to +85°C.

#### **Features**

- Single supply operation
- Low power consumption
- Power down mode
- Internal or external reference
- Selectable Offset Binary or 2's Complement data format
- Pin-compatible with ADC12010, ADC12020, ADC12040, ADC12L063, ADC12L066

# **Key Specifications**

| Full Power Bandwidth              | 450 MHz        |
|-----------------------------------|----------------|
| ■ DNL                             | ±0.4 LSB (typ) |
| ■ SNR (f <sub>IN</sub> = 10 MHz)  | 66 dB (typ)    |
| ■ SFDR (f <sub>IN</sub> = 10 MHz) | 80 dB (tvp)    |

■ Power Consumption, 80 MHz

 — Operating
 425 mW (typ)

 — Power Down
 50 mW (typ)

# **Applications**

- Ultrasound and Imaging
- Instrumentation
- Cellular Base Stations/Communication Receivers
- Sonar/Radar
- xDSL
- Wireless Local Loops
- Data Acquisition Systems
- DSP Front Ends

# **Connection Diagram**



TRI-STATE® is a registered trademark of National Semiconductor Corporation.

# **Ordering Information**

| Industrial (–40 $^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ +85 $^{\circ}$ C) | Package          |
|-----------------------------------------------------------------------------|------------------|
| ADC12L080CIVY                                                               | 32 Pin LQFP      |
| ADC12L080EVAL                                                               | Evaluation Board |

# **Block Diagram**



# **Pin Descriptions and Equivalent Circuits** Pin No. Symbol **Equivalent Circuit** Description **ANALOG I/O** Differential analog signal Input pins. With a 1.0V reference 2 $V_{IN^+}$ voltage the full-scale differential input signal level is 2.0 V<sub>P-P</sub> with each input pin centered on a common mode voltage, $V_{CM}$ . The $V_{IN}$ - pin may be connected to $V_{CM}$ for single-ended operation, but a differential input signal is required for best 3 $V_{IN^-}$ performance. Reference input. This pin should be connected to $V_{\rm A}$ to use the internal 1.0V reference. If it is desired to use an external reference voltage, this pin should be bypassed to AGND with $V_{REF}$ a 0.1 µF low ESL capacitor. Specified operation is with a V<sub>REF</sub> of 1.0V, but the device will function well with a V<sub>REF</sub> range indicated in the Electrical Tables. $V_{RP}$ These pins are high impedance reference bypass pins only. Connect a 0.1 µF capacitor from each of these pins to AGND. $V_{RM}$ Connect a 1.0 $\mu F$ capacitor from $V_{RP}$ to $V_{RN}$ . DO NOT LOAD these pins. 30 $V_{RN}$ **DIGITAL I/O** Digital clock input. The range of frequencies for this input is CLK 10 10 MHz to 80 MHz with guaranteed performance at 80 MHz. The input is sampled on the rising edge of this input. Output format selection. When this pin is LOW, the output format is offset binary. When this pin is HIGH the output OF format is two's complement. This pin may be changed 11 asynchronously, but such a change will result in errors for one or two conversions. PD is the Power Down input pin. When high, this input puts 8 PD the converter into the power down mode. When this pin is low, the converter is in the active mode.

# Pin Descriptions and Equivalent Circuits (Continued)

| Pin No.         | Symbol          | Equivalent Circuit                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------|-----------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14–19,<br>22–27 | D0-D11          | V <sub>DR</sub> (D <sub>n</sub> ) | Digital data output pins that make up the 12-bit conversion results. D0 is the LSB, while D11 is the MSB of the output word.                                                                                                                                                                                                                                                                                                                                                                                                           |
| ANALOG PO       | WER             |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5, 6, 29        | V <sub>A</sub>  |                                   | Positive analog supply pins. These pins should be connected to a quiet +3.3V source and bypassed to AGND with 0.1 µF low ESL capacitors located within 1 cm of these power pins, and with a 10 µF capacitor.                                                                                                                                                                                                                                                                                                                           |
| 4, 7, 28        | AGND            |                                   | The ground return for the analog supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DIGITAL PO      | WER             |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13              | V <sub>D</sub>  |                                   | Positive digital supply pin. This pin should be connected to the same quiet +3.3V source as is $V_A$ and bypassed to DGND with a 0.1 $\mu$ F monolithic capacitor in parallel with a 10 $\mu$ F capacitor, both located within 1 cm of the power pin.                                                                                                                                                                                                                                                                                  |
| 9, 12           | DGND            |                                   | The ground return for the digital supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 21              | V <sub>DR</sub> |                                   | Positive digital supply pin for the ADC12L080's output drivers. This pin should be connected to a voltage source in the range indicated in the Operating Ratings table and be bypassed to DR GND with a 0.1 $\mu F$ capacitor. If the supply for this pin is different from the supply used for $V_A$ and $V_D$ , it should also be bypassed with a 10 $\mu F$ capacitor. The voltage at this pin should never exceed the voltage on $V_D$ by more than 300 mV. All bypass capacitors should be located within 1 cm of the supply pin. |
| 20              | DR GND          |                                   | The ground return for the digital supply for the ADC12L080's output drivers. This pin should be connected to the system digital ground, but not be connected in close proximity to the ADC12L080's DGND or AGND pins. See Section 6.0 (Layout and Grounding) for more details.                                                                                                                                                                                                                                                         |

# **Absolute Maximum Ratings**

(Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

4.2V  $V_A, V_D, V_{DR}$  $|V_A - V_D|$  $\leq$  100 mV  $\leq$  300 mV  $V_{DR}-V_{D}$ Voltage on Any Pin -0.3V to  $V_A$  or  $(V_D$ + 0.3V)Input Current at Any Pin (Note 3) ±25 mA Package Input Current (Note 3) ±50 mA Package Dissipation at T<sub>A</sub> = 25°C See (Note 4) **ESD Susceptibility** 

Human Body Model (Note 5) 2500V Machine Model (Note 5) 250V

Soldering Temperature,

Infrared, 10 sec. (Note 6) Storage Temperature -65°C to +150°C

## **Operating Ratings** (Notes 1, 2)

 $-40^{\circ}C \le T_A \le +85^{\circ}C$ Operating Temperature Supply Voltage (VA, VD) +3.0V to +3.60V Output Driver Supply (VDR) +2.4V to  $V_D$ 0.8V to 1.5V  $V_{REF}$ CLK, PD, OF -0.05V to  $V_D + 0.05V$ V<sub>IN</sub> Input -0V to  $(V_A - 0.5V)$ 0.5V to  $(V_A-1.5V)$  $V_{CM}$ IAGND-DGNDI

# Package Thermal Resistances

| Package      | $\theta_{J-A}$ |
|--------------|----------------|
| 32-Lead LQFP | 79°C / W       |

# **Converter Electrical Characteristics**

Unless otherwise specified, the following specifications apply for AGND = DGND = DR GND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +2.5V$ , PD = 0V,  $V_{REF} = +1.0V$  external,  $V_{CM} = 1.65V$ ,  $R_S < 100\Omega$ ,  $f_{CLK} = 80$  MHz,  $t_r = t_f = 2$  ns,  $f_{IN} = 70$  MHz,  $C_L = 15$  pF/pin. Boldface limits apply for  $T_J = T_{MIN}$  to  $T_{MAX}$ : all other limits  $T_J = 25^{\circ}C$  (Notes 7, 8, 9, 10)

235°C

| Symbol           | Parameter                            | Conditions                |            | Typical<br>(Note 10) | Limits<br>(Note 10) | Units<br>(Limits) |
|------------------|--------------------------------------|---------------------------|------------|----------------------|---------------------|-------------------|
| STATIC           | CONVERTER CHARACTERISTICS            |                           | (11010-10) | (1010-10)            | (=)                 |                   |
|                  | Resolution with No Missing Codes     |                           |            |                      | 12                  | Bits              |
| INL              | Integral Non Linearity               | Best Fit Method           |            | ±1.2                 | 4.0                 | LSB (max)         |
| IINL             | integral Norr Emeanty                | Dest Fit Method           |            | ±1.2                 | -3.3                | LSB (min)         |
| DNL              | Differential Non Linearity           | No missing codes          |            | ±0.4                 | 1.5                 | LSB (max)         |
| DINL             | Differential Nort Lifearity          | No missing codes          |            | ±0.4                 | -1.0                | LSB (min)         |
|                  |                                      | Positive Error            |            | -0.15                | +5.7                | %FS (max)         |
| GE               | Gain Error                           | 1 OSILIVE LITOI           |            | -0.13                | -2                  | %FS (min)         |
| GL               | Gain Endi                            | Negative Error            | +0.4       | +5                   | %FS (max)           |                   |
|                  |                                      | Negative Enoi             |            | -3.7                 | %FS (min)           |                   |
|                  | Offset Error $(V_{IN} + = V_{IN} -)$ |                           | +0.2       | +1.7                 | %FS (max)           |                   |
|                  |                                      |                           |            | -0.6                 | 701 O (111ax)       |                   |
|                  | Under Range Output Code              |                           |            | 0                    | 0                   |                   |
|                  | Over Range Output Code               |                           |            | 4095                 | 4095                |                   |
| REFERE           | NCE AND ANALOG INPUT CHARAC          | TERISTICS                 |            |                      |                     |                   |
| V                | Common Mode Input Voltage            |                           |            | 1.65                 | 0.5                 | V (min)           |
| $V_{CM}$         | Common Mode Input Voltage            |                           |            | 1.05                 | 2.0                 | V (max)           |
|                  | V <sub>IN</sub> Input Capacitance    | V <sub>IN</sub> = 1.0 Vdc | (CLK LOW)  | 8                    |                     | pF                |
| C <sub>IN</sub>  | (each pin to GND)                    | + 1 V <sub>P-P</sub>      | (CLK HIGH) | 7                    |                     | pF                |
| · · ·            | Deference Valtage (Nets 10)          |                           | •          | 1.0                  | 0.8                 | V (min)           |
| V <sub>REF</sub> | Reference Voltage (Note 12)          |                           |            | 1.0                  | 1.5                 | V (max)           |

# **DC and Logic Electrical Characteristics**

Unless otherwise specified, the following specifications apply for AGND = DGND = DR GND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +2.5V$ , PD = 0V,  $V_{REF} = +1.0V$  external,  $V_{CM} = 1.65V$ ,  $R_S < 100\Omega$ ,  $f_{CLK} = 80$  MHz,  $t_r = t_f = 2$  ns,  $f_{IN} = 70$  MHz,  $C_L = 15$  pF/pin. Boldface limits apply for  $T_J = T_{MIN}$  to  $T_{MAX}$ : all other limits  $T_J = 25^{\circ}C$  (Notes 7, 8, 9, 10)

| Symbol              | Parameter                              | Conditions                                                             | Typical<br>(Note 10) | Limits<br>(Note 10)       | Units<br>(Limits) |
|---------------------|----------------------------------------|------------------------------------------------------------------------|----------------------|---------------------------|-------------------|
| DYNAM               | IC CONVERTER CHARACTERIST              | ics                                                                    | •                    |                           |                   |
| BW                  | Full Power Bandwidth                   | -0.5 dBFS Input, Output at -3 dB                                       | 450                  |                           | MHz               |
|                     |                                        | $f_{IN} = 10$ MHz, Differential $V_{IN} = -0.5$ dBFS                   | 66                   | 64                        | dB (min)          |
| CNID                | Signal to Naigo Batia                  | $f_{IN} = 40 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | 65                   |                           | dB                |
| SNR                 | Signal-to-Noise Ratio                  | $f_{IN} = 70 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | 65                   | 63                        | dB (min)          |
|                     |                                        | $f_{IN} = 150 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$ | 63                   |                           | dB                |
|                     |                                        | $f_{IN} = 10 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | 66                   | 63                        | dB (min)          |
| CINIAD              | Cianal ta Naisa & Distantian           | $f_{IN} = 40$ MHz, Differential $V_{IN} = -0.5$ dBFS                   | 64.5                 |                           | dB                |
| SINAD               | Signal-to-Noise & Distortion           | $f_{IN} = 70 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | 64                   | 62.7                      | dB (min)          |
|                     |                                        | $f_{IN} = 150 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$ | 62                   |                           | dB                |
|                     |                                        | f <sub>IN</sub> = 10 MHz, Differential V <sub>IN</sub> = -0.5 dBFS     | 10.7                 | 10.2                      | Bits (min)        |
| ENIOD               | E# .: N                                | f <sub>IN</sub> = 40 MHz, Differential V <sub>IN</sub> = 0.5 dBFS      | 10.4                 |                           | Bits              |
| ENOB                | Effective Number of Bits               | $f_{IN} = 70 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | 10.3                 | 10.1                      | Bits (min)        |
|                     |                                        | $f_{IN} = 150 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$ | 10.0                 |                           | Bits              |
|                     |                                        | f <sub>IN</sub> = 10 MHz, Differential V <sub>IN</sub> = -0.5 dBFS     | -77                  | -66                       | dB (max)          |
|                     |                                        | $f_{IN} = 40 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | -74                  |                           | dB                |
| THD                 | Total Harmonic Distortion              | $f_{IN} = 70 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | -71                  | -65                       | dB (max)          |
|                     |                                        | $f_{IN} = 150 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$ | -70                  |                           | dB                |
|                     |                                        | f <sub>IN</sub> = 10 MHz, Differential V <sub>IN</sub> = -0.5 dBFS     | -80                  | -68                       | dB (max)          |
| 2nd                 |                                        | $f_{IN} = 40 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | -80                  |                           | dΒ                |
| Harm                | Second Harmonic Distortion             | $f_{IN} = 70 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | -80                  | -65.5                     | dB (max)          |
|                     |                                        | $f_{IN} = 150 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$ | -79                  |                           | dB                |
|                     |                                        | $f_{IN} = 10 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | -84                  | -69                       | dB (max)          |
| 3rd                 |                                        | $f_{IN} = 40 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | -81                  |                           | dB                |
| Harm                | Third Harmonic Distortion              | $f_{IN} = 70 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | -79                  | -66                       | dB (max)          |
|                     |                                        | $f_{IN} = 150 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$ | -78                  |                           | dΒ                |
|                     |                                        | f <sub>IN</sub> = 10 MHz, Differential V <sub>IN</sub> = -0.5 dBFS     | 80                   | 68                        | dB (min)          |
|                     |                                        | $f_{IN} = 40$ MHz, Differential $V_{IN} = -0.5$ dBFS                   | 77                   |                           | dB                |
| SFDR                | Spurious Free Dynamic Range            | $f_{IN} = 70 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$  | 74                   | -65.5                     | dB (min)          |
|                     |                                        | $f_{IN} = 150 \text{ MHz}$ , Differential $V_{IN} = -0.5 \text{ dBFS}$ | 73                   |                           | dB                |
|                     |                                        | $f_{IN}1 = 19.6MHz$ , $f_{IN}2 = 20.5 MHz$ ,                           | 66                   |                           | dBFS              |
| IMD                 | Intermodulation Distortion             | each = -6.0 dBFS                                                       |                      |                           |                   |
| CLK, PE             | O, OF DIGITAL INPUT CHARACTE           | RISTICS                                                                | 1                    |                           |                   |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage              | $V_D = 3.3V$                                                           |                      | 2.0                       | V (min)           |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage              | $V_D = 3.3V$                                                           |                      | 0.8                       | V (max)           |
| I <sub>IN(1)</sub>  | Logical "1" Input Current              | $V_{IN}+, V_{IN}-=3.3V$                                                | 10                   |                           | μΑ                |
| I <sub>IN(0)</sub>  | Logical "0" Input Current              | $V_{IN}+$ , $V_{IN}-=0V$                                               | -10                  |                           | μΑ                |
| C <sub>IN</sub>     | Digital Input Capacitance              |                                                                        | 5                    |                           | pF                |
| D0-D11              | DIGITAL OUTPUT CHARACTERIS             | STICS                                                                  |                      |                           |                   |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage             | I <sub>OUT</sub> = -0.5 mA                                             |                      | V <sub>DR</sub> –<br>0.18 | V (min)           |
| $V_{OUT(0)}$        | Logical "0" Output Voltage             | I <sub>OUT</sub> = 1.6 mA                                              |                      | 0.4                       | V (max)           |
| +I <sub>SC</sub>    | Output Short Circuit Source<br>Current | V <sub>OUT</sub> = 0V                                                  | -20                  |                           | mA                |
| -I <sub>sc</sub>    | Output Short Circuit Sink Current      | V <sub>OUT</sub> = 2.5V                                                | 20                   |                           | mA                |

# DC and Logic Electrical Characteristics (Continued)

Unless otherwise specified, the following specifications apply for AGND = DGND = DR GND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +2.5V$ , PD = 0V,  $V_{REF} = +1.0V$  external,  $V_{CM} = 1.65V$ ,  $R_S < 100\Omega$ ,  $f_{CLK} = 80$  MHz,  $t_r = t_f = 2$  ns,  $f_{IN} = 70$  MHz,  $C_L = 15$  pF/pin. **Boldface limits apply for T<sub>J</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>:** all other limits T<sub>J</sub> = 25°C (Notes 7, 8, 9, 10)

| Symbol                         | Parameter                                     | Conditions                                     | Typical<br>(Note 10) | Limits<br>(Note 10) | Units<br>(Limits) |  |  |
|--------------------------------|-----------------------------------------------|------------------------------------------------|----------------------|---------------------|-------------------|--|--|
| POWER                          | POWER SUPPLY CHARACTERISTICS                  |                                                |                      |                     |                   |  |  |
| 1                              | Angles Cumply Current                         | PD Pin = DGND                                  | 120                  | 168                 | mA (max)          |  |  |
| I <sub>A</sub>                 | Analog Supply Current                         | PD Pin = V <sub>DR</sub>                       | 10                   |                     | mA                |  |  |
| I <sub>D</sub> Digital S       | Digital Cumply Current                        | PD Pin = DGND                                  | 6                    | 11.5                | mA (max)          |  |  |
|                                | Digital Supply Current                        | PD Pin = V <sub>DR</sub>                       | 5                    |                     | mA                |  |  |
| Digital Octava Complex Company | PD Pin = DGND, f <sub>in</sub> = 0, (Note 13) | <1                                             |                      | mA                  |                   |  |  |
| I <sub>DR</sub>                | Digital Output Supply Current                 | PD Pin = V <sub>DR</sub>                       | 0                    |                     | mA                |  |  |
|                                | Total Power Consumption                       | PD Pin = DGND, C <sub>L</sub> = 0 pF (Note 14) | 425                  | 590                 | mW (max)          |  |  |
|                                | Total Power Consumption                       | PD Pin = V <sub>DR</sub>                       | 50                   |                     | mW                |  |  |
| PSRR1                          | Power Supply Rejection Ratio                  | Rejection of Full-Scale Gain Error             | 41                   |                     | dB                |  |  |
| . 0                            | Tower Supply Fregorian Flanc                  | change with V <sub>A</sub> = 3.0V vs. 3.6V     |                      |                     |                   |  |  |

#### **AC Electrical Characteristics**

Unless otherwise specified, the following specifications apply for AGND = DGND = DR GND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +2.5V$ , PD = 0V,  $V_{REF} = +1.0V$  external,  $V_{CM} = 1.65V$ ,  $R_S < 100\Omega$ ,  $f_{CLK} = 80$  MHz,  $t_r = t_f = 2$  ns,  $f_{IN} = 70$  MHz,  $C_L = 15$  pF/pin. **Boldface limits apply for T<sub>J</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>:** all other limits T<sub>J</sub> = 25°C (Notes 7, 8, 9, 10, 11)

| Symbol            | Parameter                      | Conditions                                                 | Typical<br>(Note 10) | Limits<br>(Note 10) | Units<br>(Limits)  |
|-------------------|--------------------------------|------------------------------------------------------------|----------------------|---------------------|--------------------|
|                   | Maximum Clock Frequency        |                                                            |                      | 80                  | MHz (min)          |
|                   | Minimum Clock Frequency        |                                                            | 10                   |                     | MHz                |
|                   | Clock Duty Cycle               |                                                            | 60<br>40             |                     | % (max)<br>% (min) |
| t <sub>CH</sub>   | Clock High Time                |                                                            | 5.5                  |                     | ns (min)           |
| t <sub>CL</sub>   | Clock Low Time                 |                                                            | 5.5                  |                     | ns (min)           |
| t <sub>CONV</sub> | Conversion Latency             |                                                            |                      | 6                   | Clock<br>Cycles    |
|                   | Data Output Delay after Rising | V <sub>DR</sub> = 2.5V                                     | 5.2                  | 8.3                 | ns (max)           |
| t <sub>od</sub>   | CLK Edge                       | V <sub>DR</sub> = 3.3V                                     | 4.8                  | 7.5                 | ns (max)           |
| t <sub>AD</sub>   | Aperture Delay                 |                                                            | 2                    |                     | ns                 |
| t <sub>AJ</sub>   | Aperture Jitter                |                                                            | 0.7                  |                     | ps rms             |
| t <sub>PD</sub>   | Power Down Mode Exit Cycle     | 0.1 μF on pins 30, 31, 32,<br>and 1.0 μF from pin 30 to 31 | 1                    |                     | μs                 |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: All voltages are measured with respect to GND = AGND = DGND = 0V, unless otherwise specified.

**Note 3:** When the input voltage at any pin exceeds the power supplies (that is,  $V_{IN}$  < AGND, or  $V_{IN}$  >  $V_A$ ,  $V_D$  or  $V_{DR}$ ), the current at that pin should be limited to 25 mA. The 50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 25 mA to two.

Note 4: The absolute maximum junction temperature  $(T_J max)$  for this device is 150°C. The maximum allowable power dissipation is dictated by  $T_J max$ , the junction-to-ambient thermal resistance  $(\theta_{JA})$ , and the ambient temperature,  $(T_A)$ , and can be calculated using the formula  $P_D MAX = (T_J max - T_A)/\theta_{JA}$ . The values for maximum power dissipation will be reached only when the device is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions should always be avoided.

Note 5: Human body model is 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor. Machine model is 220 pF discharged through  $0\Omega$ .

**Note 6:** The 235°C reflow temperature refers to infrared reflow. For Vapor Phase Reflow (VPR), the following Conditions apply: Maintain the temperature at the top of the package body above 183°C for a minimum 60 seconds. The temperature measured on the package body must not exceed 220°C. Only one excursion above 183°C is allowed per reflow cycle.

Note 7: The inputs are protected as shown below. Input voltages above  $V_A$  or below GND will not damage this device, provided current is limited per (Note 3). However, errors in the A/D conversion can occur if the input goes above  $V_A$  or below GND by more than 100 mV. As an example, if  $V_A$  is 3.3V, the full-scale input voltage must be  $\leq$ 3.4V to ensure accurate conversions.

## AC Electrical Characteristics (Continued)



- Note 8: To guarantee accuracy, it is required that IV<sub>A</sub>−V<sub>D</sub>I ≤ 100 mV and separate bypass capacitors are used at each power supply pin.
- Note 9: With the test condition for  $V_{REF}$  = +1.0V (2  $V_{P-P}$  differential input), the 12-bit LSB is 488  $\mu V$ .
- Note 10: Typical figures are at T<sub>A</sub> = T<sub>J</sub> = 25°C, and represent most likely parametric norms. Test limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
- Note 11: Timing specifications are tested at TTL logic levels,  $V_{IL}=0.4V$  for a falling edge and  $V_{IH}=2.4V$  for a rising edge.
- Note 12: Optimum dynamic performance will be obtained by keeping the reference input in the 0.8V to 1.5V range. The LM4051CIM3-ADJ or the LM4051CIM3-1.2 band gap voltage reference is recommended for this application.
- Note 13:  $I_{DR}$  is the current consumed by the switching of the output drivers and is primarily determined by load capacitance on the output pins, the supply voltage,  $V_{DR}$ , and the rate at which the outputs are switching (which is signal dependent).  $I_{DR}=V_{DR}(C_0 \times f_0 + C_1 \times f_1 + ... + C_{11} \times f_{11})$  where  $V_{DR}$  is the output driver power supply voltage,  $C_n$  is total capacitance on the output pin, and  $f_n$  is the average frequency at which that pin is toggling.
- Note 14: Power consumption excludes output driver power. See (Note 13).

# **Specification Definitions**

**APERTURE DELAY** is the time after the rising edge of the clock to when the input signal is acquired or held for conversion.

**APERTURE JITTER (APERTURE UNCERTAINTY)** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output.

COMMON MODE VOLTAGE ( $V_{\text{CM}}$ ) is the d.c. potential present at both signal inputs to the ADC.

**CONVERSION LATENCY** See PIPELINE DELAY.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the ADC clock input signal.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

**GAIN ERROR** is the deviation from the ideal slope of the transfer function. It can be calculated as:

Gain Error = Positive Full Scale Error - Offset Error

**INTEGRAL NON LINEARITY (INL)** is a measure of the deviation of each individual code from a best fit straight line. The deviation of any given code from this straight line is measured from the center of that code value.

**INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the second and third order intermodulation products to the power in one of the original frequencies. IMD is usually expressed in dBFS.

**MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC12L080 is guaranteed not to have any missing codes.

**NEGATIVE FULL SCALE ERROR** is the difference between the input voltage  $(V_{IN}+-V_{IN}-)$  just causing a transition from negative full scale to the first code and its ideal value of 0/5 LSB.

**OFFSET ERROR** is the input voltage that will cause a transition from a code of 01 1111 1111 to a code of 10 0000 0000/

**OUTPUT DELAY** is the time delay after the rising edge of the clock before the data update is presented at the output pins.

**PIPELINE DELAY (LATENCY)** is the number of clock cycles between initiation of conversion and when that data is pre-

sented to the output driver stage. Data for any given sample is available at the output pins the Pipeline Delay plus the Output Delay after the sample is taken. New data is available at every clock cycle, but the data lags the conversion by the pipeline delay.

**POSITIVE FULL SCALE ERROR** is the difference between the actual last code transition and its ideal value of 1½ LSB below positive full scale.

**POWER SUPPLY REJECTION RATIO (PSRR)** is a measure of how well the ADC rejects a change in the power supply voltage. PSRR1 is the ratio of the change in Full-Scale Gain Error that results from a change in the d.c. power supply voltage, expressed in dB. PSRR2 is a measure of how well an a.c. signal riding upon the power supply is rejected at the output.

**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c.

SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dBc, of the rms total of the first nine harmonic levels at the output to the level of the fundamental at the output. THD is calculated as

THD = 20 x log 
$$\sqrt{\frac{A_{f2}^2 + \dots + A_{f10}^2}{A_{f1}^2}}$$

where  $A_{\rm f1}$  is the RMS power of the fundamental (output) frequency and  $A_{\rm f2}$  through  $A_{\rm f10}$  are the RMS power in the first 9 harmonic frequencies.

**Second Harmonic Distortion (2nd Harm)** is the difference expressed in dB, between the RMS power in the input frequency at the output and the power in its 2nd harmonic level at the output.

**Third Harmonic Distortion (3rd Harm)** is the difference, expressed in dB, between the RMS power in the input frequency at the output and the power in its 3rd harmonic level at the output.

# **Timing Diagram**



# **Transfer Characteristic**



FIGURE 1. Transfer Characteristic

# $\begin{array}{lll} \textbf{Typical Performance Characteristics DNL, INL} & \textit{V}_{\textrm{A}} = \textit{V}_{\textrm{D}} = 3.3 \textit{V}, \; \textit{V}_{\textrm{DR}} = 2.5 \textit{V}, \\ \textit{V}_{\textrm{REF}} = 1.0 \textit{V} \; \text{external}, \; \textit{V}_{\textrm{CM}} = 1.65 \textit{V}, \; \textit{f}_{\textrm{CLK}} = 80 \; \textrm{MHz}, \; \textit{f}_{\textrm{IN}} = 0, \; \textrm{unless otherwise stated}. \end{array}$













# $\begin{tabular}{ll} \textbf{Typical Performance Characteristics DNL, INL} & V_A = V_D = 3.3V, V_{DR} = 2.5V, \\ V_{REF} = 1.0V & \text{external, } V_{CM} = 1.65V, f_{CLK} = 80 & \text{MHz, } f_{IN} = 0, \text{ unless otherwise stated.} \\ \end{tabular}$





#### INL vs. Temperature



20061048

## DNL vs. $V_{\mathrm{DR}}$





# **Typical Performance Characteristics** $V_A = V_D = 3.3V$ , $V_{DR} = 2.5V$ , $V_{REF} = 1.0V$ external, $V_{CM} = 1.65V$ , $f_{CLK} = 80$ MHz, $f_{IN} = 70$ MHz, unless otherwise stated.













# **Typical Performance Characteristics** $V_A = V_D = 3.3V$ , $V_{DR} = 2.5V$ , $V_{REF} = 1.0V$ external, $V_{CM} = 1.65V$ , $f_{CLK} = 80$ MHz, $f_{IN} = 70$ MHz, unless otherwise stated. (Continued)













# 













# **Typical Performance Characteristics** $V_A = V_D = 3.3V$ , $V_{DR} = 2.5V$ , $V_{REF} = 1.0V$ external, $V_{CM} = 1.65V$ , $f_{CLK} = 80$ MHz, $f_{IN} = 70$ MHz, unless otherwise stated. (Continued)

#### Spectral Response @ 40 MHz Input



#### Spectral Response @ 70 MHz Input



#### Spectral Response @ 150 MHz Input



# Intermodulation Distortion, $f_{IN}1=$ 19.6 MHz, $f_{IN}2=20.5$ MHz



www.national.com

16

## **Functional Description**

Operating on a single +3.3V supply, the ADC12L080 uses a pipeline architecture with error correction circuitry to help ensure maximum performance.

Differential analog input signals are digitized to 12 bits. Each analog input signal should have a peak-to-peak voltage equal to the input reference voltage,  $\rm V_{REF}$ , be centered around  $\rm V_{REF}$  and be 180° out of phase with each other. Table 1 and Table 2 indicate the input to output relationship of the ADC12L080. Although a differential input signal is required for rated operation, single-ended operation is possible with reduced performance if one input is biased to  $\rm V_{REF}$  and the other input is driven. If the driven input is presented with its full range signal, there will be a 6 dB reduction of the output range, limiting it to the range of 1/4 to 3/4 of the minimum output range obtainable if both inputs were driven with complimentary signals. Section 2.2 explains how to avoid this signal reduction.

TABLE 1. Input to Output Relationship—Differential Input

| V <sub>IN</sub> +                       | V <sub>IN</sub> -                  | Output         |
|-----------------------------------------|------------------------------------|----------------|
| V <sub>CM</sub> - V <sub>REF</sub>      | $V_{CM} + V_{REF}$                 | 0000 0000 0000 |
| $V_{CM}$ -0.5 * $V_{REF}$               | $V_{CM}$ +0.5 * $V_{REF}$          | 0100 0000 0000 |
| V <sub>CM</sub>                         | V <sub>CM</sub>                    | 1000 0000 0000 |
| V <sub>CM</sub> +0.5 * V <sub>REF</sub> | $V_{CM}$ -0.5 * $V_{REF}$          | 1100 0000 0000 |
| V <sub>CM</sub> + V <sub>REF</sub>      | V <sub>CM</sub> – V <sub>REF</sub> | 1111 1111 1111 |

TABLE 2. Input to Output Relationship—Single-Ended Input

| V <sub>IN</sub> +                      | V <sub>IN</sub> - | Output         |
|----------------------------------------|-------------------|----------------|
| V <sub>CM</sub> – 2 * V <sub>REF</sub> | V <sub>CM</sub>   | 0000 0000 0000 |
| V <sub>CM</sub> - V <sub>REF</sub>     | V <sub>CM</sub>   | 0100 0000 0000 |
| V <sub>CM</sub>                        | V <sub>CM</sub>   | 1000 0000 0000 |
| V <sub>CM</sub> + V <sub>REF</sub>     | V <sub>CM</sub>   | 1100 0000 0000 |
| V <sub>CM</sub> + 2 * V <sub>REF</sub> | V <sub>CM</sub>   | 1111 1111 1111 |

The output word rate is the same as the clock frequency, which may be in within the range indicated in the Electrical Tables. The analog input voltage is acquired at the rising edge of the clock and the digital data for that sample is delayed by the pipeline for 6 clock cycles.

A logic high on the power down (PD) pin reduces the converter power consumption to 50 mW.

# Applications Information

#### 1.0 OPERATING CONDITIONS

We recommend that the conditions in the Operating Table be observed for operation of the ADC12L080.

#### 2.0 ANALOG INPUTS

The ADC12L080 has two analog signal inputs,  $V_{IN}$ + and  $V_{IN}$ -, which form a differential input pair. There is one reference input pin,  $V_{RFE}$ .

#### 2.1 Reference Pins

The ADC12L080 can be used with the internal 1.0V reference or with an external reference. While designed and specified to operate with a 1.0V reference, the ADC12L080

performs well with reference voltages in the range of indicated in the Operating Ratings table. Lower reference voltages will decrease the signal-to-noise ratio (SNR) of the ADC12L080. Higher reference voltages (and input signal swing) will degrade THD performance for a full-scale input.

An input voltage below 2.0V at pin 1 ( $V_{\rm REF}$ ) is interpreted to be an external reference and is used as such. Connecting this pin to the analog supply ( $V_{\rm A}$ ) will force the use of the internal 1.0V reference.

It is very important that all grounds associated with the reference voltage and the input signal make connection to the analog ground plane at a single, quiet point to minimize the effects of noise currents in the ground path.

The reference input pin serves two functions. When the input at this pin at or below 2V, this voltage is accepted as the reference for the converter. When this voltage is connected to  $V_A$ , then internal 1.0V reference is used. Functionality is undefined with voltages at this pin between 2V and  $V_A$ .

The three Reference Bypass Pins ( $V_{RP}$ ,  $V_{RM}$  and  $V_{RN}$ ) are made available for bypass purposes only. These pins should each be bypassed to ground with a 0.1  $\mu$ F capacitor, and a 1.0  $\mu$ F should be connected from  $V_{RP}$  to  $V_{RN}$ . Higher capacitances will result in a longer power down exit cycle. Lower capacitances may result in degraded dynamic performance. DO NOT LOAD these pins.

#### 2.2 Signal Inputs

The signal inputs are  $V_{\text{IN}}+$  and  $V_{\text{IN}}-.$  The input signal,  $V_{\text{IN}},$  is defined as

$$V_{IN} = (V_{IN^+}) - (V_{IN}-)$$

Figure 2 shows the expected input signal range. Note that the nominal input common mode voltage,  $V_{CM}$ , is  $V_A/2$  and the nominal input signals each run between the limits of AGND and  $V_{REF}$ . The Peaks of the input signals should never exceed the voltage described as

Peak Input Voltage = V<sub>A</sub> - 0.5V

to maintain dynamic performance.



FIGURE 2. Expected Input Signal Range

20061011

The ADC12L080 performs best with a differential input, each of which should be centered around a common mode voltage,  $V_{\rm CM}$ . The peak-to-peak voltage swing at both  $V_{\rm IN}+$  and  $V_{\rm IN}-$  should not exceed the value of the reference voltage or the output data will be clipped. The two input signals should be exactly 180° out of phase from each other and of the same amplitude. For single frequency inputs, angular errors result in a reduction of the effective full scale input. For a complex waveform, however, angular errors will result in distortion.

The full scale error in LSB for a sine wave input can be described as approximately

$$E_{FS} = 4096 (1 - \sin (90^{\circ} + \text{dev}))$$

Where dev is the angular difference between the two signals having a 180 $^{\circ}$  relative phase relationship to each other (see *Figure 3*). Drive the analog inputs with a source impedance less than 100 $\Omega$ .



FIGURE 3. Angular Errors Between the Two Input Signals Will Reduce the Output Level or Cause Distortion

For differential operation, each analog input signal should have a peak-to-peak voltage equal to the input reference voltage,  $V_{\rm REF}$ , and be centered around  $V_{\rm CM}$ . For single-ended operation (which will result in reduced performance), one of the analog inputs should be connected to the d.c. common mode voltage of the driven input. The peak-to-peak differential input signal should be twice the reference voltage to maximize SNR and SINAD performance (*Figure 2b*). For example, set  $V_{\rm REF}$  to 1.0V, bias  $V_{\rm IN}-$  to 1.0V and drive  $V_{\rm IN}+$  with a signal range of 0V to 2.0V.

Because very large input signal swings can degrade distortion performance, better performance with a single-ended input can be obtained by reducing the reference voltage while maintaining a full-range output. *Table 1* and *Table 2* indicate the input to output relationship of the ADC12L080.

The V<sub>IN</sub>+ and the V<sub>IN</sub>- inputs of the ADC12L080 consist of an analog switch followed by a switched-capacitor amplifier. The internal switching action at the analog inputs causes energy to be output from the input pins. As the driving source tries to compensate for this, it adds noise to the signal. To minimize this, use  $33\Omega$  series resistors at each of the signal inputs with a 51 pF capacitor to ground, as can be seen in Figure 5 and Figure 6. These components should be placed close to the ADC because the input pins of the ADC is the most sensitive part of the system and this is the last opportunity to filter the input. The 51 pF capacitor value is for Nyquist applications and should be replaced with a smaller capacitor for undersampling applications. The resulting pole should be at 1.7 to 2.0 times the highest input frequency. When determining this capacitor value, take into consideration the 8 pF ADC input capacitance.

Table 3 gives component values for Figure 5 to convert a signals to a range 1.0V  $\pm$ 0.5V at each of the differential input pins of the ADC12L080.

TABLE 3. Resistor values for Circuit of Figure 5

| SIGNAL<br>RANGE | R1   | R2    | R3   | R4    | R5, R6 |
|-----------------|------|-------|------|-------|--------|
| 0 - 0.25V       | 0Ω   | open  | 200Ω | 1780Ω | 1000Ω  |
| 0 - 0.5V        | 0Ω   | open  | 249Ω | 1400Ω | 499Ω   |
| ±0.5V           | 100Ω | 1210Ω | 100Ω | 1210Ω | 499Ω   |

#### 3.0 DIGITAL INPUTS

Digital inputs consist of CLK, OF and PD. All digital inputs are 3V CMOS compatible.

#### 3.1 CLK

The **CLK** signal controls the timing of the sampling process. Drive the clock input with a stable, low jitter clock signal in the range indicated in the Electrical Table with rise and fall times of less than 2 ns. The trace carrying the clock signal should be as short as possible and should not cross any other signal line, analog or digital, not even at 90°.

The **CLK** signal also drives an internal state machine. If the **CLK** is interrupted, or its frequency is too low, the charge on internal capacitors can dissipate to the point where the accuracy of the output data will degrade. This is what limits the minimum sample rate.

The duty cycle of the clock signal can affect the performance of any A/D Converter. Because achieving a precise duty cycle is difficult, the ADC12L080 is designed to maintain performance over a range of duty cycles. While it is specified and performance is guaranteed with a 50% clock duty cycle, performance is typically maintained over a clock duty cycle range indicated in the Electrical Table.

The clock line should be terminated at its source in the characteristic impedance of that line. Take care to maintain a constant clock line impedance throughout the length of the line. Refer to Application Note AN-905 for information on setting characteristic impedance.

It is highly desirable that the the source driving the ADC **CLK** pin only drive that pin. However, if that source is used to drive other things, each driven pin should be a.c. terminated with a series RC to ground, as shown in *Figure 4*, such that the resistor value is equal to the characteristic impedance of the clock line and the capacitor value is

$$C \geq \frac{4 \times t_{PD} \times L}{Z_{o}}$$

where  $t_{PD}$  is the signal propagation rate down the clock line, "L" is the line length and  $Z_{O}$  is the characteristic impedance of the clock line. This termination should be as close as possible to the ADC clock pin but beyond it as seen from the clock source. Typical  $t_{PD}$  is about 150 ps/inch (60 ps/cm) on FR-4 board material. The units of "L" and  $t_{PD}$  should be the same (inches or centimeters).

#### 3.2 OF

The OF pin is used to determine the digital data output format. When this pin is high, the output formant is two's complement. When this pin is low the output format is offset binary. Changing this pin while the device is operating will result in uncertainty of the data for a few conversion cycles.

#### 3.3 PD

The PD pin, when high, holds the ADC12L080 in a power-down mode to conserve power when the converter is not being used. The power consumption in this state is 50 mW and is not affected by the clock frequency, or by whether there is a clock signal present. The output data pins are undefined and the data in the pipeline is corrupted while in the power down mode.

The Power Down Mode Exit Cycle time is determined by the value of the capacitors on pins 30, 31 and 32. These capacitors loose their charge in the Power Down mode and must be recharged by on-chip circuitry before conversions can be accurate. See Section 2.1

#### 4.0 OUTPUTS

The ADC12L080 has 12 TTL/CMOS compatible Data Output pins. The output data is present at these outputs while the PD pin is low. While the  $t_{\rm OD}$  time provides information about output timing, a simple way to capture a valid output is to latch the data on the *rising edge* of the conversion clock (pin 10).

Be very careful when driving a high capacitance bus. The more capacitance the output drivers must charge for each conversion, the more instantaneous digital current flows through  $V_{\rm DR}$  and DR GND. These large charging current spikes can cause on-chip noise and couple into the analog circuitry, degrading dynamic performance. Adequate bypassing, limiting output capacitance and careful attention to the ground plane will reduce this problem. Additionally, bus capacitance beyond the specified 15 pF/pin will cause  $t_{\rm OD}$  to increase, making it difficult to properly latch the ADC output data. The result could be an apparent reduction in dynamic performance.

To minimize noise due to output switching, minimize the load currents at the digital outputs. This can be done by connecting buffers between the ADC outputs and any other circuitry (74ACQ541, for example). Only one driven input should be connected to each output pin. Additionally, inserting series  $100\Omega$  resistors at the digital outputs, close to the ADC pins, will isolate the outputs from trace and other circuit capacitances and limit the output currents, which could otherwise result in performance degradation. See *Figure 4*.

While the ADC12L080 will operate with V $_{\rm DR}$  voltages down to 1.8V, t $_{\rm OD}$  increases with reduced V $_{\rm DR}$ . Be careful of external timing when using reduced V $_{\rm DR}$ .



FIGURE 4. Simple Application Circuit with Single-Ended to Differential Buffer



FIGURE 5. Differential Drive Circuit of Figure 4



FIGURE 6. Driving the Signal Inputs with a Transformer

#### 5.0 POWER SUPPLY CONSIDERATIONS

The power supply pins should be bypassed with a 10  $\mu$ F capacitor and with a 0.1  $\mu$ F low ESL ceramic chip capacitor within 3 millimeters of each power pin.

As is the case with all high-speed converters, the ADC12L080 is sensitive to power supply noise. Accordingly, the noise on the analog supply pin should be kept below 100 mV<sub>P-P</sub>.

No pin should ever have a voltage on it that is in excess of the supply voltages, not even on a transient basis. Be especially careful of this during turn on and turn off of power.

The  $V_{DR}$  pin provides power for the output drivers and may be operated from a supply in the range of 1.8V to  $V_D$ . This can simplify interfacing to devices and systems operating with supplies less than  $V_D$ . **DO NOT operate the V\_{DR} pin at a voltage higher than V\_D.** 

#### **6.0 LAYOUT AND GROUNDING**

Proper grounding and proper routing of all signals are essential to ensure accurate conversion. Maintaining separate analog and digital areas of the board, with the ADC12L080 between these areas, is required to achieve specified performance.

The ground return for the data outputs (DR GND) carries the ground current for the output drivers. The output current can exhibit high transients that could add noise to the conversion process. To prevent this from happening, the DR GND pins should NOT be connected to system ground in close proximity to any of the ADC12L080's other ground pins.

Capacitive coupling between the typically noisy digital circuitry and the sensitive analog circuitry can lead to poor performance. The solution is to keep the analog circuitry separated from the digital circuitry, and to keep the clock line as short as possible.

Digital circuits create substantial supply and ground current transients. The logic noise thus generated could have sig-

nificant impact upon system noise performance. The best logic family to use in systems with A/D converters is one which employs non-saturating transistor designs, or has low noise characteristics, such as the 74LS, 74HC(T) and 74AC(T)Q families. The worst noise generators are logic families that draw the largest supply current transients during clock or signal edges, like the 74F and the 74AC(T) families.

The effects of the noise generated from the ADC output switching can be minimized through the use of  $100\Omega$  resistors in series with each data output line. Locate these resistors as close to the ADC output pins as possible.

Since digital switching transients are composed largely of high frequency components, total ground plane copper weight will have little effect upon the logic-generated noise. This is because of the skin effect. Total surface area is more important than is total ground plane volume.

Generally, analog and digital lines should cross each other at 90° to avoid crosstalk. To maximize accuracy in high speed, high resolution systems, however, avoid crossing analog and digital lines altogether. It is important to keep clock lines as short as possible and isolated from ALL other lines, including other digital lines. Even the generally accepted 90° crossing should be avoided with the clock line as even a little coupling can cause problems at high frequencies. This is because other lines can introduce jitter into the clock line, which can lead to degradation of SNR. Also, the high speed clock can introduce noise into the analog chain.

Best performance at high frequencies and at high resolution is obtained with a straight signal path. That is, the signal path through all components should form a straight line wherever possible.

Be especially careful with the layout of inductors. Mutual inductance can change the characteristics of the circuit in which they are used. Inductors should *not* be placed side by side, even with just a small part of their bodies beside each other.



FIGURE 7. Example of a Suitable Layout

The analog input should be isolated from noisy signal traces to avoid coupling of spurious signals into the input. Any

external component (e.g., a filter capacitor) connected be-

tween the converter's input pins and ground or to the reference input pin and ground should be connected to a very clean point in the ground plane.

Figure 7 gives an example of a suitable layout. All analog circuitry (input amplifiers, filters, reference components, etc.) should be placed in the analog area of the board. All digital circuitry and I/O lines should be placed in the digital area of the board. Furthermore, all components in the reference circuitry and the input signal chain that are connected to ground should be connected together with short traces and enter the ground plane at a single point. All ground connections should have a low inductance path to ground.

Best performance will be obtained with a single ground plane and separate analog and digital power planes. The power planes define analog and digital board areas of the board. Analog and digital components and signal lines should be kept within their own areas.

#### 7.0 DYNAMIC PERFORMANCE

To achieve the best dynamic performance, the clock source driving the CLK input must be free of jitter. The maximum allowable jitter to avoid the addition of noise to the conversion process is

Max Jitter = 1 / 
$$(2^{n+1} \times \pi \times f_{IN})$$

Isolate the ADC clock from any digital circuitry with buffers, as with the clock tree shown in *Figure 8*. To avoid adding jitter to the clock signal, the elements of *Figure 8* should be capable of toggling at a up to ten times the frequency used.

As mentioned in Section 6.0, it is good practice to keep the ADC clock line as short as possible and to keep it well away from any other signals. Other signals can introduce jitter into the clock signal, which can lead to reduced SNR performance, and the clock can introduce noise into other lines. Even lines with 90° crossings have capacitive coupling, so try to avoid even these 90° crossings of the clock line.



FIGURE 8. Isolating the ADC Clock from other Circuitry with a Clock Tree

#### 8.0 COMMON APPLICATION PITFALLS

**Driving the inputs (analog or digital) beyond the power supply rails.** For proper operation, all inputs should not go more than 100 mV beyond the supply rails (more than 100 mV below the ground pins or 100 mV above the supply pins). Exceeding these limits on even a transient basis may

cause faulty or erratic operation. It is not uncommon for high speed digital components (e.g., 74F and 74AC devices) to exhibit overshoot or undershoot that goes above the power supply or below ground. A resistor of about  $50\Omega$  to  $100\Omega$  in series with any offending digital input, close to the signal source, will eliminate the problem.

Do not allow input voltages to exceed the supply voltage, even on a transient basis. Not even during power up or power down.

Be careful not to overdrive the inputs of the ADC12L080 with a device that is powered from supplies outside the range of the ADC12L080 supply. Such practice may lead to conversion inaccuracies and even to device damage.

# Attempting to drive a high capacitance digital data bus. The more capacitance the output drivers must charge for each conversion, the more instantaneous digital current flows through $V_{\rm DR}$ and DR GND. These large charging current spikes can couple into the analog circuitry, degrading dynamic performance. Adequate bypassing and maintaining separate analog and digital areas on the PC board will reduce this problem.

Additionally, bus capacitance beyond the specified 15 pF/pin will cause  $t_{\rm OD}$  to increase, making it difficult to properly latch the ADC output data. The result could, again, be an apparent reduction in dynamic performance.

The digital data outputs should be buffered (with 74ACQ541, for example). Dynamic performance can also be improved by adding series resistors at each digital output, close to the ADC12L080, which reduces the energy coupled back into the converter output pins by limiting the output current. A reasonable value for these resistors is  $100\Omega$ .

Using an inadequate amplifier to drive the analog input. As explained in Section 2.2, the sampling input is difficult to drive without degrading dynamic performance.

If the amplifier exhibits overshoot, ringing, or any evidence of instability, even at a very low level, it will degrade performance. A small series resistor at each amplifier output and a capacitor at each of the ADC analog inputs to ground (as shown in *Figure 5* and *Figure 6*) will improve performance. The LMH6702, LMH6628, LMH6622 and LMH6655 have been successfully used to drive the analog inputs of the ADC12L080.

Also, it is important that the signals at the two inputs have exactly the same amplitude and be exactly 180° out of phase with each other. Board layout, including equality of the length of the two traces to the input pins, will affect the effective phase between these two signals. Remember that an operational amplifier operated in the non-inverting configuration will exhibit more time delay than will the same device operating in the inverting configuration.

Operating with the reference pins outside of the specified range. As mentioned in Section 2.1,  $V_{\rm REF}$  should be in the range specified in the Operating Ratings table. Operating outside of these limits could lead to performance degradation

Using a clock source with excessive jitter, using excessively long clock signal trace, or having other signals coupled to the clock signal trace. This will cause the sampling interval to vary, causing excessive output noise and a reduction in SNR and SINAD performance.

### Physical Dimensions inches (millimeters) unless otherwise noted



VBE32A (Rev E)

32-Lead LQFP Package Ordering Number ADC12L080CIVY NS Package Number VBE32A

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560