

January 1999 Revised June 2005

# 74LVT162245 • 74LVTH162245 Low Voltage 16-Bit Transceiver with 3-STATE Outputs and 25 $\Omega$ Series Resistors in A Port Outputs

#### **General Description**

The LVT162245 and LVTH162245 contains sixteen non-inverting bidirectional buffers with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. Each byte has separate control inputs which can be shorted together for full 16-bit operation. The  $T/\overline{R}$  inputs determine the direction of data flow through the device. The  $\overline{OE}$  inputs disable both the A and B ports by placing them in a high impedance state.

The LVT162245 and LVTH162245 are designed with equivalent 25Ω series resistance in both the HIGH and LOW states on the A Port outputs. This design reduces line noise in applications such as memory address drivers, clock drivers, and bus transceivers/transmitters.

The LVTH162245 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs

These non-inverting transceivers are designed for low voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVT162245 and LVTH162245 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation.

#### **Features**

- Input and output interface capability to systems at 5V V<sub>CC</sub>
- Bushold data inputs eliminate the need for external pullup resistors to hold unused inputs (74LVTH162245), also available without bushold feature (74LVT162245).
- Live insertion/extraction permitted
- Power Up/Down high impedance provides glitch-free bus loading
- A Port outputs include equivalent series resistance of 25Ω making external termination resistors unnecessary and reducing overshoot and undershoot
- A Port outputs source/sink ±12 mA.
  B Port outputs source/sink -32 mA/+64 mA
- Functionally compatible with the 74 series 162245
- Latch-up performance exceeds 500 mA
- ESD performance:

Human-body model > 2000V

Machine model > 200V

Charged-device model > 1000V

Also packaged in plastic Fine Pitch Ball Grid Array (FBGA)

#### **Ordering Code:**

| Order Number                      | Package Number          | Package Description                                                                         |
|-----------------------------------|-------------------------|---------------------------------------------------------------------------------------------|
| 74LVT162245G<br>(Note 1)(Note 2)  | BGA54A<br>(Preliminary) | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide                         |
| 74LVT162245MEA<br>(Note 2)        | MS48A                   | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide                      |
| 74LVT162245MTD<br>(Note 2)        | MTD48                   | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide                 |
| 74LVTH162245G<br>(Note 1)(Note 2) | BGA54A                  | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide                         |
| 74LVTH162245MEA                   | MS48A                   | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide [TUBE]               |
| 74LVTH162245MEX                   | MS48A                   | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide [TAPE and REEL]      |
| 74LVTH162245MTD                   | MTD48                   | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide [TUBE]          |
| 74LVTH162245MTX                   | MTD48                   | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide [TAPE and REEL] |

Note 1: Ordering code "G" indicates Trays

Note 2: Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

© 2005 Fairchild Semiconductor Corporation

DS012446

www.fairchildsemi.com

# **Logic Symbol**



## **Connection Diagrams**

Pin Assignments for SSOP and TSSOP



Pin Assignment for FBGA



(Top Thru View)

#### **Pin Descriptions**

| Pin Names                              | Description                      |
|----------------------------------------|----------------------------------|
| ŌĒn                                    | Output Enable Input (Active LOW) |
| $T/\overline{R}_n$                     | Transmit/Receive Input           |
| A <sub>0</sub> -A <sub>15</sub>        | Side A Inputs/3-STATE Outputs    |
| $A_0 - A_{15}$<br>$B_0 - B_{15}$<br>NC | Side B Inputs/3-STATE Outputs    |
| NC                                     | No Connect                       |

#### **FBGA Pin Assignments**

|   | 1               | 2               | 3                  | 4               | 5               | 6               |
|---|-----------------|-----------------|--------------------|-----------------|-----------------|-----------------|
| Α | B <sub>0</sub>  | NC              | T/R <sub>1</sub>   | OE <sub>1</sub> | NC              | A <sub>0</sub>  |
| В | B <sub>2</sub>  | B <sub>1</sub>  | NC                 | NC              | A <sub>1</sub>  | A <sub>2</sub>  |
| С | B <sub>4</sub>  | B <sub>3</sub>  | V <sub>CC</sub>    | V <sub>CC</sub> | A <sub>3</sub>  | A <sub>4</sub>  |
| D | В <sub>6</sub>  | B <sub>5</sub>  | GND                | GND             | A <sub>5</sub>  | A <sub>6</sub>  |
| E | B <sub>8</sub>  | B <sub>7</sub>  | GND                | GND             | A <sub>7</sub>  | A <sub>8</sub>  |
| F | B <sub>10</sub> | B <sub>9</sub>  | GND                | GND             | A <sub>9</sub>  | A <sub>10</sub> |
| G | B <sub>12</sub> | B <sub>11</sub> | V <sub>CC</sub>    | V <sub>CC</sub> | A <sub>11</sub> | A <sub>12</sub> |
| Н | B <sub>14</sub> | B <sub>13</sub> | NC                 | NC              | A <sub>13</sub> | A <sub>14</sub> |
| J | B <sub>15</sub> | NC              | $T/\overline{R}_2$ | OE <sub>2</sub> | NC              | A <sub>15</sub> |

#### **Truth Tables**

| Inp             | outs             | Outrot                                                                          |  |  |  |
|-----------------|------------------|---------------------------------------------------------------------------------|--|--|--|
| OE <sub>1</sub> | T/R <sub>1</sub> | Outputs                                                                         |  |  |  |
| L               | L                | Bus B <sub>0</sub> –B <sub>7</sub> Data to Bus A <sub>0</sub> –A <sub>7</sub>   |  |  |  |
| L               | Н                | Bus A <sub>0</sub> -A <sub>7</sub> Data to Bus B <sub>0</sub> -B <sub>7</sub>   |  |  |  |
| Н               | X                | HIGH-Z State on A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub> |  |  |  |

| Inp             | outs             | 2.1.1                                                                             |  |  |  |
|-----------------|------------------|-----------------------------------------------------------------------------------|--|--|--|
| OE <sub>2</sub> | T/R <sub>2</sub> | Outputs                                                                           |  |  |  |
| L               | L                | Bus B <sub>8</sub> –B <sub>15</sub> Data to Bus A <sub>8</sub> –A <sub>15</sub>   |  |  |  |
| L               | Н                | Bus A <sub>8</sub> –A <sub>15</sub> Data to Bus B <sub>8</sub> –B <sub>15</sub>   |  |  |  |
| Н               | X                | HIGH-Z State on A <sub>8</sub> -A <sub>15</sub> , B <sub>8</sub> -B <sub>15</sub> |  |  |  |

H = HIGH Voltage Level

L = LOW Voltage Level X = Immaterial

Z = High Impedance

# **Functional Description**

The LVT162245 and LVTH162245 contain sixteen non-inverting bidirectional buffers with 3-STATE outputs. The device is byte controlled with each byte functioning identi-

cally, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation.

# **Logic Diagrams**





Please note that these diagrams are provided only for the understanding of logic operations and should not be used to estimate propagation delays.

# Absolute Maximum Ratings(Note 3)

| Symbol           | Parameter                        | Value        | Conditions                                            | Units |
|------------------|----------------------------------|--------------|-------------------------------------------------------|-------|
| V <sub>CC</sub>  | Supply Voltage                   | -0.5 to +4.6 |                                                       | V     |
| VI               | DC Input Voltage                 | -0.5 to +7.0 |                                                       | V     |
| Vo               | Output Voltage                   | -0.5 to +7.0 | Output in 3-STATE                                     | V     |
|                  |                                  | -0.5 to +7.0 | Output in HIGH or LOW State (Note 4)                  | _ v   |
| I <sub>IK</sub>  | DC Input Diode Current           | -50          | V <sub>I</sub> < GND                                  | mA    |
| I <sub>OK</sub>  | DC Output Diode Current          | -50          | V <sub>O</sub> < GND                                  | mA    |
| Io               | DC Output Current                | 64           | V <sub>O</sub> > V <sub>CC</sub> Output at HIGH State | mA    |
|                  |                                  | 128          | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State  | IIIA  |
| I <sub>CC</sub>  | DC Supply Current per Supply Pin | ±64          |                                                       | mA    |
| I <sub>GND</sub> | DC Ground Current per Ground Pin | ±128         |                                                       | mA    |
| T <sub>STG</sub> | Storage Temperature              | -65 to +150  |                                                       | °C    |

# **Recommended Operating Conditions**

| Symbol          | Parameter                                                            |        |     | Max | Units |  |
|-----------------|----------------------------------------------------------------------|--------|-----|-----|-------|--|
| V <sub>CC</sub> | Supply Voltage                                                       |        | 2.7 | 3.6 | V     |  |
| VI              | Input Voltage                                                        |        | 0   | 5.5 | V     |  |
| I <sub>OH</sub> | HIGH-Level Output Current                                            | B Port |     | -32 | mA    |  |
|                 |                                                                      | A Port |     | -12 |       |  |
| l <sub>OL</sub> | LOW-Level Output Current                                             | B Port |     | 64  | m A   |  |
|                 |                                                                      | A Port |     | 12  | mA    |  |
| T <sub>A</sub>  | Free Air Operating Temperature                                       |        | -40 | +85 | °C    |  |
| Δt/ΔV           | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V |        | 0   | 10  | ns/V  |  |

Note 3: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied.

Note 4: Io Absolute Maximum Rating must be observed.

# **DC Electrical Characteristics**

| Symbol               | Parameter V <sub>CC</sub> T <sub>A</sub> = -40 °C to +85 °C |              | Units   | Conditions           |      |       |                                        |
|----------------------|-------------------------------------------------------------|--------------|---------|----------------------|------|-------|----------------------------------------|
| Symbol               | Paramet                                                     | er           | (V)     | Min                  | Max  | Units | Conditions                             |
| V <sub>IK</sub>      | Input Clamp Diode Voltag                                    | je           | 2.7     |                      | -1.2 | V     | I <sub>I</sub> = -18 mA                |
| V <sub>IH</sub>      | Input HIGH Voltage                                          |              | 2.7-3.6 | 2.0                  |      | V     | $V_0 \le 0.1V$ or                      |
| V <sub>IL</sub>      | Input LOW Voltage                                           |              | 2.7-3.6 |                      | 0.8  | V     | $V_O \ge V_{CC} - 0.1V$                |
| V <sub>OH</sub>      | Output HIGH Voltage                                         | A Don't      | 3.0     | 2.0                  |      | V     | I <sub>OH</sub> = -12 mA               |
|                      |                                                             | A Port       | 2.7–3.6 | V <sub>CC</sub> -0.2 |      | V     | I <sub>OH</sub> = -100 μA              |
|                      |                                                             | B Port       | 2.7     | 2.4                  |      | V     | I <sub>OH</sub> = -8 mA                |
|                      |                                                             | Bron         | 3.0     | 2.0                  |      | ľ     | I <sub>OH</sub> = -32 mA               |
| V <sub>OL</sub>      | Output LOW Voltage                                          | A Port       | 3.0     |                      | 0.8  | V     | I <sub>OL</sub> = 12 mA                |
|                      |                                                             | A POIL       | 2.7     |                      | 0.2  | V     | I <sub>OL</sub> = 100 μA               |
|                      |                                                             |              | 2.7     |                      | 0.5  |       | I <sub>OL</sub> = 24 mA                |
|                      |                                                             | B Port       | 3.0     |                      | 0.4  | V     | I <sub>OL</sub> = 16 mA                |
|                      |                                                             | B FOIL       | 3.0     |                      | 0.5  | v     | I <sub>OL</sub> = 32 mA                |
|                      |                                                             |              | 3.0     |                      | 0.55 |       | I <sub>OL</sub> = 64 mA                |
| I <sub>I(HOLD)</sub> | Bushold Input Minimum D                                     | Drive        | 3.0     | 75                   |      | μА    | V <sub>I</sub> = 0.8V                  |
| (Note 5)             |                                                             |              | 3.0     | -75                  |      | μΑ    | V <sub>I</sub> = 2.0V                  |
| I <sub>I(OD)</sub>   | Bushold Input Over-Drive                                    | ı            | 3.0     | 500                  |      | μА    | (Note 6)                               |
| (Note 5)             | Current to Change State                                     |              | 3.0     | -500                 |      | μΑ    | (Note 7)                               |
| ı                    | Input Current                                               |              | 3.6     |                      | 10   |       | V <sub>I</sub> = 5.5V                  |
|                      |                                                             | Control Pins | 3.6     |                      | ±1   | μА    | V <sub>I</sub> = 0V or V <sub>CC</sub> |
|                      |                                                             | Data Pins    | 3.6     |                      | -5   | μΑ    | $V_I = 0V$                             |
|                      |                                                             | Data PINS    | 3.6     |                      | 1    | 1     | $V_I = V_{CC}$                         |
| l <sub>OFF</sub>     | Power Off Leakage Curre                                     | ent          | 0       |                      | ±100 | μΑ    | $0V \le V_I \text{ or } V_O \le 5.5V$  |

www.fairchildsemi.com

# DC Electrical Characteristics (Continued)

| Symbol             | Parameter                        | V <sub>CC</sub> | $V_{CC}$ $T_A = -40^{\circ}C \text{ to } +8$ |      | Units  | Conditions                             |  |
|--------------------|----------------------------------|-----------------|----------------------------------------------|------|--------|----------------------------------------|--|
| Cynnbon            | i arameter                       | (V)             | Min                                          | Max  | Oillia | Conditions                             |  |
| I <sub>PU/PD</sub> | Power Up/Down                    | 0-1.5V          |                                              | ±100 | μА     | V <sub>O</sub> = 0.5V to 3.0V          |  |
|                    | 3-STATE Current                  | 0-1.50          |                                              | ±100 | μΛ     | $V_I = GND$ to $V_{CC}$                |  |
| I <sub>OZL</sub>   | 3-STATE Output Leakage Current   | 3.6             |                                              | -5   | μΑ     | V <sub>O</sub> = 0.5V                  |  |
| I <sub>OZL</sub>   | 3-STATE Output Leakage Current   | 3.6             |                                              | -5   | μΑ     | $V_O = 0.0V$                           |  |
| (Note 5)           |                                  |                 |                                              |      |        |                                        |  |
| I <sub>OZH</sub>   | 3-STATE Output Leakage Current   | 3.6             |                                              | 5    | μΑ     | V <sub>O</sub> = 3.0V                  |  |
| I <sub>OZH</sub>   | 3-STATE Output Leakage Current   | 3.6             |                                              | 5    | μΑ     | V <sub>O</sub> = 3.6V                  |  |
| (Note 5)           |                                  |                 |                                              |      |        |                                        |  |
| I <sub>OZH</sub> + | 3-STATE Output Leakage Current   | 3.6             |                                              | 10   | μΑ     | $V_{CC} < V_O \le 5.5V$                |  |
| I <sub>CCH</sub>   | Power Supply Current             | 3.6             |                                              | 0.19 | mA     | Outputs HIGH                           |  |
| I <sub>CCL</sub>   | Power Supply Current             | 3.6             |                                              | 5    | mA     | Outputs LOW                            |  |
| I <sub>CCZ</sub>   | Power Supply Current             | 3.6             |                                              | 0.19 | mA     | Outputs Disabled                       |  |
| I <sub>CCZ</sub> + | Power Supply Current             | 3.6             |                                              | 0.19 | mA     | $V_{CC} \le V_O \le 5.5V$ ,            |  |
|                    |                                  | 3.0             |                                              | 0.13 | IIIA   | Outputs Disabled                       |  |
| Δl <sub>CC</sub>   | Increase in Power Supply Current | 3.6             |                                              | 0.2  | mA     | One Input at V <sub>CC</sub> – 0.6V    |  |
|                    | (Note 8)                         | 3.0             |                                              | 0.2  | IIIA   | Other Inputs at V <sub>CC</sub> or GND |  |

Note 5: Applies to Bushold versions only (74LVTH162245).

# **Dynamic Switching Characteristics** (Note 9)

| Symbol Parameter |                                              | v <sub>cc</sub> | T <sub>A</sub> = 25°C |      | Units | Conditions |                                                                                                 |
|------------------|----------------------------------------------|-----------------|-----------------------|------|-------|------------|-------------------------------------------------------------------------------------------------|
| Cymbol           | i didilicici                                 | (V)             | Min Typ Max           |      | Max   | Omio       | $\textbf{C}_{\textbf{L}} = \textbf{50}~\text{pF,}~\textbf{R}_{\textbf{L}} = \textbf{500}\Omega$ |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3             |                       | 0.8  |       | V          | (Note 10)                                                                                       |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic VOL             | 3.3             |                       | -0.8 |       | V          | (Note 10)                                                                                       |

Note 9: Characterized in SSOP package. Guaranteed parameter, but not tested.

Note 10: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW.

Note 6: An external driver must source at least the specified current to switch from LOW-to-HIGH.

Note 7: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

Note 8: This is the increase in supply current for each input that is at the specified voltage level rather than V<sub>CC</sub> or GND.

# 74LVT162245 • 74LVTH162245

## **AC Electrical Characteristics**

| Symbol           | Parameter                               | $C_L = 50 \text{ pF, } R_L = 50$ $V_{CC} = 3.3V \pm 0.3V$ |     |     | = 2.7V | Units |  |
|------------------|-----------------------------------------|-----------------------------------------------------------|-----|-----|--------|-------|--|
|                  |                                         | Min                                                       | Max | Min | Max    |       |  |
| t <sub>PLH</sub> | Propagation Delay Data to A Port Output | 1.0                                                       | 4.0 | 1.0 | 4.6    |       |  |
| t <sub>PHL</sub> |                                         | 1.0                                                       | 3.7 | 1.0 | 4.1    | ns    |  |
| t <sub>PLH</sub> | Propagation Delay Data to B Port Output | 1.0                                                       | 3.5 | 1.0 | 3.9    |       |  |
| t <sub>PHL</sub> |                                         | 1.0                                                       | 3.5 | 1.0 | 3.9    | ns    |  |
| t <sub>PZH</sub> | Output Enable Time for A Port Output    | 1.0                                                       | 5.3 | 1.0 | 6.3    |       |  |
| t <sub>PZL</sub> |                                         | 1.0                                                       | 5.6 | 1.0 | 7.2    | ns    |  |
| t <sub>PZH</sub> | Output Enable Time for B Port Output    | 1.0                                                       | 4.6 | 1.0 | 5.4    | ns    |  |
| $t_{PZL}$        |                                         | 1.0                                                       | 5.3 | 1.0 | 6.9    | 115   |  |
| t <sub>PHZ</sub> | Output Disable Time for A Port Output   | 1.5                                                       | 5.6 | 1.5 | 6.3    |       |  |
| $t_{PLZ}$        |                                         | 1.5                                                       | 5.5 | 1.5 | 5.5    | ns    |  |
| t <sub>PHZ</sub> | Output Disable Time for B Port Output   | 1.5                                                       | 5.4 | 1.5 | 6.1    | ns    |  |
| t <sub>PLZ</sub> |                                         | 1.5                                                       | 5.1 | 1.5 | 5.4    | 115   |  |
| toshl            | A Port Output to Output Skew            |                                                           | 1.0 |     | 1.0    | 20    |  |
| toslh            | (Note 11)                               |                                                           | 1.0 |     | 1.0    | ns    |  |
| toshl            | B Port Output to Output Skew            |                                                           | 1.0 | 4.0 | 4.0    | 20    |  |
| toslh            | (Note 11)                               |                                                           | 1.0 |     | 1.0    | ns    |  |

Note 11: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>).

# Capacitance (Note 12)

| Symbol           | Parameter                | Conditions                                 | Typical | Units |
|------------------|--------------------------|--------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance        | $V_{CC} = 0V$ , $V_I = 0V$ or $V_{CC}$     | 4       | pF    |
| C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC} = 3.0V$ , $V_{O} = 0V$ or $V_{CC}$ | 8       | pF    |

Note 12: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.

# Physical Dimensions inches (millimeters) unless otherwise noted ○ 0.10 B В 5.5





#### NOTES:

- A. THIS PACKAGE CONFORMS TO JEDEC M0-205
- **B. ALL DIMENSIONS IN MILLIMETERS**
- C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined)
  .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS
  D. DRAWING CONFORMS TO ASME Y14.5M-1994

#### BGA54ArevD

54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA54A





48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com