# LMC567 Low Power Tone Decoder General Description

The LMC567 is a low power general purpose LMCMOS<sup>™</sup> tone decoder which is functionally similar to the industry standard LM567. It consists of a twice frequency voltage-controlled oscillator (VCO) and quadrature dividers which establish the reference signals for phase and amplitude detectors. The phase detector and VCO form a phase-locked loop (PLL) which locks to an input signal frequency which is within the control range of the VCO. When the PLL is locked and the input signal amplitude exceeds an internally pre-set threshold, a switch to ground is activated on the output pin. External components set up the oscillator to run at twice the input frequency and determine the phase and amplitude filter time constants.

### Features

- Functionally similar to LM567
- 2V to 9V supply voltage range
- Low supply current drain
- No increase in current with output activated
- Operates to 500 kHz input frequency
- High oscillator stability
- Ground-referenced input
- Hysteresis added to amplitude comparator
- Out-of-band signals and noise rejected
- 20 mA output current capability



© 2004 National Semiconductor Corporation DS008670

June 1999

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Input Voltage, Pin 3                          | 2 V <sub>p-p</sub> |
|-----------------------------------------------|--------------------|
| Supply Voltage, Pin 4                         | 10V                |
| Output Voltage, Pin 8                         | 13V                |
| Voltage at All Other Pins                     | Vs to Gnd          |
| Output Current, Pin 8                         | 30 mA              |
| Package Dissipation                           | 500 mW             |
| Operating Temperature Range (T <sub>A</sub> ) | –25°C to +125°C    |

| Storage Temperature Range                             | –55°C to +150°C |  |  |
|-------------------------------------------------------|-----------------|--|--|
| Soldering Information                                 |                 |  |  |
| Dual-In-Line Package                                  |                 |  |  |
| Soldering (10 sec.)                                   | 260°C           |  |  |
| Small Outline Package                                 |                 |  |  |
| Vapor Phase (60 sec.)                                 | 215°C           |  |  |
| Infrared (15 sec.)                                    | 220°C           |  |  |
| See AN-450 "Surface Mounting Methods and Their Effect |                 |  |  |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

### **Electrical Characteristics**

Test Circuit,  $T_A = 25^{\circ}C$ ,  $V_s = 5V$ , RtCt #2, Sw. 1 Pos. 0, and no input, unless otherwise noted.

| Symbol                        | Parameter                                                | Conditions                                                                                        |                     | Min | Тур  | Max   | Units    |
|-------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------|-----|------|-------|----------|
| I4 Powe                       | Power Supply                                             | RtCt #1, Quiescent                                                                                | $V_s = 2V$          |     | 0.3  |       |          |
|                               | Current                                                  | or Activated                                                                                      | V <sub>s</sub> = 5V |     | 0.5  | 0.8   | mAdc     |
|                               |                                                          |                                                                                                   | V <sub>s</sub> = 9V |     | 0.8  | 1.3   |          |
| V3                            | Input D.C. Bias                                          |                                                                                                   |                     |     | 0    |       | mVdc     |
| R3                            | Input Resistance                                         |                                                                                                   |                     |     | 40   |       | kΩ       |
| 18                            | Output Leakage                                           |                                                                                                   |                     |     | 1    | 100   | nAdc     |
| fo                            | Center Frequency,                                        | RtCt #2, Measure Oscillator                                                                       | $V_s = 2V$          |     | 98   |       |          |
|                               |                                                          | Frequency and Divide by 2                                                                         | V <sub>s</sub> = 5V | 92  | 103  | 113   | kHz      |
|                               |                                                          |                                                                                                   | V <sub>s</sub> = 9V |     | 105  |       |          |
| $\Delta f_0$                  | Center Frequency<br>Shift with Supply                    | $\frac{f_{0} _{9V} - f_{0} _{2V}}{7 f_{0} _{5V}} \times 100$                                      |                     |     | 1.0  | 2.0   | %/V      |
| V <sub>in</sub> Input Thresho | Input Threshold Set Input Frequency Equal to fo Measured | $V_s = 2V$                                                                                        | 11                  | 20  | 27   |       |          |
|                               |                                                          | Above, Increase Input Level Until Pin 8                                                           | V <sub>s</sub> = 5V | 17  | 30   | 45    | mVrms    |
|                               |                                                          | Goes Low.                                                                                         | V <sub>s</sub> = 9V |     | 45   |       |          |
| $\Delta V_{\text{in}}$        | Input Hysteresis                                         | Starting at Input Threshold, Decrease Input<br>Level Until Pin 8 goes High.                       |                     |     | 1.5  |       | mVrms    |
| V8                            | Output "Sat' Voltage                                     | Input Level > Threshold                                                                           | l8 = 2 mA           |     | 0.06 | 0.15  | 0.15 Vdc |
|                               |                                                          | Choose RL for Specified I8                                                                        | l8 = 20 mA          |     | 0.7  |       |          |
| L.D.B.W.                      | Largest Detection<br>Bandwidth                           | Measure F <sub>osc</sub> with Sw. 1 in<br>Pos. 0, 1, and 2;                                       | V <sub>s</sub> = 2V | 7   | 11   | 15    |          |
|                               |                                                          | L.D.B.W. = $\frac{F_{osc} _{P2} - F_{osc} _{P1}}{F_{osc} _{P0}} \times 100$                       | V <sub>s</sub> = 5V | 11  | 14   | 17    | %        |
|                               |                                                          | $F_{osc} P0 = \frac{F_{osc} P0}{F_{osc} P0}$                                                      | V <sub>s</sub> = 9V |     | 15   |       |          |
| ΔBW                           | Bandwidth Skew                                           | Skew = $\left(\frac{F_{osc} P2 - F_{osc} P1}{2F_{osc} P0} - 1\right) X 100$                       |                     |     | 0    | ±1.0  | %        |
| f <sub>max</sub>              | Highest Center Freq.                                     | RtCt #3, Measure Oscillator Frequency and Divide by 2                                             |                     |     | 700  |       | kHz      |
| V <sub>in</sub>               | Input Threshold at f <sub>max</sub>                      | Set Input Frequency Equal to fmax measured Above,<br>Increase Input Level Until Pin 8 goes Low.35 |                     | 35  |      | mVrms |          |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.

www.national.com

## **Test Circuit**



| RtCt | Rt   | Ct     |
|------|------|--------|
| #1   | 100k | 300 pF |
| #2   | 10k  | 300 pF |
| #3   | 5.1k | 62 pF  |

LMC567



### **Typical Performance Characteristics** Supply Current vs. **Operating Frequency** 1.2 $T_A = 25 \,^{\circ}C, V_S = 5V$ 1.0 INPUT VOLTAGE (mV<sub>rms</sub>) 0.8 $Rt = 5.1 k \Omega$ IS (mA) 0.6 Rt = 100 kΩ 0.4 0.2 0 1k 10 k 100 k 1M INPUT FREQUENCY (Hz) 00867003 Largest Detection Bandwidth vs. Temp. 17 TEST CIRCUIT, $V_S = 5V$ , RtCt #2 16 BANDWIDTH (% OF F<sub>0</sub>) F<sub>0</sub> × C2 (Hz-μF) 15 14 13 12 11 -50 0 50 100 150 TEMPERATURE (°C) 00867008 **Frequency Drift** with Temperature 1.5 TEST CIRCUIT, RtCt #1 1.0 CHANGE IN FO (%) change in F $_0$ (%) 0.5 0 = 5V-0.5 -1.0-1.5 -50 0 50 100 150 TEMPERATURE (°C) 00867010

Bandwidth vs. Input Signal Level



Bandwidth as

a Function of C2



00867009

**Frequency Drift** with Temperature



www.national.com

# LMC567

### Filter capacitors C1 and C2 must be reduced by a factor 2. of 8 to maintain the same filter time constants. The output current demanded of pin 8 must be limited to З. the specified capability of the LMC567.

### **OSCILLATOR TIMING COMPONENTS**

applications with the following provisions:

Diagram)

GENERAL

from 1 Hz up to 500 kHz.

The voltage-controlled oscillator (VCO) on the LMC567 must be set up to run at twice the frequency of the input signal tone to be decoded. The center frequency of the VCO is set by timing resistor Rt and timing capacitor Ct connected to pins 5 and 6 of the IC. The center frequency as a function of Rt and Ct is given by:

Applications Information (refer to Block

The LMC567 low power tone decoder can be operated at

supply voltages of 2V to 9V and at input frequencies ranging

The LMC567 can be directly substituted in most LM567

1. Oscillator timing capacitor Ct must be halved to double

(See OSCILLATOR TIMING COMPONENTS).

the oscillator frequency relative to the input frequency

$$F_{OSC} \simeq \frac{1}{1.4 \text{ RtCt}} \text{ Hz}$$

Since this will cause an input tone of half Fosc to be decoded,

$$F_{INPUT} \simeq \frac{1}{2.8 \text{ RtCt}} \text{ Hz}$$

This equation is accurate at low frequencies; however, above 50 kHz ( $F_{osc}$  = 100 kHz), internal delays cause the actual frequency to be lower than predicted.

The choice of Rt and Ct will be a tradeoff between supply current and practical capacitor values. An additional supply current component is introduced due to Rt being switched to V<sub>s</sub> every half cycle to charge Ct:

$$I_s$$
 due to Rt =  $V_s/(4Rt)$ 

Thus the supply current can be minimized by keeping Rt as large as possible (see supply current vs. operating frequency curves). However, the desired frequency will dictate an RtCt product such that increasing Rt will require a smaller Ct. Below Ct = 100 pF, circuit board stray capacitances begin to play a role in determining the oscillation frequency which ultimately limits the minimum Ct.

To allow for I.C. and component value tolerances, the oscillator timing components will require a trim. This is generally accomplished by using a variable resistor as part of Rt, although Ct could also be padded. The amount of initial frequency variation due to the LMC567 itself is given in the electrical specifications; the total trim range must also accommodate the tolerances of Rt and Ct.

### SUPPLY DECOUPLING

The decoupling of supply pin 4 becomes more critical at high supply voltages with high operating frequencies, requiring C4 to be placed as close as possible to pin 4.

### **INPUT PIN**

The input pin 3 is internally ground-referenced with a nominal 40 kΩ resistor. Signals which are already centered on 0V may be directly coupled to pin 3; however, any d.c. potential must be isolated via a coupling capacitor. Inputs of multiple LMC567 devices can be paralleled without individual d.c. isolation.

### LOOP FILTER

Pin 2 is the combined output of the phase detector and control input of the VCO for the phase-locked loop (PLL). Capacitor C2 in conjunction with the nominal 80 k $\Omega$  pin 2 internal resistance forms the loop filter.

For small values of C2, the PLL will have a fast acquisition time and the pull-in range will be set by the built in VCO frequency stops, which also determine the largest detection bandwidth (LDBW). Increasing C2 results in improved noise immunity at the expense of acquisition time, and the pull-in range will begin to become narrower than the LDBW (see Bandwidth as a Function of C2 curve). However, the maximum hold-in range will always equal the LDBW.

### OUTPUT FILTER

Pin 1 is the output of a negative-going amplitude detector which has a nominal 0 signal output of 7/9  $\rm V_{s}.$  When the PLL is locked to the input, an increase in signal level causes the detector output to move negative. When pin 1 reaches  $2/3 V_s$  the output is activated (see OUTPUT PIN).

Capacitor C1 in conjunction with the nominal 40 k $\Omega$  pin 1 internal resistance forms the output filter. The size of C1 is a tradeoff between slew rate and carrier ripple at the output comparator. Low values of C1 produce the least delay between the input and output for tone burst applications, while larger values of C1 improve noise immunity.

Pin 1 also provides a means for shifting the input threshold higher or lower by connecting an external resistor to supply or around. However, reducing the threshold using this technique increases sensitivity to pin 1 carrier ripple and also results in more part to part threshold variation.

### **OUTPUT PIN**

The output at pin 8 is an N-channel FET switch to ground which is activated when the PLL is locked and the input tone is of sufficient amplitude to cause pin 1 to fall below 2/3 Vs. Apart from the obvious current component due to the external pin 8 load resistor, no additional supply current is reguired to activate the switch. The on resistance of the switch is inversely proportional to supply; thus the "sat" voltage for a given output current will increase at lower supplies.



www.national.com

# LMC567 Low Power Tone Decoder

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

Notes

For the most current product information visit us at www.national.com.

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### BANNED SUBSTANCE COMPLIANCE

National Semiconductor certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +44 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560