http://onsemi.com # This document, MC74HC4316/D has been canceled and replaced by MC74HC4316A/D LAN was sent 9/28/01 # Quad Analog Switch/ Multiplexer/Demultiplexer with Separate Analog and Digital Power Supplies # **High-Performance Silicon-Gate CMOS** The MC74HC4316 utilizes silicon–gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF–channel leakage current. This bilateral switch/multiplexer/demultiplexer controls analog and digital voltages that may vary across the full analog power–supply range (from $V_{CC}$ to $V_{FF}$ ). The HC4316 is similar in function to the metal–gate CMOS MC14016 and MC14066, and to the High–Speed CMOS HC4016 and HC4066. Each device has four independent switches. The device control and Enable inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. The device has been designed so that the ON resistances ( $R_{ON}$ ) are much more linear over input voltage than $R_{ON}$ of metal–gate CMOS analog switches. Logic–level translators are provided so that the On/Off Control and Enable logic–level voltages need only be $V_{CC}$ and GND, while the switch is passing signals ranging between $V_{CC}$ and $V_{EE}$ . When the Enable pin (active–low) is high, all four analog switches are turned off. - Logic-Level Translator for On/Off Control and Enable Inputs - · Fast Switching and Propagation Speeds - High ON/OFF Output Voltage Ratio - Diode Protection on All Inputs/Outputs - Analog Power–Supply Voltage Range $(V_{CC} V_{EE}) = 2.0$ to 12.0 Volts - Digital (Control) Power–Supply Voltage Range (V<sub>CC</sub> GND) = 2.0 to 6.0 Volts, Independent of V<sub>EE</sub> - · Improved Linearity of ON Resistance - Chip Complexity: 66 FETs or 16.5 Equivalent Gates # **LOGIC DIAGRAM** # MC74HC4316 #### **FUNCTION TABLE** Inputs State of On/Off **Analog Enable** Switch Control L On Н Off ı ı Off X = don't care ## **MAXIMUM RATINGS\*** | Symbol | Parameter | | Value | Unit | |------------------|-----------------------------------------------------------------------|--------------------------------|-----------------------------------|------| | V <sub>CC</sub> | 11,7 | o GND)<br>to V <sub>EE</sub> ) | - 0.5 to + 7.0<br>- 0.5 to + 14.0 | ٧ | | V <sub>EE</sub> | Negative DC Supply Voltage (Ref. to GND) | | - 7.0 to + 0.5 | V | | V <sub>IS</sub> | Analog Input Voltage | | $V_{EE} - 0.5$ to $V_{CC} + 0.5$ | ٧ | | V <sub>in</sub> | DC Input Voltage (Ref. to GND) | | – 1.5 to V <sub>CC</sub> + 1.5 | V | | I | DC Current Into or Out of Any Pin | | ± 25 | mA | | P <sub>D</sub> | Power Dissipation in Still Air Plast SOIC Pa | ic DIP†<br>ckage† | 750<br>500 | mW | | T <sub>stg</sub> | Storage Temperature | | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Se<br>(Plastic DIP or SOIC Pa | 260 | °C | | <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. I/O pins must be connected to a properly terminated line or bus. # **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | | Min | Max | Unit | |---------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------|--------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage (Ref. to GND) | 2.0 | 6.0 | V | | | V <sub>EE</sub> | Negative DC Supply Voltage (Ref. to GND) | -6.0 | GND | V | | | V <sub>IS</sub> | Analog Input Voltage | V <sub>EE</sub> | V <sub>CC</sub> | V | | | V <sub>in</sub> | Digital Input Voltage (Ref. to GND) | | GND | V <sub>CC</sub> | V | | V <sub>IO</sub> * | Static or Dynamic Voltage Across Switch | _ | 1.2 | V | | | T <sub>A</sub> | Operating Temperature, All Package Types | | - 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time<br>(Control or Enable Inputs)<br>(Figure 10) | $V_{CC} = 2.0 \text{ V}$<br>$V_{CC} = 4.5 \text{ V}$<br>$V_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns | <sup>\*</sup> For voltage drops across the switch greater than 1.2 V (switch on), excessive $V_{CC}$ current may be drawn; i.e., the current out of the switch may contain both $V_{CC}$ and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. ## DC ELECTRICAL CHARACTERISTICS Digital Section (Voltages Referenced to GND) VEE = GND Except Where Noted | | | | | | Gu | Guaranteed Limit | | | |-----------------|---------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------|----------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | Test Condit | ions | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High–Level Voltage,<br>Control or Enable Inputs | R <sub>on</sub> = Per Spec | | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V | | V <sub>IL</sub> | Maximum Low–Level Voltage,<br>Control or Enable Inputs | R <sub>on</sub> = Per Spec | | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | V | | l <sub>in</sub> | Maximum Input Leakage<br>Current, Control or Enable<br>Inputs | $V_{in} = V_{CC}$ or GND<br>$V_{EE} = -6.0 \text{ V}$ | | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μА | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $V_{IO} = 0 \text{ V}$ | V <sub>EE</sub> = GND<br>V <sub>EE</sub> = - 6.0 | 6.0<br>6.0 | 2<br>8 | 20<br>80 | 40<br>160 | μΑ | <sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C SOIC Package: – 7 mW/°C from 65° to 125°C # $\label{eq:decomposition} \textbf{DC ELECTRICAL CHARACTERISTICS} \ \ \text{Analog Section (Voltages Referenced to V}_{EE})$ | | | | | | Gu | aranteed Li | mit | | |------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------|---------------------|----------------------|--------------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>V | V <sub>EE</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | R <sub>on</sub> | Maximum "ON" Resistance | $V_{in} = V_{IH}$<br>$V_{IS} = V_{CC}$ to $V_{EE}$<br>$I_{S} \le 2.0$ mA (Figures 1, 2) | 2.0*<br>4 5<br>4.5<br>6.0 | 0.0<br>0.0<br>- 4.5<br>- 6.0 | <br>210<br>95<br>75 | <br>230<br>105<br>85 | | Ω | | | | $V_{\text{in}} = V_{\text{IH}}$<br>$V_{\text{IS}} = V_{\text{CC}}$ or $V_{\text{EE}}$ (Endpoints)<br>$I_{\text{S}} \le 2.0$ mA (Figures 1, 2) | 2.0<br>4.5<br>4.5<br>6.0 | 0.0<br>0.0<br>- 4.5<br>- 6.0 | 100<br>80<br>70 | —<br>110<br>90<br>80 | 130<br>100<br>90 | | | $\Delta R_{on}$ | Maximum Difference in "ON"<br>Resistance Between Any Two<br>Channels in the Same Package | $V_{in} = V_{IH}$<br>$V_{IS} = 1/2 (V_{CC} - V_{EE})$<br>$I_{S} \le 2.0 \text{ mA}$ | 2.0<br>4.5<br>4.5<br>6.0 | 0.0<br>0.0<br>- 4.5<br>- 6.0 | | —<br>30<br>25<br>20 | <br>40<br>30<br>25 | Ω | | l <sub>off</sub> | Maximum Off-Channel Leakage<br>Current, Any One Channel | $V_{in} = V_{IL}$<br>$V_{IO} = V_{CC}$ or $V_{EE}$<br>Switch Off (Figure 3) | 6.0 | -6.0 | 0.1 | 0.5 | 1.0 | μΑ | | I <sub>on</sub> | Maximum On–Channel Leakage<br>Current, Any One Channel | $V_{in} = V_{IH}$<br>$V_{IS} = V_{CC}$ or $V_{EE}$<br>(Figure 4) | 6.0 | -6.0 | 0.1 | 0.5 | 1.0 | μА | <sup>\*</sup> At supply voltage (V<sub>CC</sub> – V<sub>EE</sub>) approaching 2 V the analog switch–on resistance becomes extremely non–linear. Therefore, for low–voltage operation, it is recommended that these devices only be used to control digital signals. # $\textbf{AC ELECTRICAL CHARACTERISTICS} \ (C_L = 50 \ pF, \ Control \ or \ Enable \ t_f = t_f = 6 \ ns, \ V_{EE} = GND)$ | | | | Gu | Guaranteed Limit | | | |----------------------------------------|-----------------------------------------------------------------------------------|----------------------|-----------------|------------------|-----------------|------| | Symbol | Parameter | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Analog Input to Analog Output (Figures 8 and 9) | 2.0<br>4.5<br>6.0 | 50<br>10<br>10 | 75<br>15<br>13 | 90<br>18<br>15 | ns | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Control or Enable to Analog Output (Figures 10 and 11) | 2.0<br>4.5<br>6.0 | 250<br>50<br>43 | 312<br>63<br>54 | 375<br>75<br>64 | ns | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Control or Enable to Analog Output (Figures 10 and 11) | 2.0<br>4.5<br>6.0 | 185<br>53<br>45 | 220<br>66<br>56 | 265<br>75<br>68 | ns | | С | Maximum Capacitance ON/OFF Control and Enable Inputs | | 10 | 10 | 10 | pF | | | Control Input = GND<br>Analog I/O<br>Feedthrough | _<br>_ | 35<br>1.0 | 35<br>1.0 | 35<br>1.0 | | | Ī | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |---|----------|---------------------------------------------------------|-----------------------------------------|----| | | $C_{PD}$ | Power Dissipation Capacitance (Per Switch) (Figure 13)* | 15 | pF | # ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0 V) | Symbol | Parameter | Test Conditions | V <sub>CC</sub> | V <sub>EE</sub><br>V | Limit*<br>25°C | Unit | |--------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------|----------------------|------------------| | BW | Maximum On–Channel Bandwidth or<br>Minimum Frequency Response<br>(Figure 5) | $ f_{in} = 1 \text{ MHz Sine Wave} $ Adjust $f_{in}$ Voltage to Obtain 0 dBm at $V_{OS}$ Increase $f_{in}$ Frequency Until dB Meter Reads $- 3$ dB $R_L = 50 \ \Omega, \ C_L = 10 \ pF $ | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | 150<br>160<br>160 | MHz | | _ | Off-Channel Feedthrough Isolation (Figure 6) | $ \begin{aligned} f_{\text{in}} &\equiv \text{Sine Wave} \\ \text{Adjust } f_{\text{in}} &\text{ Voltage to Obtain 0 dBm at V}_{\text{IS}} \\ f_{\text{in}} &= \text{10 kHz}, R_{\text{L}} = \text{600 } \Omega, C_{\text{L}} = \text{50 pF} \end{aligned} $ | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | - 50<br>- 50<br>- 50 | dB | | | | $f_{in}$ = 1.0 MHz, $R_L$ = 50 $\Omega$ , $C_L$ = 10 pF | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | - 40<br>- 40<br>- 40 | | | _ | Feedthrough Noise, Control to<br>Switch<br>(Figure 7) | $\begin{aligned} V_{in} &\leq 1 \text{ MHz Square Wave } (t_r = t_f = 6 \text{ ns}) \\ \text{Adjust R}_L \text{ at Setup so that } I_S &= 0 \text{ A} \\ R_L &= 600 \ \Omega, \ C_L = 50 \text{ pF} \end{aligned}$ | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | 60<br>130<br>200 | mV <sub>PP</sub> | | | | $R_L = 10 \text{ k}\Omega$ , $C_L = 10 \text{ pF}$ | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | 30<br>65<br>100 | | | _ | Crosstalk Between Any Two<br>Switches<br>(Figure 12) | $ \begin{aligned} f_{in} &\equiv \text{Sine Wave} \\ \text{Adjust } f_{in} &\text{ Voltage to Obtain 0 dBm at V}_{IS} \\ f_{in} &= \text{10 kHz}, \ R_L = \text{600 } \Omega, \ C_L = \text{50 pF} \end{aligned} $ | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | - 70<br>- 70<br>- 70 | dB | | | | $f_{in}$ = 1.0 MHz, $R_L$ = 50 $\Omega$ , $C_L$ = 10 pF | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | - 80<br>- 80<br>- 80 | | | THD | Total Harmonic Distortion<br>(Figure 14) | $\begin{split} f_{in} = 1 \text{ kHz, } R_L = 10 \text{ k}\Omega, C_L = 50 \text{ pF} \\ \text{THD} = \text{THD}_{Measured} - \text{THD}_{Source} \\ V_{IS} = 4.0 \text{ V}_{PP} \text{ sine wave} \\ V_{IS} = 8.0 \text{ V}_{PP} \text{ sine wave} \\ V_{IS} = 11.0 \text{ V}_{PP} \text{ sine wave} \end{split}$ | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | 0.10<br>0.06<br>0.04 | % | <sup>\*</sup> Limits not tested. Determined by design and verified by qualification. Figure 1a. Typical On Resistance, $V_{CC} - V_{EE} = 2.0 \text{ V}$ Figure 1b. Typical On Resistance, $V_{CC} - V_{EE} = 4.5 \text{ V}$ Figure 1c. Typical On Resistance, $V_{CC} - V_{EE} = 6.0 \text{ V}$ Figure 1d. Typical On Resistance, $V_{CC} - V_{EE} = 9.0 \text{ V}$ Figure 1e. Typical On Resistance, Figure 2. On Resistance Test Set-Up Figure 3. Maximum Off Channel Leakage Current, Any One Channel, Test Set-Up \*Includes all probe and jig capacitance. Figure 5. Maximum On-Channel Bandwidth Test Set-Up \*Includes all probe and jig capacitance. Figure 7. Feedthrough Noise, Control to Analog Out, Test Set-Up Figure 4. Maximum On Channel Leakage Current, Test Set-Up \*Includes all probe and jig capacitance. Figure 6. Off-Channel Feedthrough Isolation, Test Set-Up Figure 8. Propagation Delays, Analog In to Analog Out <sup>\*</sup>Includes all probe and jig capacitance. Figure 9. Propagation Delay Test Set-Up <sup>\*</sup>Includes all probe and jig capacitance. Figure 11. Propagation Delay Test Set-Up Figure 13. Power Dissipation Capacitance Test Set-Up Figure 10. Propagation Delay, ON/OFF Control to Analog Out <sup>\*</sup>Includes all probe and jig capacitance. Figure 12. Crosstalk Between Any Two Switches, Test Set-Up (Adjacent Channels Used) <sup>\*</sup>Includes all probe and jig capacitance. Figure 14. Total Harmonic Distortion, Test Set-Up Figure 15. Plot, Harmonic Distortion #### APPLICATION INFORMATION The Enable and Control pins should be at $V_{CC}$ or GND logic levels, $V_{CC}$ being recognized as logic high and GND being recognized as a logic low. Unused analog inputs/outputs may be left floating (not connected). However, it is advisable to tie unused analog inputs and outputs to $V_{CC}$ or $V_{EE}$ through a low value resistor. This minimizes crosstalk and feedthrough noise that may be picked up by the unused I/O pins. The maximum analog voltage swings are determined by the supply voltages $V_{CC}$ and $V_{EE}$ . The positive peak analog voltage should not exceed $V_{CC}$ . Similarly, the negative peak analog voltage should not go below $V_{EE}$ . In the example below, the difference between $V_{CC}$ and $V_{EE}$ is twelve volts. Therefore, using the configuration in Figure 16, a maximum analog signal of twelve volts peak-to-peak can be controlled. When voltage transients above $V_{CC}$ and/or below $V_{EE}$ are anticipated on the analog channels, external diodes (Dx) are recommended as shown in Figure 17. These diodes should be small signal, fast turn—on types able to absorb the maximum anticipated current surges during clipping. An alternate method would be to replace the Dx diodes with MO•sorbs (high current surge protectors). MO•sorbs are fast turn—on devices ideally suited for precise dc protection with no inherent wear out mechanism. Figure 16. Figure 17. Transient Suppressor Application Figure 18. LSTTL/NMOS to HCMOS Interface Figure 19. Switching a 0-to-12 V Signal Using a Single Power Supply (GND ≠ 0 V) Figure 20. 4-Input Multiplexer Figure 21. Sample/Hold Amplifier ## **OUTLINE DIMENSIONS** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | IETERS | |-----|-------|---------|--------|---------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | В | 0.250 | 0.270 | 6.35 | 6.85 | | С | 0.145 | 0.175 | 3.69 | 4.44 | | D | 0.015 | 0.021 | 0.39 | 0.53 | | F | 0.040 | 0.070 | 1.02 | 1.77 | | G | 0. | 100 BSC | 2 | .54 BSC | | Н | 0. | 050 BSC | 1 | .27 BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.130 | 2.80 | 3.30 | | L | 0.295 | 0.305 | 7.50 | 7.74 | | M | 0° | 10° | 0° | 10° | | S | 0.020 | 0.040 | 0.51 | 1 01 | - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - DIMENSIONING AND TOLEHANCING PER AIY 714.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIM | EIERS | INC | HES | |-----|--------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.2 | 7 BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. # **PUBLICATION ORDERING INFORMATION** #### Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative. MC74HC4316/D