# Dual RF PLL Frequency Synthesizers 

## ADF4206/ADF4207/ADF4208

## FEATURES

ADF4206: $550 \mathrm{MHz} / 550 \mathrm{MHz}$
ADF4207: $1.1 \mathrm{GHz} / 1.1 \mathrm{GHz}$
ADF4208: $2.0 \mathrm{GHz} / 1.1 \mathrm{GHz}$
2.7 V to 5.5 V Power Supply

Selectable Charge Pump Supply (VP) Allows Extended
Tuning Voltage in 3 V Systems
Selectable Charge Pump Currents
On-Chip Oscillator Circuit
Selectable Dual Modulus Prescaler
RF2: 32/33 or 64/65
RF1: 32/33 or 64/65
3-Wire Serial Interface
Power-Down Mode

## APPLICATIONS

Wireless Handsets (GSM, PCS, DCS, CDMA, WCDMA)
Base Stations for Wireless Radio (GSM, PCS, DCS, CDMA, WCDMA)
Wireless LANS

## Communications Test Equipment

CATV Equipment

## GENERAL DESCRIPTION

The ADF4206 family of dual frequency synthesizers can be used to implement local oscillators in the upconversion and downconversion sections of wireless receivers and transmitters. Each synthesizer consists of a low-noise digital PFD (Phase Frequency Detector), a precision charge pump, a programmable reference divider, programmable $A$ and $B$ counters and a dualmodulus prescaler ( $\mathrm{P} / \mathrm{P}+1$ ). The $\mathrm{A}(6-\mathrm{bit})$ and $\mathrm{B}(11$-bit) counters, in conjunction with the dual modulus prescaler ( $\mathrm{P} / \mathrm{P}+1$ ), implement an N divider ( $\mathrm{N}=\mathrm{BP}+\mathrm{A}$ ). In addition, the 14 -bit reference counter (R Counter), allows selectable REFIN frequencies at the PFD input. The on-chip oscillator circuitry allows the reference input to be derived from crystal oscillators.
A complete PLL (Phase-Locked Loop) can be implemented if the synthesizers are used with an external loop filter and VCOs (Voltage Controlled Oscillators).
Control of all the on-chip registers is via a simple 3-wire interface. The devices operate with a power supply ranging from 2.7 V to 5.5 V and can be powered down when not in use.

REV. 0


Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703
$\mathrm{V}_{\mathrm{DD}} 1, \mathrm{~V}_{\mathrm{DD}} 2 \leq \mathrm{V}_{\mathrm{P}} 1, \mathrm{~V}_{\mathrm{P}} 2 \leq 6.0 \mathrm{~V} ; \mathrm{AGND}_{\mathrm{RF} 1}=\mathrm{DGND}_{\mathrm{RF} 1}=\mathrm{AGND}_{\mathrm{RF} 2}=\mathrm{DGND}_{\mathrm{RF} 2}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$ unless otherwise noted, dBm referred to $50 \Omega$.)


| Parameter | B Version | B Chips ${ }^{2}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| NOISE CHARACTERISTICS |  |  |  |  |
| Phase Noise Floor (RF1) ${ }^{7}$ |  |  |  |  |
| ADF4206 | -169 | -169 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ 25 kHz PFD Frequency |
| ADF4207 | -171 | -171 | $\mathrm{dBc} / \mathrm{Hz}$ typ | ( ${ }^{\text {a }} 25 \mathrm{kHz}$ PFD Frequency |
| ADF4208 | -173 | -173 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ 25 kHz PFD Frequency |
| ADF4206 | -160 | -160 | dBc/Hz typ | (a) 200 kHz PFD Frequency |
| ADF4207 | -162 | -162 | $\mathrm{dBc} / \mathrm{Hz}$ typ | (a) 200 kHz PFD Frequency |
| ADF4208 | -164 | -164 | $\mathrm{dBc} / \mathrm{Hz}$ typ | (a) 200 kHz PFD Frequency |
| Phase Noise Performance ${ }^{8}$ |  |  |  | @ VCO Output |
| ADF4206 (RF1, RF2) | -92 | -92 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ 540 MHz Output, 200 kHz at PFD |
| ADF4207 (RF1, RF2) | -90 | -90 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ 900 MHz Output, 200 kHz at PFD |
| ADF4207 (RF1, RF2) ${ }^{9}$ | -81 | -81 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ $836 \mathrm{MHz}, 30 \mathrm{kHz}$ at PFD |
| ADF4208 (RF1) | -85 | -85 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ 1750 MHz Output, 200 kHz at PFD |
| ADF4208 (RF1) | -91 | -91 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ 900 MHz Output, 200 kHz at PFD |
| ADF4208 (RF1) ${ }^{10}$ | -66 | -66 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ 1750 MHz Output, 200 kHz at PFD |
| ADF4208 (RF2) | -89 | -89 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ 900 MHz Output, 200 kHz at PFD |
| Spurious Signals |  |  |  |  |
| RF1, RF2 (20 kHz Loop B/W) | -80/-84 | -80/-84 | dB typ | @ $200 \mathrm{kHz} / 400 \mathrm{kHz}$ and 200 kHz PFD |
| RF1, RF2 (1 kHz Loop B/W) | -65/-73 | -65/-73 | dB typ | @ $10 \mathrm{kHz} / 20 \mathrm{kHz}$ and 10 kHz PFD |

NOTES
${ }^{1}$ Operating temperature range is as follows: B Version: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
${ }^{2}$ The B Chip specifications are given as typical values.
${ }^{3}$ This is the maximum operating frequency of the CMOS counters. The prescaler value should be chosen to ensure that the RF input is divided down to a frequency that is less than this value.
${ }^{4} V_{D D} 1=V_{D D} 2=3 \mathrm{~V}$; For $\mathrm{V}_{\mathrm{DD}} 1=\mathrm{V}_{\mathrm{DD}} 2=5 \mathrm{~V}$, use CMOS-compatible levels.
${ }^{5}$ Guaranteed by design. Sample tested to ensure compliance.
${ }^{6}$ Typical values apply for $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} ; \mathrm{P}=32 ; \mathrm{RF} 1_{\mathrm{IN}} 1 / \mathrm{RF} 2_{\mathrm{IN}} 2$ for $\mathrm{ADF} 4206=540 \mathrm{MHz} ; \mathrm{RF} 1_{\mathrm{IN}} 1 / \mathrm{RF} 2_{\text {IN }} 2$ for $\mathrm{ADF} 4207=900 \mathrm{MHz} ; \mathrm{RF} 1_{\mathrm{IN}} 1 / \mathrm{RF} 2_{\mathrm{IN}} 2$ for $\mathrm{ADF} 4208=900 \mathrm{MHz}$.
${ }^{7}$ The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting $20 \operatorname{logN}$ (where N is the N divider value).
${ }^{8}$ The phase noise is measured at a 1 kHz unless otherwise noted. The phase noise is measured with the EVAL-ADF4206/ADF4207EB or the EVAL-AD4208EB Evaluation
Board and the HP8562E Spectrum Analyzer. The spectrum analyzer provides the REFIN for the synthesizer ( $\mathrm{f}_{\text {REFOUT }}=10 \mathrm{MHz} @ 0 \mathrm{dBm}$ ).
${ }^{9} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=30 \mathrm{kHz}$; Offset Frequency $=300 \mathrm{~Hz} ; \mathrm{f}_{\text {RFIF }}=836 \mathrm{MHz} ; \mathrm{N}=27866 ;$ Loop B/W $=3 \mathrm{kHz}$.
${ }^{10} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=10 \mathrm{kHz} ;$ Offset Frequency $=200 \mathrm{~Hz} ; \mathrm{f}_{\text {RF }}=1750 \mathrm{MHz} ; \mathrm{N}=175000 ;$ Loop $\mathrm{B} / \mathrm{W}=1 \mathrm{kHz}$.
Specifications subject to change without notice.

## ADF4206/ADF4207/ADF4208

TIMING CHARACTERISTICS $\quad\left(V_{D D} 1=V_{D D} 2=3 \mathrm{~V} \pm 10 \%, 5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{D 0} 1, \mathrm{~V}_{\mathrm{DD}} 2 \leq \mathrm{V}_{\mathrm{P}} 1, \mathrm{~V}_{\mathrm{P}} 2 \leq 6.0 \mathrm{~V} ; \mathrm{AGND}_{\text {RF1 }}=D G N D_{\text {RF1 }}=\right.$ $A G N D_{\text {RF2 }}=D G$ ND $_{\text {RF2 }}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ unless otherwise noted, dBm referred to $50 \Omega$.)

| Parameter | Limit at <br> $\mathbf{T}_{\text {MIN }}$ to $\mathbf{T}_{\text {MAX }}$ <br> (B Version) | Unit |  |
| :--- | :--- | :--- | :--- |
| $\mathrm{t}_{1}$ | 10 | Test Conditions/Comments |  |
| $\mathrm{t}_{2}$ | 10 | ns min | DATA to CLOCK Setup Time |
| $\mathrm{t}_{3}$ | 25 | ns min | DATA to CLOCK Hold Time |
| $\mathrm{t}_{4}$ | 25 | ns min | CLOCK High Duration |
| $\mathrm{t}_{5}$ | 10 | ns min | CLOCK Low Duration |
| $\mathrm{t}_{6}$ | 20 | ns min | CLOCK to LE Setup Time |

## NOTES

Guaranteed by design but not production tested.
Specification subject to change without notice.


Figure 1. Timing Diagram

| ABSOLUTE MAXIMUM RATINGS ${ }^{1,2}$ <br> ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted.) |  |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}} 1$ to $\mathrm{GND}^{3}$ | -0.3 V to +7 V |
| $\mathrm{V}_{\mathrm{DD}} 1$ to $\mathrm{V}_{\mathrm{DD}} 2$ | -0.3 V to +0.3 V |
| $\mathrm{V}_{\mathrm{P}} 1, \mathrm{~V}_{\mathrm{P}} 2$ to GND | -0.3 V to +7 V |
| $\mathrm{V}_{\mathrm{P}} 1, \mathrm{~V}_{\mathrm{P}} 2$ to $\mathrm{V}_{\mathrm{DD}} 1$ | -0.3 V to +5.5 V |
| Digital I/O Voltage to GND | -0.3 V to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Analog I/O Voltage to GND | -0.3 V to $\mathrm{V}_{\mathrm{P}}+0.3 \mathrm{~V}$ |
| $\mathrm{OSC}_{\text {IN }}, \mathrm{OSC}_{\text {OUT }}, \mathrm{RF1}_{\text {IN }}(\mathrm{A}, \mathrm{B})$, |  |
| $\mathrm{RF} 2_{\text {IN }}(\mathrm{A}, \mathrm{B})$ to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| $\mathrm{RF}_{\text {IN }} A$ to $\mathrm{RF}_{\text {IN }} \mathrm{B}$ (RF1, RF2) . . . . . . . . . . . . . . . . $\pm 320 \mathrm{mV}$ |  |
| Operating Temperature Range |  |
| Industrial (B Version) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| TSSOP $\theta_{\mathrm{JA}}$ Thermal Impedance | $150.4^{\circ} \mathrm{C} / \mathrm{W}$ |

$\operatorname{CSP} \theta_{\mathrm{JA}}$ (Paddle Soldered)
$122^{\circ} \mathrm{C} / \mathrm{W}$
$\operatorname{CSP} \theta_{\mathrm{JA}}$ (Paddle Not Soldered)
$216^{\circ} \mathrm{C} / \mathrm{W}$
Lead Temperature, Soldering
Vapor Phase ( 60 sec ) . . . . . . . . . . . . . . . . . . . . . . . . . $215^{\circ} \mathrm{C}$
Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $220^{\circ} \mathrm{C}$
${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause perma-
nent damage to the device. This is a stress rating only; functional operation of the
device at these or any other conditions above those listed in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device reliability.
${ }^{2}$ This device is a high-performance RF integrated circuit with an ESD rating of
$<2 \mathrm{kV}$ and it is ESD sensitive. Proper precautions should be taken for handling
and assembly.
${ }^{3}$ GND $=\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}$.

## TRANSISTOR COUNT

11749 (CMOS) and 522 (Bipolar).

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option* |
| :--- | :--- | :--- | :--- |
| ADF4206BRU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| ADF4207BRU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| ADF4208BRU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 |

*Contact the factory for chip availability.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADF4206/ADF4207/ADF4208 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN FUNCTION DESCRIPTIONS

| Pin | Mnemonic <br> No. |  | ADF4206/ <br> ADF4207 |
| :--- | :--- | :--- | :--- |
| 1 | V $_{\mathrm{DD}} 1$ | ADF4208 | Function |

## PIN CONFIGURATIONS



## ADF4206/ADF4207/ADF4208-Typical Performance Characteristics

|  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| FREQ | MAGS11 | ANGS11 | FREQ | MAGS11 | ANGS11 |
| 0.0 | 0.957111193 | -3.130429321 | 1.35 | 0.816886959 | -51.80711782 |
| 0.15 | 0.963546793 | -6.686426265 | 1.45 | 0.825983016 | -56.20373378 |
| 0.25 | 0.953621785 | -11.19913586 | 1.55 | 0.791737125 | -61.21554647 |
| 0.35 | 0.953757706 | -15.35637483 | 1.65 | 0.770543186 | -61.88187496 |
| 0.45 | 0.929831379 | -20.3793432 | 1.75 | 0.793897072 | -65.39516615 |
| 0.55 | 0.908459709 | -22.69144845 | 1.85 | 0.745765233 | -69.24884474 |
| 0.65 | 0.897303634 | -27.07001443 | 1.95 | 0.7517547 | -71.21608147 |
| 0.75 | 0.876862863 | -31.32240763 | 2.05 | 0.745594889 | -75.93169947 |
| 0.85 | 0.849338092 | -33.68058163 | 2.15 | 0.713387801 | -78.8391674 |
| 0.95 | 0.858403269 | -38.57674885 | 2.25 | 0.711578577 | -81.71934806 |
| 1.05 | 0.841888714 | -41.48606772 | 2.35 | 0.698487131 | -85.49067481 |
| 1.15 | 0.840354983 | -45.97597958 | 2.45 | 0.669871818 | -88.41958754 |
| 1.25 | 0.822165839 | -49.19163116 | 2.55 | 0.668353367 | -91.70921678 |

TPC 1. S-Parameter Data for the AD4208 RF1 Input (Up to 2.5 GHz )


TPC 2. Input Sensitivity for the ADF4208 (RF1)


TPC 3. ADF4208 RF1 Phase Noise ( $900 \mathrm{MHz}, 200 \mathrm{kHz}$, 20 kHz )


TPC 4. ADF4208 RF1 Reference Spurs ( 900 MHz , $200 \mathrm{kHz}, 20 \mathrm{kHz})$


TPC 5. ADF4208 RF1 Integrated Phase Noise ( 900 MHz , $200 \mathrm{kHz}, 20 \mathrm{kHz})$


TPC 6. ADF4208 RF1 Integrated Phase Noise (900 MHz, $200 \mathrm{kHz}, 35 \mathrm{kHz}$ )


TPC 7. ADF4208 RF1 Reference Spurs (900 MHz, 200 kHz, 35 kHz)


TPC 8. ADF4208 RF1 Phase Noise ( $1750 \mathrm{MHz}, 30 \mathrm{kHz}, 3 \mathrm{kHz}$ )


TPC 9. ADF4208 RF1 Integrated Phase Noise ( 1750 MHz , $30 \mathrm{kHz}, 3 \mathrm{kHz})$


TPC 10. ADF4208 RF1 Reference Spurs (1750 MHz, $30 \mathrm{kHz}, 3 \mathrm{kHz})$


TPC 11. ADF4208 RF1 Phase Noise vs. PFD Frequency


TPC 12. ADF4208 RF1 Phase Noise vs. Temperature ( $900 \mathrm{MHz}, 200 \mathrm{kHz}, 20 \mathrm{kHz}$ )


TPC 13. ADF4208 RF1 Reference Spurs vs. Temperature (900 MHz, 200 kHz, 20 kHz )


TPC 14. ADF4208 RF1 Reference Spurs vs. $V_{\text {TUNE }}$ ( $900 \mathrm{MHz}, 200 \mathrm{kHz}, 20 \mathrm{kHz}$ )


TPC 15. ADF4208 RF2 Phase Noise vs. PFD Frequency


TPC $16 D I_{D D}$ vs. Prescaler Output Frequency (All Models, RF1 and RF2)


TPC 17. ADF4206/ADF4207/ADF4208 AI ${ }_{D D}$ vs. Prescaler Value (RFI)

# ADF4206/ADF4207/ADF4208 

## CIRCUIT DESCRIPTION

REFERENCE INPUT SECTION
The reference input stage is shown in Figure 2. SW1 and SW2 are normally closed switches. SW3 is normally open. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. Typical recommended external components are shown in Figure 2.


Figure 2. RF Input Stage

## RF INPUT STAGE

The RF input stage is shown in Figure 3. It is followed by a 2-stage limiting amplifier to generate the CML clock levels needed for the prescaler.


Figure 3. RF Input Stage

## PRESCALER

The dual modulus prescaler ( $\mathrm{P} / \mathrm{P}+1$ ), along with the A and B counters, enables the large division ratio, N , to be realized ( $\mathrm{N}=\mathrm{BP}+\mathrm{A}$ ). This prescaler, operating at CML levels, takes the clock from the RF input stage and divides it down to a manageable frequency for the CMOS A and B counters. It is based on a synchronous $4 / 5$ core.

The prescaler is selectable. Both RF1 and RF2 can be set to either $32 / 33$ or $64 / 65$. DB20 of the AB counter latch selects the value. See Tables IV and VI.

## A AND B COUNTERS

The A and B CMOS counters combine with the dual modulus prescaler to allow a wide ranging division ratio in the PLL feedback counter. The devices are guaranteed to work when the prescaler output is 200 MHz or less.

## Pulse Swallow Function

The A and B counters, in conjunction with the dual modulus prescaler, make it possible to generate output frequencies that are spaced only by the Reference Frequency divided by R. The equation for the VCO frequency is as follows:

$$
f_{V C O}=[(P \times B)+A] \times f_{\text {REFIN }} / R
$$

$f_{V C O}=$ Output frequency of external voltage controlled oscillator (VCO).
$P \quad=$ Preset modulus of dual modulus prescaler (32/33, 64/65).
$B=$ Preset Divide Ratio of binary 11-bit counter (1 to 2047).
$A=$ Preset Divide Ratio of binary 6-bit A counter (0 to 63).
$f_{\text {REFIN }}=$ Output frequency of the external reference frequency oscillator.
$R \quad=$ Preset divide ratio of binary 14-bit programmable reference counter (1 to 16383).

## R COUNTER

The 14-bit R counter allows the input reference frequency to be divided down to produce the reference clock to the phase frequency detector (PFD). Division ratios from 1 to 16,383 are allowed.


Figure 4. $A$ and $B$ Counters

## PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP

The PFD takes inputs from the R counter and N counter ( $\mathrm{N}=$ $\mathrm{BP}+\mathrm{A}$ ) and produces an output proportional to the phase and frequency difference between them. Figure 5 is a simplified schematic.

## ADF4206/ADF4207/ADF4208



Figure 5. PFD Simplified Schematic and Timing (In Lock)
The PFD includes a delay element which sets the width of the antibacklash phase. The typical value for this is in the ADF4206 family is 3 ns . The pulse ensures that there is no deadzone in the PFD transfer function and minimizes phase noise and reference spurs.

## MUXOUT AND LOCK DETECT

The output multiplexer on the ADF4206 family allows the user to access various internal points on the chip. The state of MUXOUT is controlled by P3, P4, P11, and P12. See Tables III and V. Figure 6 shows the MUXOUT section in block diagram form.


Figure 6. MUXOUT Circuit

## Lock Detect

MUXOUT can be programmed for analog lock detect. The N -channel open-drain analog lock detect should be operated with an external pull-up resistor of $10 \mathrm{k} \Omega$ nominal. When lock has been detected it is high with narrow low-going pulses.

## INPUT SHIFT REGISTER

The functional block diagram for the ADF4206 family is shown on Page 1. The main blocks include a 22 -bit input shift register, a 14 -bit R counter, and an 17 -bit N counter, comprising a 6 -bit A counter and an 11-bit B counter. Data is clocked into the 22-bit shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the shift register to one of four latches on the rising edge of LE. The destination latch is determined by the state of the two control bits (C2, C1) in the shift register. These are the two LSBs DB1, DB0, as shown in the timing diagram of Figure 1. The truth table for these bits is shown in Table I.

Table I. C2, C1 Truth Table

| Control Bits <br> C2 |  | C1 |
| :--- | :--- | :--- | Data Latch | (and Prescaler Select) |  |  |
| :--- | :--- | :--- |
| 0 | 0 | RF2 R Counter |
| 0 | 1 | RF2 AB Counter (and |
| 1 | 0 | RF1 R Counter |
| 1 | 1 | RF1 AB Counter (and Prescaler Select) |

Table II．ADF4206 Family Latch Summary

RF2 REFERENCE COUNTER LATCH

| $\underset{\underset{\sim}{\underset{\sim}{u}}}{\stackrel{\circ}{\boldsymbol{u}}}$ |  |  | $\left\lvert\, \begin{aligned} & 0 \\ & 0 \\ & \underset{\sim}{u} \\ & \end{aligned}\right.$ |  | 号号 | 14－BIT REFERENCE COUNTER，R |  |  |  |  |  |  |  |  |  |  |  |  |  | CONTROL BITS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| P4 | P3 | P2 | P5 | P1 |  | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | C2（0） | C1（0） |

RF2 AB COUNTER LATCH

|  | N | 11－BIT B COUNTER |  |  |  |  |  |  |  |  |  |  | 会号 | 6－BIT A COUNTER |  |  |  |  |  | CONTROL BITS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| P7 | P6 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 |  | A6 | A5 | A4 | A3 | A2 | A1 | C2（0） | C1（0） |

RF1 REFERENCE COUNTER LATCH

| $\frac{\stackrel{0}{4}}{\stackrel{\rightharpoonup}{u}}$ | 든 을 |  |  |  |  | 14－BIT REFERENCE COUNTER，R |  |  |  |  |  |  |  |  |  |  |  |  |  | CONTROL BITS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| P12 | P11 | P10 | P13 | P9 |  | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | C2（1） | C1（0） |

RF1 AB COUNTER LATCH

|  |  | 11－BIT B COUNTER |  |  |  |  |  |  |  |  |  |  | $\begin{aligned} & \text { 등 } \\ & \text { Z } \end{aligned}$ | 6－BIT A COUNTER |  |  |  |  |  | $\begin{gathered} \text { CONTROL } \\ \text { BITS } \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| P16 | P14 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 |  | A6 | A5 | A4 | A3 | A2 | A1 | C2（1） | C1（1） |

Table III. RF2 Reference Counter Latch Map

RF2 REFERENCE COUNTER LATCH


Table IV. RF2 AB Counter Latch Map

RF2 AB COUNTER LATCH


Table V. RF1 Reference Counter Latch Map

RF1 REFERENCE COUNTER LATCH


Table VI. RF1 AB Counter Latch Map

RF1 AB COUNTER LATCH


## ADF4206/ADF4207/ADF4208

## PROGRAM MODES

Table III and Table V show how to set up the Program Modes in the ADF420x family. The following should be noted:

1. RF2 and RF1 Analog Lock Detect indicate when the PLL is in lock. When the loop is locked and either RF2 or RF1 Analog Lock Detect is selected, the MUXOUT pin will show a logic high with narrow low-going pulses. When the RF2/RF1 Analog Lock Detect is chosen, the locked condition is indicated only when both RF2 and RF1 loops are locked.
2. The RF2 Counter Reset mode resets the $R$ and AB counters in the RF2 section and also puts the RF2 charge pump into three-state. The RF1 Counter Reset mode resets the R and AB counters in the RF1 section and also puts the RF1 charge pump into three-state. The RF2 and RF1 Counter Reset mode does both of the above.

Upon removal of the reset bits, the AB counter resumes counting in close alignment with the R counter (maximum error is one prescaler output cycle).
3. The Fastlock mode uses MUXOUT to switch a second loop filter damping resistor to ground during Fastlock operation. Activation of Fastlock occurs whenever RF1 CP Gain in the RF1 Reference counter is set to one.

## POWER-DOWN

It is possible to program the ADF420x family for either synchronous or asynchronous power-down on either the RF2 or RF1 side.

## Synchronous RF2 Power-Down

Programming a " 1 " to P7 of the ADF420x family will initiate a power-down. If P2 of the ADF420x family has been set to " 0 " (normal operation), a synchronous power-down is conducted. The device will automatically put the charge pump into threestate and then complete the power-down.

## Asynchronous RF2 Power-Down

If P2 of the ADF420x family has been set to " 1 " (three-state the RF2 charge pump), and P7 is subsequently set to " 1 ," an asynchronous power-down is conducted. The device will go into power-down on the rising edge of LE, which latches the " 1 " to the RF2 power-down bit (P7).

## Synchronous RF1 Power-Down

Programming a " 1 " to P16 of the ADF420x family will initiate a power-down. If P10 of the ADF420x family has been set to " 0 " (normal operation), a synchronous power-down is conducted. The device will automatically put the charge pump into threestate and then complete the power-down.

## Asynchronous RF1 Power-Down

If P10 of the ADF420x family has been set to " 1 " (three-state the RF1 charge pump), and P16 is subsequently set to " 1 ," an asynchronous power-down is conducted. The device will go into power-down on the rising edge of LE, which latches the " 1 " to the RF1 power-down bit (P16).
Activation of either synchronous or asynchronous power-down forces the RF2/RF1 loop's R and N dividers to their load state conditions and the RF2/RF1 input section is debiased to a high impedance state.
The reference oscillator circuit is only disabled if both the RF2 and RF1 power-downs are set.
The input register and latches remain active and are capable of loading and latching data during all the power-down modes.
The RF2/RF1 section of the devices will return to normal powered up operation immediately upon LE latching a " 0 " to the appropriate power-down bit.

## IF SECTION (RF2)

Programmable RF2 Reference (R) Counter
If control bits ( $\mathrm{C} 2, \mathrm{C} 1$ ) are ( 0,0 ), the data is transferred from the input shift register to the 14 -bit RF2 R counter. Table III shows the input shift register data format for the RF2 R counter and the divide ratios possible.

## RF2 Phase Detector Polarity

P1 sets the RF2 Phase Detector Polarity. When the RF2 VCO characteristics are positive, this should be set to " 1 ." When they are negative, it should be set to " 0 ." See Table III.

## RF2 Charge Pump Three-State

P2 puts the RF2 charge pump into three-state mode when programmed to a " 1 ." It should be set to " 0 " for normal operation. See Table III.

## RF2 Program Modes

Table III and Table V show how to set up the Program Modes in the ADF420x family.

## RF2 Charge Pump Currents

Bit P5 programs the current setting for the RF2 charge pump. See Table III.

## Programmable RF2 AB Counter

If control bits $(\mathrm{C} 2, \mathrm{C} 1)$ are $(0,1)$, the data in the input register is used to program the RF2 AB counter. The AB counter consists of a 6-bit swallow counter (A counter) and 11-bit programmable counter (B counter). Table IV shows the input register data format for programming the RF2 AB counter and the divide ratios possible.

## RF2 Prescaler Value

P6 in the RF2 AB counter latch sets the RF2 prescaler value. See Table IV.

## RF2 Power-Down

P7 in Table IV is the power-down bit for the RF2 side.

# ADF4206/ADF4207/ADF4208 

## RF SECTION (RF1)

## Programmable RF1 Reference (R) Counter

If control bits ( $\mathrm{C} 2, \mathrm{C} 1$ ) are ( 1,0 ), the data is transferred from the input shift register to the 14 Bit RF1 R counter. Table V shows the input shift register data format for the RF1 R counter and the divide ratios possible.

## RF1 Phase Detector Polarity

P9 sets the RF1 Phase Detector Polarity. When the RF1 VCO characteristics are positive this should be set to " 1 ." When they are negative it should be set to " 0 ." See Table V.

## RF1 Charge Pump Three-State

P10 puts the RF1 charge pump into three-state mode when programmed to a " 1 ." It should be set to " 0 " for normal operation. See Table V.

## RF1 Program Modes

Table III and Table V show how to set up the Program Modes in the ADF420x family.

## RF1 Charge Pump Currents

Replaced with a P13 programs the current setting for the RF1 charge pump. See Table V.

## Programmable RF1 AB Counter

If control bits $(\mathrm{C} 2, \mathrm{C} 1)$ are $(1,1)$, then the data in the input register is used to program the RF1 AB counter. The AB counter consists of a 6-bit swallow counter (A counter) and 11-bit programmable counter (B counter). Table VI shows the input register data format for programming the RF1 AB counter and the divide ratios possible. See Table VI.

## RF1 Prescaler Value

P14 in the RF1 A, B counter latch set the RF1 prescaler value. See Table VI.

## RF1 Power-Down

Setting P16 in the RF1 AB counter high powers down RF1 side.

## RF Fastlock

The fastlock feature can improve the lock time of the PLL. It increases charge pump current to a maximum for a period of time. Fastlock of the ADF420x family is activated by setting P13 in the reference counter high and setting the fastlock switch on using MUXOUT. Switching in an external resistor using MUXOUT compensates the loop dynamics for the effect of increasing charge pump current. Setting P13 low removes the PLL from fastlock mode.


Figure 7. GSM Handset Receiver Local Oscillator Using the ADF4207

## ADF4206/ADF4207/ADF4208

## APPLICATIONS SECTION

## Local Oscillator for GSM Handset Receiver

Figure 7 shows the ADF4207 being used in a classic superheterodyne receiver to provide the required LOs (Local Oscillators).
In this circuit, the reference input signal is applied to the circuit at $\mathrm{OSC}_{\mathrm{IN}}$ and is being generated by a 10 MHz Crystal Oscillator. This is a low-cost solution and for better performance over temperature, a TCXO (Temperature Controlled Crystal Oscillator) may be used instead.
In order to have a channel spacing of 200 kHz (the GSM standard), the reference input must be divided by 50 , using the on-chip reference counter.
The RF output frequency range is 1050 MHz to 1086 MHz . Loop filter component values are chosen so that the loop bandwidth is 20 kHz . The synthesizer is set up for a charge pump current of 4.375 mA and the VCO sensitivity is $15.6 \mathrm{MHz} / \mathrm{V}$.

The IF output is fixed at 125 MHz . The IF loop bandwidth is chosen to be 20 kHz with a channel spacing of 200 kHz . Loop filter component values are chosen accordingly.

## Local Oscillator for WCDMA Receiver

Figure 8 shows the ADF4208 being used to generate the local oscillator frequencies for a Wideband CDMA (WCDMA) system.
The RF output range needed is 1720 MHz to 1780 MHz . The VCO190-1750 T will accomplish this. Channel spacing is 200 kHz with a 20 kHz loop bandwidth. VCO sensitivity is $32 \mathrm{MHz} / \mathrm{V}$. Charge pump current of 4.375 mA is used and the desired phase margin for the loop is $45^{\circ}$.
The IF output is fixed at 200 MHz . The VCO190-200T is used. It has a sensitivity of $10 \mathrm{MHz} / \mathrm{V}$. Channel spacing and loop bandwidth is chosen to be the same as the RF side.


Figure 8. Local Oscillator for WCDMA Receiver Using the ADF4208

## INTERFACING

The ADF4206/ADF4207/ADF4208 family has a simple SPIcompatible serial interface for writing to the device. SCLK, SDATA, and LE (Latch Enable) control the data transfer. When LE goes high, the 22 bits that have been clocked into the input register on each rising edge of SCLK will be transferred to the appropriate latch. See Figure 1 for the Timing Diagram and Table I for the Latch Truth Table.
The maximum allowable serial clock rate is 20 MHz . This means that the maximum update rate possible for the device is 909 kHz or one update every 1.1 ms . This is certainly more than adequate for systems that will have typical lock times in hundreds of microseconds.

## ADuC812 Interface

Figure 10 shows the interface between the ADF420x family and the ADuC 812 microconverter. Since the ADuC 812 is based on an 8051 core, this interface can be used with any 8051 -based microcontroller. The microconverter is set up for SPI Master Mode with CPHA $=0$. To initiate the operation, the I/O port driving LE is brought low. Each latch of the ADF420x family needs a 22 -bit word. This is accomplished by writing three 8 -bit bytes from the microconverter to the device. When the third byte has been written, the LE input should be brought high to complete the transfer.
On first applying power to the ADF420x family, it requires four writes (one each to the R counter latch and the AB counter latch for both RF1 and RF2 side) for the output to become active.
When operating in the mode described, the maximum SCLOCK rate of the ADuC 812 is 4 MHz . This means that the maximum rate at which the output frequency can be changed will be about 180 kHz .


Figure 9. ADuC812 to ADF420x Family Interface

## ADSP-2181 Interface

Figure 10 shows the interface between the ADF420x family and the ADSP-21xx Digital Signal Processor. As previously noted, the ADF420x family needs a 22-bit serial word for each latch write. The easiest way to accomplish this using the ADSP21-xx family is to use the Autobuffered Transmit Mode of operation with Alternate Framing. This provides a means for transmitting an entire block of serial data before an interrupt is generated. Set up the word length for eight bits and use three memory locations for each 22-bit word. To program each 22-bit latch, store the three 8 -bit bytes, enable the Autobuffered mode and then write to the transmit register of the DSP. This last operation initiates the autobuffer transfer.


Figure 10. ADSP-21xx to ADF420x Family Interface

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).

Thin Shrink Small Outline Package (TSSOP) (RU-16)


Thin Shrink Small Outline Package (TSSOP)
(RU-20)


