# Dual Low Power PLL Frequency Synthesizer 

## FEATURES

$I_{D D}$ Total, 7.5 mA
Bandwidth RF/IF, 2.4 GHz/1.0 GHz
2.7 V to 3.3 V Power Supply

Separate VP Allows Extended Tuning Voltage
Programmable Dual Modulus Prescaler
RF and IF: 8/9, 16/17, 32/33, 64/65
Programmable Charge Pump Currents
3-Wire Serial Interface
Analog and Digital Lock Detect
Fastlock Mode
Power-Down Mode
20-Lead TSSOP and 20-Lead MLF Chip Scale Package
APPLICATIONS
Wireless Handsets (GSM, PCS, DCS, CDMA, WCDMA)
Base Stations for Wireless Radio (GSM, PCS, DCS, CDMA, WCDMA)
Wireless LANS
Cable TV Tuners (CATV)
Communications Test Equipment

## GENERAL DESCRIPTION

The ADF4212L is a dual frequency synthesizer that can be used to implement local oscillators (LO) in the up-conversion and down-conversion sections of wireless receivers and transmitters. It can provide the LO for both the RF and IF sections. It consists of a low noise digital PFD (Phase Frequency Detector), a precision charge pump, a programmable reference divider, programmable $A$ and $B$ counters, and a dual modulus prescaler ( $\mathrm{P} / \mathrm{P}+1$ ). The $\mathrm{A}(6-$ bit) and B (12-bit) counters, in conjunction with the dual modulus prescaler ( $\mathrm{P} / \mathrm{P}+1$ ), implement an N divider ( $\mathrm{N}=\mathrm{BP}+\mathrm{A}$ ). In addition, the 14 -bit reference counter ( R counter) allows selectable REFIN frequencies at the PFD input. A complete PLL (Phase-Locked Loop) can be implemented if the synthesizer is used with external loop filters and VCOs (Voltage Controlled Oscillators).

Control of all the on-chip registers is via a simple 3-wire interface with 1.8 V compatibility. The devices operate with a power supply ranging from 2.7 V to 3.3 V and can be powered down when not in use.

## FUNCTIONAL BLOCK DIAGRAM



REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A

ADF4212L-SPECIFICATIONS ${ }^{1}$
$\left(\mathrm{V}_{\mathrm{DD}} 1=\mathrm{V}_{\mathrm{DD}} 2=2.7 \mathrm{~V}\right.$ to $3.3 \mathrm{~V} ; \mathrm{V}_{\mathrm{P}} 1, \mathrm{~V}_{\mathrm{P}} 2=\mathrm{V}_{\mathrm{DD}}$ to $5.5 \mathrm{~V} ; \mathrm{AGND}_{\mathrm{RF}}=\mathrm{DGND}_{\mathrm{RF}}=$ $A G N D_{\text {IF }}=D G N D_{\text {IF }}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted; dBm referred to $50 \boldsymbol{\Omega}$.)

| Parameter | B Version | B Chips ${ }^{2}$ <br> Typical | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| RF/IF CHARACTERISTICS <br> RF Input Frequency ( $\mathrm{RF}_{\mathrm{IN}}$ ) RF Input Sensitivity IF Input Frequency ( $\mathrm{IF}_{\text {IN }}$ ) IF Input Sensitivity | $\begin{array}{\|l} \hline 0.2 / 2.4 \\ -10 / 0 \\ 100 / 1000 \\ -10 / 0 \end{array}$ | $\begin{array}{\|l} 0.2 / 2.4 \\ -10 / 0 \\ 100 / 1000 \\ -10 / 0 \end{array}$ | $\mathrm{GHz} \min / \max$ dBm min/max MHz min/max $\mathrm{dBm} \min /$ max | For Operation below $\mathrm{F}_{\text {MIN }}$, Use a Square Wave $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \end{aligned}$ |
| MAXIMUM ALLOWABLE Prescaler Output Frequency ${ }^{3}$ | 200 | 200 | MHz max |  |
| REFIN CHARACTERISTICS <br> REFIN Input Frequency REFIN Input Sensitivity <br> REFIN Input Capacitance REFIN Input Current | $\begin{aligned} & 10 / 150 \\ & 500 \mathrm{mV} / \mathrm{V}_{\mathrm{DD}} \\ & 10 \\ & \pm 100 \end{aligned}$ | $\begin{aligned} & 10 / 150 \\ & 500 \mathrm{mV} / \mathrm{V}_{\mathrm{DD}} \\ & 10 \\ & \pm 100 \end{aligned}$ | $\mathrm{MHz} \min /$ max V p-p min/max <br> pF max $\mu \mathrm{A}$ max | See Figure 2 for Input Circuit <br> AC-Coupled. When DC-Coupled, 0 to $\mathrm{V}_{\mathrm{DD}}$ Max (CMOS Compatible) |
| PHASE DETECTOR <br> Phase Detector Frequency ${ }^{4}$ | 75 | 75 | MHz max |  |
| CHARGE PUMP <br> $\mathrm{I}_{\mathrm{CP}}$ Sink/Source <br> High Value <br> Low Value <br> Absolute Accuracy <br> $\mathrm{R}_{\text {SET }}$ Range <br> $\mathrm{I}_{\mathrm{CP}}$ Three-State Leakage Current Sink and Source Current Matching $\mathrm{I}_{\mathrm{CP}}$ vs. $\mathrm{V}_{\mathrm{CP}}$ <br> $\mathrm{I}_{\mathrm{CP}}$ vs. Temperature | $\begin{array}{\|l} 5 \\ 625 \\ 2 \\ 1.5 / 5.6 \\ 1 \\ 6 \\ 2 \\ 2 \end{array}$ | $\begin{aligned} & 5 \\ & 625 \\ & 2 \\ & 1.5 / 5.6 \\ & 1 \\ & 6 \\ & 2 \\ & 2 \end{aligned}$ | mA typ <br> $\mu \mathrm{A}$ typ <br> \% typ <br> $\mathrm{k} \Omega \min / \max$ <br> nA max <br> \% typ <br> \% typ <br> \% typ | Programmable, See Table V <br> With $R_{\text {SET }}=2.7 \mathrm{k} \Omega$ <br> With $\mathrm{R}_{\mathrm{SET}}=2.7 \mathrm{k} \Omega$ $\begin{aligned} & 0.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CP}}<\mathrm{V}_{\mathrm{P}}-0.5 \mathrm{~V}, 2 \% \text { typ } \\ & 0.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CP}}<\mathrm{V}_{\mathrm{P}}-0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CP}}=\mathrm{V}_{\mathrm{P}} / 2 \end{aligned}$ |
| LOGIC INPUTS <br> $\mathrm{V}_{\text {INH }}$, Input High Voltage $\mathrm{V}_{\text {INL }}$, Input Low Voltage $\mathrm{I}_{\mathrm{INH}} / \mathrm{I}_{\text {INL }}$, Input Current $\mathrm{C}_{\mathrm{IN}}$, Input Capacitance | $\begin{aligned} & 1.4 \\ & 0.6 \\ & \pm 1 \\ & 10 \end{aligned}$ | $\begin{aligned} & 1.4 \\ & 0.6 \\ & \pm 1 \\ & 10 \end{aligned}$ | V min <br> V max <br> $\mu \mathrm{A}$ max <br> pF max |  |
| LOGIC OUTPUTS <br> $\mathrm{V}_{\mathrm{OH}}$, Output High Voltage <br> $\mathrm{V}_{\text {OL }}$, Output Low Voltage | $\begin{aligned} & 1.4 \\ & 0.4 \end{aligned}$ | $\begin{array}{\|l} 1.4 \\ 0.4 \end{array}$ | $\begin{aligned} & \mathrm{V} \text { min } \\ & \mathrm{V} \text { max } \end{aligned}$ | Open-Drain $1 \mathrm{k} \Omega$ Pull-Up to 1.8 V $\mathrm{I}_{\mathrm{OL}}=500 \mu \mathrm{~A}$ |
| POWER SUPPLIES <br> $V_{D D} 1$ <br> $\mathrm{V}_{\mathrm{DD}}{ }^{2}$ <br> $\mathrm{V}_{\mathrm{P}} 1, \mathrm{~V}_{\mathrm{P}} 2$ | $\begin{aligned} & 2.7 / 3.3 \\ & \mathrm{~V}_{\mathrm{DD}} 1 \\ & \mathrm{~V}_{\mathrm{DD}} 1 / 5.5 \end{aligned}$ | $\begin{array}{\|l} 2.7 / 3.3 \\ \mathrm{~V}_{\mathrm{DD}} 1 \\ \mathrm{~V}_{\mathrm{DD}} 1 / 5.5 \end{array}$ | $\mathrm{V} \min / \mathrm{V}$ max <br> $\mathrm{V} \min / \mathrm{V} \max$ |  |
| $\begin{aligned} & \hline \mathrm{I}_{\mathrm{DD}}(\mathrm{RF} \text { and } \mathrm{IF})^{5} \\ & \text { RF Only } \\ & \text { IF Only } \\ & \mathrm{I}_{\mathrm{P}}\left(\mathrm{I}_{\mathrm{P}} 1+\mathrm{I}_{\mathrm{P}} 2\right) \end{aligned}$ Low Power Sleep Mode | $\begin{aligned} & 10 \\ & 6 \\ & 4 \\ & 0.6 \\ & 1 \end{aligned}$ | $\begin{aligned} & 10 \\ & 6 \\ & 4 \\ & 0.6 \\ & 1 \end{aligned}$ | $m A$ max $m A \max$ $m A \max$ mA typ $\mu \mathrm{A}$ typ | 7.5 mA Typical 5.0 mA Typical <br> 2.5 mA Typical |

## NOTES

${ }^{1}$ Operating temperature range is as follows: B Version: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
${ }^{2}$ The B Chip specifications are given as typical values.
${ }^{3}$ This is the maximum operating frequency of the CMOS counters. The prescaler value should be chosen to ensure that the RF input is divided down to a frequency less than this value.
${ }^{4}$ Guaranteed by design. Sample tested to ensure compliance.
${ }^{5} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{RF}=1 \mathrm{GHz}$. Prescaler $=32 / 33 . \mathrm{IF}=500 \mathrm{MHz}$. Prescaler $=16 / 17$.
Specifications subject to change without notice.

| Parameter | B Version | B Chips ${ }^{2}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |
| RF Phase Noise Floor ${ }^{3}$ | -170 | -170 | dBc/Hz typ | @ 25 kHz PFD Frequency |
|  | -162 | -162 | dBc/Hz typ | (a) 200 kHz PFD Frequency |
| Phase Noise Performance ${ }^{4}$ |  |  |  | @ VCO Output |
| IF: 540 MHz Output ${ }^{5}$ | -89 | -89 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ 1 kHz Offset and 200 kHz PFD Frequency |
| IF: $900 \mathrm{MHz} \mathrm{Output}{ }^{6}$ | -87 | -87 | dBc/Hz typ | See Note 7 |
| RF: $900 \mathrm{MHz} \mathrm{Output}{ }^{6}$ | -89 | -89 | $\mathrm{dBc} / \mathrm{Hz}$ typ | See Note 7 |
| RF: 1750 MHz Output ${ }^{8}$ | -84 | -84 | dBc/Hz typ | See Note 7 |
| RF: 2400 MHz Output ${ }^{9}$ | -87 | -87 | dBc/Hz typ | @ 1 kHz Offset and 1 MHz PFD Frequency |
| Spurious Signals |  |  |  |  |
| IF: $540 \mathrm{MHz} \mathrm{Output}{ }^{5}$ | -88/-90 | -88/-90 | dB typ | @ $200 \mathrm{kHz} / 400 \mathrm{kHz}$ and 200 kHz PFD Frequency |
| IF: 900 MHz Output ${ }^{6}$ | -90/-94 | -90/-94 | dB typ | See Note 7 |
| RF: 900 MHz Output ${ }^{6}$ | -90/-94 | -90/-94 | dB typ | See Note 7 |
| RF: 1750 MHz Output ${ }^{8}$ | -80/-82 | -80/-82 | dB typ | See Note 7 |
| RF: 2400 MHz Output ${ }^{9}$ | -80/-82 | -80/-82 | dB typ | @ $200 \mathrm{kHz} / 400 \mathrm{kHz}$ and 200 kHz PFD Frequency |

## NOTES

${ }^{1}$ Operating temperature range is as follows: B Version: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
${ }^{2}$ The B Chip specifications are given as typical values.
${ }^{3}$ The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting $20 \operatorname{logN}$ (where N is the N divider value). See TPC 14.
${ }^{4}$ The phase noise is measured with the EVAL-ADF4210/12/13EB Evaluation Board and the HP8562E Spectrum Analyzer. The spectrum analyzer provides the REFIN for the synthesizer ( $\mathrm{f}_{\text {REFOUT }}=10 \mathrm{MHz} @ 0 \mathrm{dBm}$ ).
${ }^{5} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=200 \mathrm{kHz}$; Offset Frequency $=1 \mathrm{kHz} ; \mathrm{f}_{\mathrm{IF}}=540 \mathrm{MHz} ; \mathrm{N}=2700 ;$ Loop $\mathrm{B} / \mathrm{W}=20 \mathrm{kHz}$
${ }^{6} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=200 \mathrm{kHz}$; Offset Frequency $=1 \mathrm{kHz} ; \mathrm{f}_{\mathrm{RF}}=900 \mathrm{MHz} ; \mathrm{N}=4500$; Loop B/W $=20 \mathrm{kHz}$
${ }^{7}$ Same conditions as listed on the preceding line.
${ }^{8} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=200 \mathrm{kHz}$; Offset Frequency $=1 \mathrm{kHz} ; \mathrm{f}_{\mathrm{RF}}=1750 \mathrm{MHz} ; \mathrm{N}=8750$; Loop B/W $=20 \mathrm{kHz}$
${ }^{9} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=1 \mathrm{MHz}$; Offset Frequency $=1 \mathrm{kHz} ; \mathrm{f}_{\mathrm{RF}}=2400 \mathrm{MHz} ; \mathrm{N}=9800$; Loop B/W $=20 \mathrm{kHz}$
Specifications subject to change without notice.

TIMING CHARACTERISTICS* $\left(V_{D D} 1=V_{D D} 2=2.6 \mathrm{~V}\right.$ to $3.3 \mathrm{~V} ; \mathrm{V}_{\mathrm{P}} 1, \mathrm{~V}_{\mathrm{P}} 2=V_{\mathrm{DD}}$ to $5.5 \mathrm{~V} ; \mathrm{AGND}_{\mathrm{RF}}=\mathrm{DGND}_{\mathrm{RF}}=\operatorname{AGND}_{\mathrm{IF}}=\mathrm{DGND}_{\mathrm{IF}}=0 \mathrm{~V}$;
THING GHARAGIERISIGS $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {miN }}$ to $\mathrm{T}_{\text {max }}$, unless otherwise noted; dBm referred to $50 \Omega$.)

| Parameter | Limit at <br> $\mathbf{T}_{\text {MIN }}$ to $\mathbf{T}_{\text {MAX }}$ <br> (B Version) | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- |
| $\mathrm{t}_{1}$ | 10 | ns min | DATA to CLOCK Setup Time |
| $\mathrm{t}_{2}$ | 10 | ns min | DATA to CLOCK Hold Time |
| $\mathrm{t}_{3}$ | 25 | ns min | CLOCK High Duration |
| $\mathrm{t}_{4}$ | 25 | ns min | CLOCK Low Duration |
| $\mathrm{t}_{5}$ | 10 | ns min | CLOCK to LE Setup Time |
| $\mathrm{t}_{6}$ | 20 | ns min | LE Pulsewidth |

*Guaranteed by design but not production tested.
Specifications subject to change without notice.


Figure 1. Timing Diagram

ABSOLUTE MAXIMUM RATINGS ${ }^{1,2,3}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)

Operating Temperature Range
Industrial (B Version) $\ldots . . . . . . . . . . . . . .-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range $\ldots \ldots . \ldots . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

TSSOP $\theta_{\text {IA }}$ Thermal Impedance $\ldots . . . . . . . . .$. . $150.4^{\circ} \mathrm{C} / \mathrm{W}$
LFCSP $\theta_{\text {JA }}$ Thermal Impedance (Paddle Soldered) . . $122^{\circ} \mathrm{C} / \mathrm{W}$
LFCSP $\theta_{\mathrm{JA}}$ Thermal Impedance (Paddle Not Soldered) $216^{\circ} \mathrm{C} / \mathrm{W}$
Lead Temperature, Soldering
Vapor Phase ( 60 sec ) . ............................... . $215^{\circ} \mathrm{C}$


## NOTES

${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{2}$ This device is a high performance RF integrated circuit with an ESD rating of $<2 \mathrm{kV}$, and is ESD sensitive. Proper precautions should be taken for handling and assembly.
${ }^{3} \mathrm{GND}=\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}$

ORDERING GUIDE

| Model | Temperature Range | Package Option* |
| :--- | :--- | :--- |
| ADF4212LBRU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | RU-20 |
| ADF4212LBCP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | CP-20 |

*RU = Thin Shrink Small Outline Package (TSSOP)
CP = Chip Scale Package (LFCSP)
Contact the factory for chip availability.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADF4212L features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS

TSSOP


## LFCSP



## PIN FUNCTION DESCRIPTION

| Mnemonic | Description |
| :---: | :---: |
| $\mathrm{CP}_{\mathrm{RF}}$ | RF Charge Pump Output. When enabled, this provides $\pm \mathrm{I}_{\mathrm{CP}}$ to the external RF loop filter, which in turn drives the external RF VCO. |
| $\mathrm{DGND}_{\text {RF }}$ | Digital Ground Pin for the RF Digital Circuitry. |
| $\mathrm{RF}_{\text {IN }}$ | Input to the RF Prescaler. This small signal input is normally ac-coupled from the RF VCO. |
| $\mathrm{AGND}_{\text {RF }}$ | Ground Pin for the RF Analog Circuitry. |
| $\mathrm{FL}_{\mathrm{O}}$ | Multiplexed Output of RF/IF Programmable or Reference Dividers, RF/IF Fastlock Mode. CMOS output. |
| $\mathrm{REF}_{\text {IN }}$ | Reference Input. This is a CMOS input with a nominal threshold of $\mathrm{V}_{\mathrm{DD}} / 2$ and an equivalent input resistance of $100 \mathrm{k} \Omega$. See Figure 2. This input can be driven from a TTL or CMOS crystal oscillator, or can be ac-coupled. |
| $\mathrm{DGND}_{\text {IF }}$ | Digital Ground Pin for the IF Digital, Interface, and Control Circuitry. |
| MUXOUT | This multiplexer output allows either the IF/RF lock detect, the scaled RF, the scaled IF, or the scaled reference frequency to be accessed externally. |
| CLK | Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the 24-bit shift register on the CLK rising edge. This input is a high impedance CMOS input. |
| DATA | Serial Data Input. The serial data is loaded MSB first with the two LSBs being the control bits. This input is a high impedance CMOS input. |
| LE | Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the four latches, the latch being selected using the control bits. |
| $\mathrm{R}_{\text {SET }}$ | Connecting a resistor between this pin and ground sets the maximum RF and IF charge pump output current. The nominal voltage potential at the $\mathrm{R}_{\text {SET }}$ pin is 0.66 V . The relationship between $\mathrm{I}_{\mathrm{CP}}$ and $\mathrm{R}_{\text {SET }}$ is $I_{C P M A X}=\frac{13.5}{R_{S E T}}$ <br> therefore, with $R_{S E T}=2.7 \mathrm{k} \Omega, I_{C P M A X}=5 \mathrm{~mA}$ for both the RF and IF charge pumps. |
| $\mathrm{AGND}_{\text {IF }}$ | Ground Pin for the IF Analog Circuitry. |
| $\mathrm{IF}_{\text {IN }}$ | Input to the IF Prescaler. This small signal input is normally ac-coupled from the IF VCO. |
| $\mathrm{CP}_{\mathrm{IF}}$ | Output from the IF Charge Pump. This is normally connected to a loop filter that drives the input to an external VCO. |
| $\mathrm{V}_{\mathrm{P}} 2$ | Power Supply for the IF Charge Pump. This should be greater than or equal to $\mathrm{V}_{\mathrm{DD}} 2$. In systems where $\mathrm{V}_{\mathrm{DD}} 2$ is 3 V , it can be set to 5.5 V and used to drive a VCO with a tuning range up to 5.5 V . |
| $\mathrm{V}_{\mathrm{DD}} 2$ | Power Supply for the IF, Digital, and Interface Section. Decoupling capacitors to the ground plane should be placed as close as possible to this pin. $\mathrm{V}_{\mathrm{DD}} 2$ should have a value of between 2.6 V and $3.3 \mathrm{~V} . \mathrm{V}_{\mathrm{DD}} 2$ must have the same potential as $\mathrm{V}_{\mathrm{DD}} 1$. |
| $\mathrm{V}_{\mathrm{DD}} 1$ | Power Supply for the RF Section. Decoupling capacitors to the ground plane should be placed as close as possible to this pin. $\mathrm{V}_{\mathrm{DD}} 1$ should have a value of between 2.6 V and $3.3 \mathrm{~V} . \mathrm{V}_{\mathrm{DD}} 1$ must have the same potential as $\mathrm{V}_{\mathrm{DD}} 2$. |
| $\mathrm{V}_{\mathrm{P}} 1$ | Power Supply for the RF Charge Pump. This should be greater than or equal to $\mathrm{V}_{\mathrm{DD}} 1$. In systems where $\mathrm{V}_{\mathrm{DD}} 1$ is 3 V , it can be set to 5.5 V and used to drive a VCO with a tuning range up to 5.5 V . |

## ADF4212L-Typical Performance Characteristics



TPC 1. Input Sensitivity (RF Input)


TPC 2. Input Sensitivity (IF Input)


TPC 3. Phase Noise, RF Side (1750 MHz, 200 kHz, 20 kHz)


TPC 4. Reference Spurs, RF Side (1750 MHz, $200 \mathrm{kHz}, 20 \mathrm{kHz})$


TPC 5. Integrated Phase Noise ( $1750 \mathrm{MHz}, 200 \mathrm{kHz} / 20 \mathrm{kHz}$ )


TPC 6. Phase Noise, IF Side (540 MHz, 200 kHz/20 kHz)


TPC 7. Reference Spurs, IF Side ( 540 MHz , $200 \mathrm{kHz}, 20 \mathrm{kHz}$ )


TPC 8. Integrated Phase Noise ( $540 \mathrm{MHz}, 200 \mathrm{kHz} / 20 \mathrm{kHz}$ )


TPC 9. Phase Noise Referred to CP Output vs. PFD Frequency, RF Side


TPC 10. Phase Noise Referred to CP Output vs. PFD Frequency, IF Side


TPC 11. RF Charge Pump Output Characteristics


TPC 12. IF Charge Pump Output Characteristics


TPC 13. RF Reference Spurs (200 kHz) vs. V TUNE (1750 MHz, 200 kHz, 20 kHz)


TPC 14. IF Reference Spurs (200 kHz) vs. $V_{\text {TUNE }}$ (1750 MHz, 200 kHz, 20 kHz )


TPC 15. RF Phase Noise vs. Temperature (1750 MHz, 200 kHz, 20 kHz)


TPC 16. IF Phase Noise vs. Temperature ( $540 \mathrm{MHz}, 200 \mathrm{kHz}, 20 \mathrm{kHz}$ )


TPC 17. RF Noise vs. $V_{\text {TUNE }}$


TPC 18. IF Noise vs. $V_{\text {TUNE }}$


TPC 19. RF Spurs vs. Temperature


TPC 20. IF Spurs vs. Temperature

| FREQ <br> (MHz) | s11.REAL | s11.IMAG | FREQ <br> (MHz) | s11.REAL | s11.IMAG |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 50 | 0.97692 | -0.021077 | 1550 | 0.561872 | -0.648879 |
| 150 | 0.942115 | -0.110459 | 1650 | 0.529742 | -0.668172 |
| 250 | 0.961217 | -0.085802 | 1750 | 0.514244 | -0.702192 |
| 350 | 0.920667 | -0.185830 | 1850 | 0.405754 | -0.714541 |
| 450 | 0.897441 | -0.245482 | 1950 | 0.379354 | -0.703593 |
| 550 | 0.888164 | -0.282399 | 2050 | 0.312959 | -0.802878 |
| 650 | 0.850012 | -0.305457 | 2150 | 0.322646 | -0.803970 |
| 750 | 0.760189 | -0.358884 | 2250 | 0.288881 | -0.807055 |
| 850 | 0.767363 | -0.541032 | 2350 | 0.199294 | -0.758619 |
| 950 | 0.779511 | -0.585687 | 2450 | 0.206914 | -0.725029 |
| 1050 | 0.761034 | -0.482539 | 2550 | 0.168344 | -0.770837 |
| 1150 | 0.624825 | -0.530108 | 2650 | 0.092764 | -0.778619 |
| 1250 | 0.635364 | -0.590526 | 2750 | 0.036125 | -0.706197 |
| 1350 | 0.630242 | -0.592498 | 2850 | 0.037007 | -0.716939 |
| 1450 | 0.634506 | -0.655932 | 2950 | -0.053842 | -0.736527 |

TPC 21. S Parameter Data for the RF Input

位
$\qquad$

## CIRCUIT DESCRIPTION

## Reference Input Section

The Reference Input Stage is shown in Figure 2. SW1 and SW2 are normally closed switches. SW3 is normally open. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. This ensures that there is no loading of the REFIN pin on power-down.


Figure 2. Reference Input Stage

## RF/IF Input Stage

The RF/IF Input Stage is shown in Figure 3. It is followed by a two-stage limiting amplifier to generate the CML (Current Mode Logic) clock levels needed for the prescaler.


Figure 3. RF/IF Input Stage

## ADF4212L

## Prescaler ( $\mathbf{P / P}+\mathbf{1}$ )

The dual-modulus prescaler ( $\mathrm{P} / \mathrm{P}+1$ ), along with the A and B counters, enables the large division ratio, N , to be realized ( $\mathrm{N}=\mathrm{PB}+\mathrm{A}$ ). The dual modulus prescaler, operating at CML levels, takes the clock from the RF/IF input stage and divides it down to a manageable frequency for the CMOS A and B counters in the RF and IF sections. The prescaler in both sections is programmable. It can be set in software to $8 / 9,16 / 17$, $32 / 33$, or $64 / 65$. See Table IV and Table VI. It is based on a synchronous $4 / 5$ core.

## RF/IF A and B Counters

The A and B CMOS counters combine with the dual modulus prescaler to allow a wide ranging division ratio in the PLL feedback counter. The counters are specified to work when the prescaler output is 200 MHz or less. Typically, they will work with 250 MHz output from the prescaler. Thus, with an RF input frequency of 2.5 GHz , a prescaler value of $16 / 17$ is valid, but a value of $8 / 9$ is not valid.

## Pulse Swallow Function

The A and B counters, in conjunction with the dual modulus prescaler, make it possible to generate output frequencies that are spaced only by the Reference Frequency divided by R. The equation for the VCO frequency is as follows:

$$
f_{V C O}=[(P \times B)+A] \times f_{\text {REFIN }} / R
$$

$f_{V C O}=$ Output frequency of external voltage controlled oscillator (VCO)
$P=$ Preset modulus of dual modulus prescaler (8/9, 16/17, and so on)
$B \quad=$ Preset divide ratio of binary 13-bit counter (3 to 8191)
$A \quad=$ Preset divide ratio of binary 6-bit swallow counter (0 to 63 )
$f_{\text {REFIN }}=$ External reference oscillator frequency
$R \quad=$ Preset divide ratio of binary 14 -bit programmable reference counter (1 to 16383)


Figure 4. RF/IF A and B Counters

## RF/IF R Counter

The 14 -bit RF/IF R counter allows the input reference frequency to be divided down to produce the input clock to the phase frequency detector (PFD). Division ratios from 1 to 16,383 are allowed.

## Phase Frequency Detector (PFD) and Charge Pump

The PFD takes inputs from the R counter and N counter and produces an output proportional to the phase and frequency difference between them. Figure 5 is a simplified schematic. The PFD includes a fixed delay element that sets the width of the antibacklash pulse. This is typically 3 ns . This pulse ensures that there is no dead zone in the PFD transfer function and gives a consistent reference spur level.


Figure 5. RF/IF PFD Simplified Schematic

## MUXOUT and Lock Detect

The output multiplexer on the ADF4212L allows the user to access various internal points on the chip. The state of MUXOUT is controlled by P3, P4, P11, and P12. See Table III and Table V. Figure 6 shows the MUXOUT section in block diagram form.

## Lock Detect

MUXOUT can be programmed for two types of lock detect: Digital Lock Detect and Analog Lock Detect. Digital Lock Detect is active high. It is set high when the phase error on three consecutive Phase Detector cycles is less than 15 ns. It will stay set high until a phase error of greater than 25 ns is detected on any subsequent PD cycle.
The N-channel open-drain Analog Lock Detect should be operated with an external pull-up resistor of $10 \mathrm{k} \Omega$ nominal. When lock has been detected, it is high with narrow, low-going pulses.


Figure 6. MUXOUT Schematic

## RF/IF Input Shift Register

The ADF4212L digital section includes a 24 -bit input shift register, a 14 -bit IF R counter, and an 18 -bit IF N counter (comprising a 6 -bit IF A counter and a 12 -bit IF B counter). Also present is a 14 -bit RF R counter and an 18 -bit RF N counter (comprising a 6 -bit RF A counter and a 12 -bit RF B counter). Data is clocked into the 24 -bit shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the shift register to one of four latches on the rising edge of LE. The destination latch is determined by the state of the two control bits ( $\mathrm{C} 2, \mathrm{C} 1$ ) in the shift register. These are the two LSBs, DB1 and DB0, as shown in the timing diagram of Figure 1. The truth table for these bits is shown in Table I. Table II shows a summary of how the latches are programmed.

Table I. C2, C1 Truth Table

| Control Bits |  |  |
| :--- | :--- | :--- |
| C2 | C1 | Data Latch |
| 0 | 0 | IF R Counter |
| 0 | 1 | IF N Counter (A and B) |
| 1 | 0 | RF R Counter |
| 1 | 1 | RF N Counter (A and B) |

Table II. Latch Summary

IF R COUNTER LATCH

| $\begin{aligned} & \text { IF CP CURRENT } \\ & \text { SETTING } \end{aligned}$ |  |  | $\stackrel{\stackrel{0}{4}}{\stackrel{\text { u }}{u}}$ <br> DB20 |  |  |  | 15-BIT REFERENCE COUNTER |  |  |  |  |  |  |  |  |  |  |  |  |  |  | CONTROL BITS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB23 | DB22 | DB21 |  |  |  |  | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| IFCP2 | IFCP1 | IFCPO | P4 | P3 | P2 | P1 | R15 | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | C2 (0) | C1 (0) |

IF N COUNTER LATCH

| $\begin{aligned} & 0 \text { O른 } \\ & \underline{u} \mathbf{0} \end{aligned}$ |  | PRES | ALER | 12-BIT B COUNTER |  |  |  |  |  |  |  |  |  |  |  | 6-BIT A COUNTER |  |  |  |  |  | $\underset{\text { BITS }}{\text { CONTROL }}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | D89 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| P8 | P7 | P6 | P5 | B12 | B11 | B10 | в9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | A6 | A5 | A4 | A3 | A2 | A1 | C2 (0) | C1 (1) |

RF R COUNTER LATCH

| RF CP CURRENTSETTING |  |  | $\begin{aligned} & \stackrel{0}{\stackrel{u}{u}} \\ & \stackrel{u}{4} \end{aligned}$ |  |  |  | 15-BIT RF REFERENCE COUNTER |  |  |  |  |  |  |  |  |  |  |  |  |  |  | CONTROL BITS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| RFCP2 | RFCP1 | RFCP0 | P12 | P11 | P10 | P9 | R15 | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | C2 (1) | C1 (0) |

RF N COUNTER LATCH

|  |  | PRES | ALER | 12-BIT B COUNTER |  |  |  |  |  |  |  |  |  |  |  | 6-BIT A COUNTER |  |  |  |  |  | $\underset{\text { BITS }}{\text { CONTROL }}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| P17 | P16 | P15 | P14 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | A6 | A5 | A4 | A3 | A2 | A1 | C2 (1) | C1 (1) |

## IF R COUNTER LATCH

Table III. IF R Counter Latch Map


## IF N COUNTER LATCH

Table IV. IF N Counter Latch Map


## ADF4212L

## RF R COUNTER LATCH

Table V. RF R Counter Latch Map


## RF N COUNTER LATCH

Table VI. RF N Counter Latch Map


## ADF4212L

## PROGRAM MODES

Table III and Table V show how to set up the Program Modes in the ADF4212L. The following should be noted:

1. IF and RF Analog Lock Detect indicate when the PLL is in lock. When the loop is locked and either IF or RF Analog Lock Detect is selected, then the MUXOUT pin will show a logic high with narrow, low-going pulses. When the IF/RF Analog Lock Detect is chosen, then the locked condition is indicated only when both IF and RF loops are locked.
2. The IF Counter Reset Mode resets the R and AB counters in the IF section and also puts the IF charge pump into threestate. The RF Counter Reset Mode resets the R and AB counters in the RF section and also puts the RF charge pump into three-state. The IF and RF Counter Reset Mode does both of the above. Upon removal of the reset bits, the AB counter resumes counting in close alignment with the R counter. (Maximum error is one prescaler output cycle.)
3. The Fastlock Mode uses MUXOUT to switch a second loop filter damping resistor to ground during Fastlock operation. Activation of Fastlock occurs whenever RF CP Gain in the RF Reference counter is set to " 1 ."

## IF and RF Power-Down

It is possible to program the ADF4210 family for either synchronous or asynchronous power-down on either the IF or RF side.

## Synchronous IF Power-Down

Programming a " 1 " to P7 of the ADF4212L will initiate a power-down. If P2 of the ADF4212L has been set to " 0 " (normal operation), a synchronous power-down is conducted. The device will automatically put the charge pump into three-state and complete the power-down.

## Asynchronous IF Power-Down

If P2 of the ADF4212L has been set to "1" (three-state the IF charge pump) and P7 is subsequently set to " 1, ," an asynchronous power-down is conducted. The device will go into power-down on the rising edge of LE, which latches the " 1 " to the IF PowerDown Bit (P7).

## Synchronous RF Power-Down

Programming a " 1 " to P16 of the ADF4212L will initiate a power-down. If P10 of the ADF4212L has been set to " 0 " (normal operation), a synchronous power-down is conducted. The device will automatically put the charge pump into threestate and then complete the power-down.

## Asynchronous RF Power-Down

If P10 of the ADF4212L has been set to " 1 " (three-state the RF charge pump) and P16 is subsequently set to " 1 ," an asynchronous power-down is conducted. The device will go into power-down on the rising edge of LE, which latches the " 1 " to the RF PowerDown Bit (P16).

Activation of either synchronous or asynchronous power-down forces the IF/RF loop's $R$ and $A B$ dividers to their load state conditions and the IF/RF input section is debiased to a high impedance state.

The REFIN oscillator circuit is only disabled if both the IF and RF power-downs are set.
The input register and latches remain active and are capable of loading and latching data during all power-down modes.

The IF/RF section of the device will return to normal powered-up operation immediately upon LE latching a " 0 " to the appropriate Power-Down Bit.

## IF SECTION

## Programmable if Reference (R) Counter

If control bits $\mathrm{C} 2, \mathrm{C} 1$ are 0,0 , the data is transferred from the input shift register to the 14 -bit IFR counter. Table III shows the input shift register data format for the IFR counter and the divide ratios possible.

## IF Phase Detector Polarity

P1 sets the IF Phase Detector Polarity. When the IF VCO characteristics are positive, this should be set to " 1 ." When they are negative, it should be set to " 0 ." See Table III.

## IF Charge Pump Three-State

P2 puts the IF charge pump into three-state mode when programmed to a " 1 ." It should be set to " 0 " for normal operation. See Table III.

## IF Program Modes

Table III and Table V show how to set up the Program Modes in the ADF4212L.

## IF Charge Pump Currents

IFCP2, IFCP1, IFCP0 program Current Setting for the IF charge pump. See Table III.

## Programmable IF AB Counter

If control bits $\mathrm{C} 2, \mathrm{C} 1$ are 0,1 , the data in the input register is used to program the IF AB counter. The N counter consists of a 6 -bit swallow counter (A counter) and 12-bit programmable counter (B counter). Table IV shows the input register data format for programming the IF AB counter and the divide ratios possible.

## IF Prescaler Value

P5 and P6 in the IF A, B Counter Latch set the IF prescaler values. See Table IV.

## IF Power-Down

Table III and Table V show the power-down bits in the ADF4212L.

## IF Fastlock

The IF CP Gain Bit (P8) of the IF N Register in the ADF4212L is the Fastlock Enable Bit. Only when this is " 1 " is IF Fastlock enabled. When Fastlock is enabled, the IF CP current is set to maximum value. Also, an extra loop filter damping resistor to ground is switched in using the FLO pin, thus compensating for the change in loop characteristics while in Fastlock. Since the IF CP Gain Bit is contained in the IF N Counter, only one write is needed to both program a new output frequency and initiate Fastlock. To come out of fastlock, the IF CP Gain Bit on the IF N Register must be set to " 0 ." See Table IV.

## RF SECTION

## Programmable RF Reference (R) Counter

If control bits C2, C1 are 1,0 , the data is transferred from the input shift register to the 14 -bit RFR counter. Table V shows the input shift register data format for the RFR counter and the divide ratios possible.

## RF Phase Detector Polarity

P9 sets the IF Phase Detector Polarity. When the RF VCO characteristics are positive, this should be set to " 1. ." When they are negative, it should be set to " 0 ." See Table V.

## RF Charge Pump Three-State

P10 puts the RF charge pump into three-state mode when programmed to a " 1 ." It should be set to " 0 " for normal operation. See Table V.

## RF Program Modes

Table III and Table V show how to set up the Program Modes in the ADF4212L.

## RF Charge Pump Currents

RFCP2, RFCP1, and RFCP0 program Current Setting for the RF charge pump. See Table V.

## Programmable RF N Counter

If control bits $\mathrm{C} 2, \mathrm{C} 1$ are 1,1 , the data in the input register is used to program the RF $N(A+B)$ counter. The $N$ counter consists of a 6 -bit swallow counter (A counter) and 12-bit programmable counter (B counter). Table IV shows the input register data format for programming the RF N counter and the divide ratios possible. See Table VI.

## RF Prescaler Value

P14 and P15 in the RF A, B Counter Latch set the RF prescaler values. See Table VI.

## RF Power-Down

Table III and Table V show the power-down bits in the ADF4210 family.

## RF Fastlock

The RF CP Gain Bit (P17) of the RF N Register in the ADF4212L is the Fastlock Enable Bit. Only when this is " 1 " is IF Fastlock enabled. When Fastlock is enabled, the RF CP current is set to maximum value. Also, an extra loop filter damping resistor to ground is switched in using the FLO pin, thus compensating for the change in loop characteristics while in Fastlock. Since the RF CP Gain Bit is contained in the RF N counter, only one write is needed to both program a new output frequency and initiate Fastlock. To come out of Fastlock, the RF CP Gain Bit on the RF N Register must be set to " 0 ." See Table VI.

## APPLICATIONS

## Local Oscillator for GSM Handset Receiver

Figure 7 shows the ADF4212L being used with a VCO to produce the required LOs for a GSM base station transmitter or receiver. The reference input signal is applied to the circuit at $\mathrm{FREF}_{\text {IN }}$ and, in this case, is terminated in $50 \Omega$. Typical GSM systems would have a 13 MHz TCXO driving the Reference Input without any $50 \Omega$ termination. In order to have a channel spacing of 200 kHz (the GSM standard), the reference input must be divided by 65 , using the on-chip reference.
The RF output frequency range is 880 MHz to 915 MHz . The loop filter is designed to give a 20 kHz loop bandwidth. The filter is set up for a 5 mA charge pump current, and the VCO sensitivity is $12 \mathrm{MHz} / \mathrm{V}$. The IF output is fixed at 540 MHz . The filter is again designed to have a bandwidth of 20 kHz , and the system is programmed to give channel steps of 200 kHz .


DECOUPLING CAPACITORS ( $22 \mu \mathrm{~F} / 10 \mathrm{pF}$ ) ON $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{P}}$ OFTHE ADF4212L AND ON $\mathrm{V}_{\mathrm{CC}}$ OFTHE VCOs have been omitted from the diagram to aid clarity.

Figure 7. GSM Handset Receiver Local Oscillator Using the ADF4212L

## ADF4212L

## Wideband PLL

Many of the wireless applications for synthesizers and VCOs in PLLs are narrow-band in nature. These applications include the various wireless standards such as GSM, DSC1800, CDMA, or WCDMA. In each of these cases, the total tuning range for the local oscillator is less than 100 MHz . However, there are also wideband applications where the local oscillator could have up to an octave tuning range. For example, cable television tuners have a total range of about 400 MHz . Figure 8 shows an application where the ADF4212L is used to control and program the Micronetics M3500-1324. The loop filter was designed for an RF output of 2100 MHz , a loop bandwidth of 40 kHz , a PFD frequency of $1 \mathrm{MHz}, \mathrm{I}_{\mathrm{CP}}$ of $10 \mathrm{~mA}\left(2.5 \mathrm{~mA}\right.$ synthesizer $\mathrm{I}_{\mathrm{CP}}$
multiplied by the gain factor of 4), VCO $\mathrm{K}_{\mathrm{D}}$ of $80 \mathrm{MHz} / \mathrm{V}$ (sensitivity of the M3500-1324 at an output of 2100 MHz ), and a phase margin of 45 degrees.
In narrow-band applications, there is generally a small variation in output frequency (generally less than $10 \%$ ) and also a small variation in VCO sensitivity over the range (typically $<10 \%$ ). However, in wideband applications both of these parameters have a much greater variation, which will change the loop bandwidth. This in turn can affect stability and lock time. By changing the programmable $\mathrm{I}_{\mathrm{CP}}$, it is possible to get compensation for these varying loop conditions and to ensure that the loop is always operating close to optimal conditions.


Figure 8. Wideband PLL Circuit

## Interfacing

The ADF4212L has a simple SPI compatible serial interface for writing to the device. SCLK, SDATA, and LE control the data transfer. When LE (Latch Enable) goes high, the 22 bits that have been clocked into the input register on each rising edge of SCLK will get transferred to the appropriate latch. See Figure 1 for the Timing Diagram and Table I for the Latch Truth Table.
The maximum allowable serial clock rate is 20 MHz . This means that the maximum update rate possible for the device is 909 kHz or one update every $1.1 \mu \mathrm{~s}$. This is certainly more than adequate for systems that will have typical lock times in hundreds of microseconds.

## ADuC812 Interface

Figure 9 shows the interface between the ADF4212L and the ADuC 812 microconverter. Since the ADuC 812 is based on an 8051 core, this interface can be used with any 8051 -based microcontroller. The microconverter is set up for SPI Master Mode with CPHA $=0$. To initiate the operation, the I/O port driving LE is brought low. Each latch of the ADF4212L needs a 24 -bit word. This is accomplished by writing three 8 -bit bytes from the microconverter to the device. When the third byte has been written, the LE input should be brought high to complete the transfer.

On first applying power to the ADF4212L, four writes (one each to the R counter latch and the AB counter latch for both IF and RF side) are required for the output to become active.
When operating in the mode described, the maximum SCLOCK rate of the ADuC812 is 4 MHz . This means that the maximum rate at which the output frequency can be changed will be 180 kHz .

## ADSP-2181 Interface

Figure 10 shows the interface between the ADF4212L and the ADSP-21xx Digital Signal Processor. As previously discussed, the ADF4212L needs a 24 -bit serial word for each latch write. The easiest way to accomplish this using the ADSP-21xx family is to use the Autobuffered Transmit Mode of operation with Alternate Framing. This provides a means for transmitting an entire block of serial data before an interrupt is generated. Set up the word length for eight bits and use three memory locations for each 24 -bit word. To program each 24 -bit latch, store the three 8 -bit bytes, enable the Autobuffered Mode, and then write to the transmit register of the DSP. This last operation initiates the autobuffer transfer.


Figure 9. ADuC812 to ADF4212L Interface


Figure 10. ADSP-21xx to ADF4212L Interface

## OUTLINE DIMENSIONS



## Revision History

Location ..... Page
3/03-Data Sheet changed from REV. 0 to REV. A.
Changes to GENERAL DESCRIPTION ..... 1
Changes to SPECIFICATIONS ..... 2
Changes to Table IV ..... 13
Changes to Table VI ..... 15
Changes to Figure 7 ..... 17

