

October 1987 Revised January 2005

# MM74HCT32 Quad 2-Input OR Gate

## **General Description**

The MM74HCT32 is a logic function fabricated by using advanced silicon-gate CMOS technology, which provides the inherent benefits of CMOS—low quiescent power and wide power supply range. This device is input and output characteristic and pin-out compatible with standard 74LS logic families. All inputs are protected from static discharge damage by internal diodes to  $\rm V_{CC}$  and ground.

MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug-in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs.

### **Features**

- TTL, LS pin-out and threshold compatible
- Fast switching: t<sub>PLH</sub>, t<sub>PHL</sub> = 10 ns (typ)
- Low power: 10 µW at DC
- High fan-out, 10 LS-TTL loads

# **Ordering Code:**

| Order Number   | Package<br>Number | Package Description                                                                  |  |
|----------------|-------------------|--------------------------------------------------------------------------------------|--|
| MM74HCT32M     | M14A.             | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow         |  |
| MM74HCT32MX-NL | M14A              | Pb-Free 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |  |
| MM74HCT32SJ    | M14D              | Pb-Free 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |  |
| MM74HCT32MTC   | MTC14             | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide          |  |
| MM74HCT32N     | N14A              | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide               |  |

Devices also available in Tape and Reel. Specify by appending suffix the letter "X" to the ordering code.

Pb-Free package per JEDEC J-STD-020B.

### **Connection Diagram**

### Pin Assignments for DIP, SOIC, SOP and TSSOP



## **Logic Diagram**



© 2005 Fairchild Semiconductor Corporation

DS009396

www.fairchildsemi.com

# **Absolute Maximum Ratings**(Note 1)

(Note 2)

Power Dissipation ( $P_D$ )

 (Note 3)
 600 mW

 S.O. Package only
 500 mW

Lead Temperature  $(T_L)$ 

(Soldering 10 seconds) 260°C

# Recommended Operating Conditions

|                                               | Min | Max      | Units |
|-----------------------------------------------|-----|----------|-------|
| Supply Voltage (V <sub>CC</sub> )             | 4.5 | 5.5      | V     |
| DC Input or Output Voltage                    |     |          |       |
| $(V_{IN}, V_{OUT})$                           | 0   | $V_{CC}$ | V     |
| Operating Temperature Range (T <sub>A</sub> ) | -40 | +85      | °C    |
| Input Rise or Fall Times                      |     |          |       |
| $(t_r, t_f)$                                  |     | 500      | ns    |

Note 1: Absolute Maximum Ratings are those values beyond which dam-

age to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: Power Dissipation temperature derating — plastic "N" package: –

12 mW/°C from 65°C to 85°C.

### **DC Electrical Characteristics**

 $V_{CC} = 5V \pm 10\%$  (unless otherwise specified)

| Symbol          | Parameter          | Conditions                                          | T <sub>A</sub> = 25°C                                                 |                       | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Units |
|-----------------|--------------------|-----------------------------------------------------|-----------------------------------------------------------------------|-----------------------|----------------------------------------|-------|
|                 |                    |                                                     | Typ Gu                                                                |                       | ranteed Limits                         |       |
| V <sub>IH</sub> | Minimum HIGH Level |                                                     |                                                                       | 2.0                   | 2.0                                    | V     |
|                 | Input Voltage      |                                                     |                                                                       |                       |                                        |       |
| V <sub>IL</sub> | Maximum LOW Level  |                                                     |                                                                       | 0.8                   | 0.8                                    | V     |
| Input Voltage   |                    |                                                     |                                                                       |                       |                                        |       |
| V <sub>OH</sub> | Minimum HIGH Level | $V_{IN} = V_{IH}$ or $V_{IL}$                       |                                                                       |                       |                                        |       |
|                 | Output Voltage     | $ I_{OUT}  = 20 \mu A$                              | $V_{CC}$                                                              | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.1                  | V     |
|                 |                    | $ I_{OUT}  = 4.0 \text{ mA}, V_{CC} = 4.5 \text{V}$ | 4.2                                                                   | 3.98                  | 3.84                                   | V     |
|                 |                    | $ I_{OUT}  = 4.8 \text{ mA}, V_{CC} = 5.5 \text{V}$ | 5.2                                                                   | 4.98                  | 4.84                                   | V     |
| V <sub>OL</sub> | Maximum LOW Level  | $V_{IN} = V_{IH}$                                   | 5V 4.2 3.98 3.84<br>5V 5.2 4.98 4.84<br>0 0.1 0.1<br>5V 0.2 0.26 0.33 |                       |                                        |       |
|                 | Voltage            | $ I_{OUT}  = 20 \mu A$                              |                                                                       | V                     |                                        |       |
|                 |                    | $ I_{OUT}  = 4.0 \text{ mA}, V_{CC} = 4.5 \text{V}$ | 0.2                                                                   | 0.26                  | 0.33                                   | V     |
|                 |                    | $ I_{OUT}  = 4.8 \text{ mA}, V_{CC} = 5.5 \text{V}$ | 0.2                                                                   | 0.26                  | 0.33                                   | V     |
| I <sub>IN</sub> | Maximum Input      | $V_{IN} = V_{CC}$ or GND, $V_{IH}$ or $V_{IL}$      |                                                                       | ± 0.1                 | ± 1.0                                  | μΑ    |
|                 | Current            |                                                     |                                                                       |                       |                                        |       |
| I <sub>CC</sub> | Maximum Quiescent  | V <sub>IN</sub> = V <sub>CC</sub> or GND            |                                                                       | 2.0                   | 20                                     | μΑ    |
|                 | Supply Current     | $I_{OUT} = 0 \mu A$                                 |                                                                       |                       |                                        |       |
|                 |                    | V <sub>IN</sub> = 2.4V or 0.5V (Note 4)             |                                                                       | 1.2                   | 1.4                                    | mA    |

Note 4: This is measured per input with all other inputs held at  $\mathrm{V}_{\mathrm{CC}}$  or ground.

# **AC Electrical Characteristics**

 $V_{CC} = 5.0 \text{V}, t_r = t_f = 6 \text{ ns}, C_L = 15 \text{ pF}, T_A = 25 \text{C}^{\circ}$  (unless otherwise noted)

| Symbol                              | Parameter                 | Conditions | Тур | Guaranteed<br>Limit | Units |
|-------------------------------------|---------------------------|------------|-----|---------------------|-------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Maximum Propagation Delay |            | 10  |                     | ns    |

# **AC Electrical Characteristics**

 $\rm V_{CC} = 5.0V \pm 10\%, \ t_r = t_f = 6 \ ns, \ C_L = 15 \ pF$  (unless otherwise noted)

| Symbol                              | Parameter                       | Conditions | T <sub>A</sub> = 25°C |      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units |
|-------------------------------------|---------------------------------|------------|-----------------------|------|-----------------------------------------------|-------|
| Symbol                              | i alametei                      | Conditions | Тур                   | Guar | Guaranteed Limits                             |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Maximum Propagation Delay       |            | 12                    | 20   | 25                                            | ns    |
| t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output Rise & Fall Time |            | 8                     | 15   | 19                                            | ns    |
| C <sub>PD</sub>                     | Power Dissipation Capacitance   | (Note 5)   | 48                    |      |                                               | pF    |
| C <sub>IN</sub>                     | Input Capacitance               |            | 5                     | 10   | 10                                            | pF    |

Note 5:  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \ V_{CC} 2 \ f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \ V_{CC} f + I_{CC}$ .





5

www.fairchildsemi.com

# Physical Dimensions inches (millimeters) unless otherwise noted (Continued)









#### NOTES:

- A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION ABUREF NOTE 6, DATED 7/93
- B. DIMENSIONS ARE IN MILLIMETERS
- D. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982

MTC14revD



14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14



14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com