# 3.3V ECL +4 Divider

## Description

The MC100LVEL33 is an integrated ÷4 divider. The LVEL is functionally equivalent to the EL33 and works from a 3.3 V supply.

The reset pin is asynchronous and is asserted on the rising edge. Upon power-up, the internal flip-flops will attain a random state; the reset allows for the synchronization of multiple LVEL33's in a system.

The  $V_{BB}$  pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to  $V_{BB}$  as a switching reference voltage.  $V_{BB}$  may also rebias AC coupled inputs. When used, decouple  $V_{BB}$  and  $V_{CC}$  via a  $0.01~\mu F$  capacitor and limit current sourcing or sinking to 0.5~mA. When not used,  $V_{BB}$  should be left open.

## **Features**

- 630 ps Typical Propagation Delay
- 4.0 GHz Typical Maximum Frequency
- ESD Protection: >4 kV Human Body Model, >200 V Machine Model
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range:  $V_{CC}$ = 0 V with  $V_{EE}$  = -3.0 V to -3.8 V
- Internal Input Pulldown Resistors
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Level 1
   For Additional Information, see Application Note AND8003/D
- Flammability Rating: UL 94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 130 devices
- Pb-Free Packages are Available



# ON Semiconductor®

http://onsemi.com

## MARKING DIAGRAMS\*



SOIC-8 D SUFFIX CASE 751





TSSOP-8 DT SUFFIX CASE 948R





DFN8 MN SUFFIX CASE 506AA



A = Assembly Location

L = Wafer Lot

Y = Year

W = Work Week

 $\overline{M}$  = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.



Figure 1. Logic Diagram and Pinout Assignment

Table 1. PIN DESCRIPTION

| PIN                                                     | FUNCTION                                                                                                                                                                                        |
|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK*, CLK** Q, Q Reset* V <sub>BB</sub> V <sub>CC</sub> | ECL Differential Clock Inputs ECL Differential Data ÷4 Outputs ECL Asynch Reset Reference Voltage Output Positive Supply                                                                        |
| V <sub>EE</sub><br>EP                                   | Negative Supply  (DFN8 only) Thermal Exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply (GND) or leave unconnected, floating open. |

<sup>\*</sup> Pins will default LOW when open due to internal 75  $k\Omega$  resistor to  $V_{\mbox{\footnotesize{EE}}}$ 

**Table 2. MAXIMUM RATINGS** 

| Symbol            | Parameter                                          | Condition 1                                    | Condition 2        | Rating        | Unit         |
|-------------------|----------------------------------------------------|------------------------------------------------|--------------------|---------------|--------------|
| V <sub>CC</sub>   | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                    | 8 to 0        | V            |
| V <sub>EE</sub>   | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                    | -8 to 0       | V            |
| VI                | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V |                    |               | V<br>V       |
| l <sub>out</sub>  | Output Current                                     | Continuous<br>Surge                            |                    | 50<br>100     | mA<br>mA     |
| I <sub>BB</sub>   | V <sub>BB</sub> Sink/Source                        |                                                |                    | ± 0.5         | mA           |
| T <sub>A</sub>    | Operating Temperature Range                        |                                                |                    | -40 to +85    | °C           |
| T <sub>stg</sub>  | Storage Temperature Range                          |                                                |                    | -65 to +150   | °C           |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient)           | 0 Ifpm<br>500 Ifpm                             | 8 SOIC<br>8 SOIC   | 190<br>130    | °C/W<br>°C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | 8 SOIC             | 41 to 44 ± 5% | °C/W         |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | 8 TSSOP<br>8 TSSOP | 185<br>140    | °C/W<br>°C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | 8 TSSOP            | 41 to 44 ± 5% | °C/W         |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | DFN8<br>DFN8       | 129<br>84     | °C/W<br>°C/W |
| T <sub>sol</sub>  | Wave Solder Pb-Free                                | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C     |                    | 265<br>265    | °C           |
| θ <sub>JC</sub>   | Thermal Resistance (Junction-to-Case)              | (Note 1)                                       | DFN8               | 35 to 40      | °C/W         |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

<sup>\*\*</sup> Pins will default to 1/2 V\_{CC} when open due to internal resistors: 75 k $\Omega$  to V\_{EE} and 75 k $\Omega$  to V\_{CC}

<sup>1.</sup> JEDEC standard multilayer board – 2S2P (2 signal, 2 power)

Table 3. LVPECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V (Note 1)

|                    |                                                                 |      | -40°C |      |      | 25°C |      |      | 85°C |      |      |
|--------------------|-----------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol             | Characteristic                                                  | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Power Supply Current                                            |      | 33    | 37   |      | 33   | 37   |      | 35   | 39   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 3)                                    | 2215 | 2295  | 2420 | 2275 | 2345 | 2420 | 2275 | 2345 | 2420 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 3)                                     | 1470 | 1605  | 1745 | 1490 | 1595 | 1680 | 1490 | 1595 | 1680 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                               | 2135 |       | 2420 | 2135 |      | 2420 | 2135 |      | 2420 | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                | 1490 |       | 1825 | 1490 |      | 1825 | 1490 |      | 1825 | mV   |
| $V_{BB}$           | Output Voltage Reference                                        | 1.92 |       | 2.04 | 1.92 |      | 2.04 | 1.92 |      | 2.04 | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 7) |      |       |      |      |      |      |      |      |      |      |
|                    | $V_{PP} < 500 \text{ mV}$ $V_{PP} \ge 500 \text{ mV}$           | 1.2  |       | 2.9  | 1.1  |      | 2.9  | 1.1  |      | 2.9  | V    |
|                    | VPP ≦ 500 IIIV                                                  | 1.4  |       | 2.9  | 1.3  |      | 2.9  | 1.3  |      | 2.9  | V    |
| I <sub>IH</sub>    | Input HIGH Current                                              |      |       | 150  |      |      | 150  |      |      | 150  | μΑ   |
| I <sub>IL</sub>    | Input LOW Current Other                                         | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | μΑ   |
|                    | CLK                                                             | -600 |       |      | -600 |      |      | -600 |      |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 2. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm 0.3$  V. 3. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> 2.0 V.
- V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

Table 4. LVNECL DC CHARACTERISTICS  $V_{CC} = 0.0 \text{ V}$ ;  $V_{EE} = -3.3 \text{ V}$  (Note 5)

|                    |                                                                                                                  | -40°C        |       | 25°C         |              |       | 85°C         |              |       |              |                          |
|--------------------|------------------------------------------------------------------------------------------------------------------|--------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|--------------------------|
| Symbol             | Characteristic                                                                                                   | Min          | Тур   | Max          | Min          | Тур   | Max          | Min          | Тур   | Max          | Unit                     |
| I <sub>EE</sub>    | Power Supply Current                                                                                             |              | 33    | 37           |              | 33    | 37           |              | 35    | 39           | mA                       |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 6)                                                                                     | -1085        | -1005 | -880         | -1025        | -955  | -880         | -1025        | -955  | -880         | mV                       |
| V <sub>OL</sub>    | Output LOW Voltage (Note 6)                                                                                      | -1830        | -1695 | -1555        | -1810        | -1705 | -1620        | -1810        | -1705 | -1620        | mV                       |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                                                                                | -1165        |       | -880         | -1165        |       | -880         | -1165        |       | -880         | mV                       |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                                                                 | -1810        |       | -1475        | -1810        |       | -1475        | -1810        |       | -1475        | mV                       |
| V <sub>BB</sub>    | Output Voltage Reference                                                                                         | -1.38        |       | -1.26        | -1.38        |       | -1.26        | -1.38        |       | -1.26        | V                        |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential) (Note 7)  V <sub>PP</sub> < 500 mV  V <sub>PP</sub> ≥ 500 mV | -2.1<br>-1.9 |       | -0.4<br>-0.4 | -2.2<br>-2.0 |       | -0.4<br>-0.4 | -2.2<br>-2.0 |       | -0.4<br>-0.4 | V<br>V                   |
| I <sub>IH</sub>    | Input HIGH Current                                                                                               |              |       | 150          |              |       | 150          |              |       | 150          | μΑ                       |
| I <sub>IL</sub>    | Input LOW Current Other CLK                                                                                      | 0.5<br>-600  |       |              | 0.5<br>-600  |       |              | 0.5<br>-600  |       |              | μ <b>Α</b><br>μ <b>Α</b> |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 5. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm 0.3$  V. 6. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> 2.0 V.
- V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between Vppmin and 1 V.

Table 5. AC CHARACTERISTICS  $V_{CC} = 3.3 \text{ V}$ ;  $V_{EE} = 0.0 \text{ V}$  or  $V_{CC} = 0.0 \text{ V}$ ;  $V_{EE} = -3.3 \text{ V}$  (Note 8)

|                                      |                                                               |                   | -40°C      |                   |                   | 25°C       |                   |                   | 85°C       |                   |      |
|--------------------------------------|---------------------------------------------------------------|-------------------|------------|-------------------|-------------------|------------|-------------------|-------------------|------------|-------------------|------|
| Symbol                               | Characteristic                                                | Min               | Тур        | Max               | Min               | Тур        | Max               | Min               | Тур        | Max               | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency                                      | 3.4               |            |                   | 3.8               | 4.0        |                   | 3.8               |            |                   | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay  CLK to Q (Diff)  CLK to Q (SE)  Reset to Q | 530<br>530<br>500 | 630<br>655 | 730<br>780<br>700 | 570<br>570<br>520 | 670<br>695 | 770<br>820<br>720 | 650<br>650<br>580 | 750<br>775 | 850<br>900<br>780 | ps   |
| t <sub>RR</sub>                      | Reset Recovery                                                | 300               |            |                   | 300               |            |                   | 300               |            |                   | ps   |
| t <sub>skew</sub>                    | Duty Cycle Skew (Note 9)                                      |                   |            | 20                |                   |            | 20                |                   |            | 20                | ps   |
| t <sub>JITTER</sub>                  | Cycle-to-Cycle Jitter                                         |                   | 0.5        | <1.0              |                   | 0.5        | <1.0              |                   | 0.5        | <1.0              | ps   |
| V <sub>PP</sub>                      | Input Voltage Swing<br>(Differential Configuration)           | 150               |            | 1000              | 150               |            | 1000              | 150               |            | 1000              | mV   |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q<br>(20% – 80%)                       | 120               |            | 320               | 120               |            | 320               | 120               |            | 320               | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 8.  $V_{EE}$  can vary  $\pm 0.3$  V.
- 9. Duty cycle skew is the difference between  $T_{PLH}$  and  $T_{PHL}$ .



Figure 1. Timing Diagram



Figure 2. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

## **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup> |
|------------------|----------------------|-----------------------|
| MC100LVEL33D     | SOIC-8               | 98 Units / Rail       |
| MC100LVEL33DG    | SOIC-8<br>(Pb-Free)  | 98 Units / Rail       |
| MC100LVEL33DR2   | SOIC-8               | 2500 / Tape & Reel    |
| MC100LVEL33DR2G  | SOIC-8<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC100LVEL33DT    | TSSOP-8              | 100 Units / Rail      |
| MC100LVEL33DTG   | TSSOP-8<br>(Pb-Free) | 100 Units / Rail      |
| MC100LVEL33DTR2  | TSSOP-8              | 2500 / Tape & Reel    |
| MC100LVEL33DTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC100LVEL33MNR4  | DFN8                 | 1000 / Tape & Reel    |
| MC100LVEL33MNR4G | DFN8<br>(Pb-Free)    | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AN1672/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

## PACKAGE DIMENSIONS

# SOIC-8 NB CASE 751-07



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) DEB SIDE.

- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

  751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS  | INC   | HES   |
|-----|--------|---------|-------|-------|
| DIM | MIN    | MAX     | MIN   | MAX   |
| Α   | 4.80   | 5.00    | 0.189 | 0.197 |
| В   | 3.80   | 4.00    | 0.150 | 0.157 |
| С   | 1.35   | 1.75    | 0.053 | 0.069 |
| D   | 0.33   | 0.51    | 0.013 | 0.020 |
| G   | 1.27   | BSC BSC | 0.05  | 0 BSC |
| Н   | 0.10   | 0.25    | 0.004 | 0.010 |
| J   | 0.19   | 0.25    | 0.007 | 0.010 |
| K   | 0.40   | 1.27    | 0.016 | 0.050 |
| М   | 0 °    | 8 °     | 0 °   | 8 °   |
| N   | 0.25   | 0.50    | 0.010 | 0.020 |
| S   | 5.80   | 6.20    | 0.228 | 0.244 |

## **SOLDERING FOOTPRINT\***



SCALE 6:1

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **PACKAGE DIMENSIONS**

## TSSOP-8 **DT SUFFIX** PLASTIC TSSOP PACKAGE CASE 948R-02 **ISSUE A**



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH.
  PROTRUSIONS OR GATE BURRS. MOLD FLASH
  OR GATE BURRS SHALL NOT EXCEED 0.15
  (0.006) PER SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD
  FLASH OR PROTRUSION. INTERLEAD FLASH OR
  PROTRUSION SHALL NOT EXCEED 0.25 (0.010)
  PER SIDE.

  5. TERMINAL NUMBERS ARE SHOWN FOR
  REFERENCE ONLY.

  6. DIMENSION A AND B ARE TO BE DETERMINED
  AT DATUM PLANE –W-.

|     | MILLIN | IETERS | INCHES |       |  |  |  |
|-----|--------|--------|--------|-------|--|--|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |  |  |
| Α   | 2.90   | 3.10   | 0.114  | 0.122 |  |  |  |
| В   | 2.90   | 3.10   | 0.114  | 0.122 |  |  |  |
| С   | 0.80   | 1.10   | 0.031  | 0.043 |  |  |  |
| D   | 0.05   | 0.15   | 0.002  | 0.006 |  |  |  |
| F   | 0.40   | 0.70   | 0.016  | 0.028 |  |  |  |
| G   | 0.65   | BSC    | 0.026  | BSC   |  |  |  |
| K   | 0.25   | 0.40   | 0.010  | 0.016 |  |  |  |
| L   | 4.90   | BSC    | 0.193  | BSC   |  |  |  |
| M   | 0°     | 6 °    | 0°     | 6°    |  |  |  |

## PACKAGE DIMENSIONS

## DFN8 CASE 506AA-01 ISSUE D





#### NOTES:

- DIMENSIONING AND TOLERANCING PER
   ASME Y14.5M. 1994 .
- 2. CONTROLLING DIMENSION: MILLIMETERS.

  3. DIMENSION b APPLIES TO PLATED
- DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL.
   COPLANARITY APPLIES TO THE EXPOSED
- 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |  |  |
|-----|-------------|------|--|--|--|--|
| DIM | MIN         | MAX  |  |  |  |  |
| Α   | 0.80        | 1.00 |  |  |  |  |
| A1  | 0.00        | 0.05 |  |  |  |  |
| А3  | 0.20        | REF  |  |  |  |  |
| b   | 0.20        | 0.30 |  |  |  |  |
| D   | 2.00        | BSC  |  |  |  |  |
| D2  | 1.10        | 1.30 |  |  |  |  |
| Е   | 2.00        | BSC  |  |  |  |  |
| E2  | 0.70        | 0.90 |  |  |  |  |
| е   | 0.50        | BSC  |  |  |  |  |
| K   | 0.20        |      |  |  |  |  |
| L   | 0.25        | 0.35 |  |  |  |  |

ECLinPS is a trademark of Semiconductor Components INdustries, LLC (SCILLC).

**BOTTOM VIEW** 

ON Semiconductor and was registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada

Fax: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

MC100LVEL33/D