## SY89540U



Precision Low Jitter 4x4 LVDS Crosspoint Switch with Internal Termination

## General Description

The SY89540U is a low-jitter, low skew, high-speed $4 \times 4$ crosspoint switch optimized for precision telecom and enterprise server/storage distribution applications. The SY89540U guarantees data-rates up to 3.2 Gbps over temperature and voltage.
The SY89540U differential input includes Micrel's unique, 3 -pin input termination architecture that directly interfaces to any differential signal (AC or DC-coupled) as small as $100 \mathrm{mV}\left(200 \mathrm{mV}_{\mathrm{pp}}\right)$ without any level shifting or termination resistor networks in the signal path. The LVDS compatible outputs maintain extremely fast rise/fall times guaranteed to be less than 120ps.
The SY89540U features a patent-pending isolation design that significantly improves on channel-tochannel crosstalk performance.
The SY89540U operates from a $2.5 \mathrm{~V} \pm 5 \%$ supply and is guaranteed over the full industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$. The SY89540U is part of Micrel's high-speed, Precision Edge ${ }^{\circledR}$ product line.
All support documentation can be found on Micrel's web site at www.micrel.com.

## Typical Performance



Precision Edge ${ }^{\circledR}$

## Features

- Provides crosspoint switching between any input pairs to any output pair
- Patent pending, channel-to-channel isolation design provides superior crosstalk performance
- Guaranteed AC performance over temperature and voltage:
- DC-to-3.2Gbps throughput
-<480ps propagation delay
$-<120$ ps rise/fall time
- <30ps output-to-output skew
- Ultra-low jitter design:
$-<1 \mathrm{ps}_{\text {RMs }}$ random jitter
$-<10$ ps $_{\text {PP }}$ deterministic jitter
$-<10 p s_{\text {pp }}$ total jitter (clock)
$-<0.7 \mathrm{ps}_{\text {RMs }}$ crosstalk induced jitter
- Patent pending $50 \Omega$ input termination, extended CMVR, and VT pin accepts DC- and AC-coupled differential inputs
- 350 mV LVDS output swing
- Power supply $2.5 \mathrm{~V} \pm 5 \%$
- $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range
- Available in 44 -pin ( $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ ) $\mathrm{MLF}^{\circledR}$ package
- Pb-Free Green package


## Applications

- All SONET/SDH channel select applications
- All Fibre Channel multi-channel select applications
- All Gigabit Ethernet multi-channel select applications

Precision Edge is a registered trademark of Micrel, Inc.
MicroLeadFrame and MLF are registered trademarks of Amkor Technology, Inc.

## Functional Block Diagram



## Ordering Information ${ }^{(1)}$

| Part Number | Package <br> Type | Temperature <br> Range | Package Marking | Lead <br> Finish |
| :--- | :---: | :---: | :---: | :---: |
| SY89540UMI | MLF-44 | Industrial | SY89540U | Sn-Pb |
| SY89540UMITR $^{(2)}$ | MLF-44 | Industrial | 89540 U | Sn-Pb |
| SY89540UMY | MLF-44 | Industrial | SY89540U with <br> Pb-Free bar-line indicator | Pb-Free <br> Matte-Sn |
| SY89540UMYTR ${ }^{(2)}$ | MLF-44 | Industrial | SY89540U with <br> Pb-Free bar-line indicator | Pb-Free <br> Matte-Sn |

## Notes:

1. Contact factory for die availability. Dice are guaranteed at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, DC electrical only.
2. Tape and Reel ordering option.

## Pin Configuration



44-Pin MLF ${ }^{\circledR}$ (MLF-44)

## Pin Description

| Pin Number | Pin Name | Pin Function |
| :---: | :---: | :---: |
| $\begin{gathered} 17,15, \\ 10,8 \\ 4,2 \\ 41,39 \end{gathered}$ | INO, /INO, <br> IN1, /IN1, <br> IN2, /IN2, <br> IN3, /IN3 | Differential Inputs: These input pairs are the differential signal inputs to the device. Inputs accept AC- or DC-coupled signals as small as 100 mV . Each pin of a pair internally terminates to a VT pin through $50 \Omega$. Note that these inputs will default to an indeterminate state if left open. Please refer to the "Input Interface Applications" section for more details. |
| $\begin{aligned} & 16,9, \\ & 3,40 \end{aligned}$ | $\begin{aligned} & \text { VT0, VT1, } \\ & \text { VT2, VT3 } \end{aligned}$ | Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. The VT pins provide a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details. |
| 14, <br> 11, <br> 1, <br> 42 | VREF_AC0, <br> VREF_AC1, <br> VREF_AC2, <br> VREF_AC3 | Reference Voltage: This output biases to $\mathrm{V}_{\mathrm{cc}}-1.2 \mathrm{~V}$. It is used when AC coupling the inputs (IN, IIN). Connect VREF_AC to the VT pin. Bypass each VREF-AC pin with a $0.01 \mu$ F low ESR capacitor. See "Input Interface Applications" section for more details. |
| 18, 19 | SINO, SIN1 | These single-ended TTL/CMOS-compatible inputs address the data inputs. Note that these inputs are internally connected to a $25 \mathrm{k} \Omega$ pull-up resistor and will default to a logic HIGH state if left open. |
| 38, 37 | SOUTO, SOUT1 | These single-ended TTL/CMOS-compatible inputs address the data outputs. Note that these inputs are internally connected to a $25 \mathrm{k} \Omega$ pull-up resistor and will default to logic HIGH state if left open. |
| 5, 7 | CONF, LOAD | These single-ended TTL/CMOS-compatible inputs control the transfer of the addresses to the internal multiplexers. See "Address Tables" and "Timing Diagram" sections for more details. Note that these inputs are internally connected to a $25 \mathrm{k} \Omega$ pull-up resistor and will default to logic HIGH state if left open. <br> Configuration Sequence <br> 1. Load: Loads configuration into buffer, while Configuration Buffer holds existing switch configuration. <br> 2. Configuration: Loads new configuration into the Configuration Buffer and updates switch configuration. <br> Buffer Mode <br> The SY89540U defaults to buffer mode (IN to Q) if the load and configuration control signals are not exercised. |
| $\begin{aligned} & 23,24, \\ & 26,27, \\ & 29,30, \\ & 32,33 \end{aligned}$ | $\begin{aligned} & \text { Q0, /Q0, } \\ & \text { Q1, /Q1, } \\ & \text { Q2, /Q2, } \\ & \text { Q3, /Q3, } \end{aligned}$ | Differential Outputs: These LVDS output pairs are the outputs of the device. Please refer to the truth table below for details. Unused output pairs may be left open. Each output is designed to drive 350 mV into $100 \Omega$ across the pair. |
| $\begin{aligned} & 6,22,25, \\ & 28,31,34 \end{aligned}$ | VCC | Positive power supply. Bypass with $0.1 \mu \mathrm{~F} / / 0.01 \mu \mathrm{~F}$ low ESR capacitors and place as close to each $\mathrm{V}_{\mathrm{cc}}$ pin. |
| $\begin{gathered} 12,13,20, \\ 21,35,36 \\ 43,44 \end{gathered}$ | GND, Exposed pad | Ground. GND and EPad must both be connected to the same ground. |

## Functional Description

## Buffer Mode

SY89540 can be used as a 1:4 fanout buffer. This is the default mode with LOAD and CONFIG being HIGH when the device is first powered up. The SINO and SIN1 inputs select the input signal that will be buffered. Regardless of the output switch selection, the input signal will be buffered to all four outputs.

## Crosspoint Mode

SY89540 can be programmed to take differential input signals from any input and buffer the signals to one or more outputs. Prior to configuring SIN and SOUT, LOAD and CONFIG must be LOW. To program the desired I/O combination, follow the following sequence:

1) Select the desired input with the SINO and SIN1 inputs and the output with the SOUT0 and SOUT1.
2) Pulse the LOAD with a positive pulse to load SIN and SOUT.
3) Pulse the CONFIG pin with a positive pulse to latched the I/O configuration.
4) This method can be used to create independent paths between inputs and outputs. Below is the truth table to create a 4:4 buffer where INO -> Q3, IN1 -> Q2, IN2 -> Q1, and IN3 -> Q0:

The SY89540 can be switched from crosspoint mode to a $1: 4$ fanout buffer simply by providing a LOW-to-HIGH pulse to the LOAD and CONFIG pins. The input configuration (SINO:1) will select the desired input signal while the output switch will buffer the selected input signal. To get the same desired input to all four outputs (1:4), LOAD and CONFIG must be repeated four times to cover all outputs (i.e., SOUT0:1 must go through all four output combinations, repeated by LOAD and CONFIG).

| Input | SIN1 | SINO | SOUT1 | SOUTO | Load | Config. | Output |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IN0 | 0 | 0 | 1 | 1 | 4 | 0 | Q3 |
|  |  |  |  |  | 0 | 4 |  |
| IN1 | 0 | 1 | 1 | 0 | 4 | 0 | Q2 |
|  |  |  |  |  | 0 | 4 |  |
| IN2 | 1 | 0 | 0 | 1 | $4 \square$ | 0 | Q1 |
|  |  |  |  |  | 0 | 4 |  |
| IN3 | 1 | 1 | 0 | 0 | 4 | 0 | Q0 |
|  |  |  |  |  | 0 | 4 |  |

Table 1. 4:4 Buffer Truth Table

Absolute Maximum Ratings ${ }^{(1)}$
Supply Voltage ( $\mathrm{V}_{\mathrm{cc}}$ ) .-0.5 V to +4.0 V
Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) .................................. -0.5 V to $\mathrm{V}_{\mathrm{Cc}}$
CML Output Voltage ( $\mathrm{V}_{\text {OUT }}$ ).... $\mathrm{V}_{\mathrm{CC}}-1.0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}+5.0 \mathrm{~V}$ Termination Current ${ }^{(3)}$

Source or sink current on $\mathrm{V}_{\mathrm{T}}$.................. $\pm 100 \mathrm{~mA}$
Input Current
Source or sink current on IN, /IN.............. $\pm 50 \mathrm{~mA}$
$V_{\text {REF-AC }}$ Current
Source or sink current on $\mathrm{V}_{\text {REF-AC }}$............... $\pm 2 \mathrm{~mA}$
Lead Temperature (soldering, 20sec.) ............. $260^{\circ} \mathrm{C}$
Storage Temperature $\left(\mathrm{T}_{\mathrm{s}}\right) \ldots . . . . . . . . . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Operating Ratings ${ }^{(2)}$

Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ).................. +2.375 V to +2.625 V
Ambient Temperature $\left(\mathrm{T}_{\mathrm{A}}\right) \ldots . . . . . . . . . . . . . ~-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Package Thermal Resistance ${ }^{(4)}$ $\mathrm{MLF}^{\circledR}\left(\theta_{\mathrm{JA}}\right)$
Still-air
$23^{\circ} \mathrm{C} / \mathrm{W}$
$\mathrm{MLF}^{\circledR}\left(\psi_{\mathrm{JB}}\right)$
Junction-to-board .......................................... $12^{\circ} \mathrm{C} / \mathrm{W}$

## DC Electrical Characteristics ${ }^{(5)}$

$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{c c}$ | Power Supply | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ | 2.375 | 2.5 | 2.625 | V |
| ICc | Power Supply Current | No load, max. $\mathrm{V}_{\text {cc }}$. |  | 200 | 280 | mA |
| $\mathrm{R}_{\text {DIFF_IN }}$ | Differential Input Resistance (IN-to-/IN) |  | 80 | 100 | 120 | $\Omega$ |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance (IN-to- $\mathrm{V}_{\mathrm{T}}$, /IN-to- $\mathrm{V}_{\mathrm{T}}$ ) |  | 40 | 50 | 60 | $\Omega$ |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage (IN, IIN) |  | 1.2 |  | $\mathrm{V}_{\mathrm{cc}}$ | V |
| VIL | Input LOW Voltage (IN, IIN) |  | 0 |  | $\mathrm{V}_{\mathrm{H}}-0.1$ | V |
| VIN | Input Voltage Swing (IN, /IN) | See Figure 1a. | 0.1 |  | 1.7 | V |
| V ${ }_{\text {DIFF_IN }}$ | Differential Input Voltage \|IN, /IN| | See Figure 1b. | 0.2 |  |  | V |
| IN-to- $\mathrm{V}_{\mathrm{T}}$ | Maximum Input Voltage $\mid \mathrm{IN}$-to- $\mathrm{V}_{\mathrm{T}} \mid$ |  |  |  | 1.28 | V |
| $V_{\text {Ref-AC }}$ | Reference Voltage |  | $\mathrm{V}_{\mathrm{CC}}-1.3$ | $\mathrm{V}_{\mathrm{CC}}-1.2$ | $\mathrm{V}_{\mathrm{CC}}-1.1$ | V |

## Notes:

1. Permanent device damage may occur if ratings in the "Absolute Maximum Ratings" section are exceeded. This is a stress rating only and functional operation is not implied for conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
3. Due to limited drive capability use for input of the same package only.
4. Assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. $\Psi_{\text {Jв }}$ uses a 4-layer $\theta_{\mathrm{JA}}$ in still-air unless otherwise stated.
5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## LVDS Outputs DC Electrical Characteristics

$V_{C C}=2.5 \mathrm{~V} \pm 5 \%, T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, R_{\mathrm{L}}=100 \Omega$ across Q and $/ \mathrm{Q}$, unless otherwise noted.

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage $(\mathrm{Q}, / \mathrm{Q})$ |  |  |  | 1.475 | V |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage $(\mathrm{Q}, / \mathrm{Q})$ |  | 0.925 |  |  | V |
| Vout | Output Voltage Swing $(Q, / Q)$ | See Figure 1a. | 250 | 350 |  | mV |
|  | Differential Output Voltage Swing $\|Q-/ Q\|$ | See Figure 1b. | 500 | 700 |  | mV |
| $V_{\text {OCM }}$ | Output Common Mode Voltage (Q, /Q) | See Figure 4b. | 1.125 |  | 1.275 | V |
| $\Delta \mathrm{V}_{\text {осм }}$ | Change in Common Mode Voltage (Q, /Q) | See Figure 4b. | -50 |  | +50 | mV |

## LVTTLICMOS DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | 2.0 |  | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  | -125 |  | 30 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Input LOW Current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | -300 |  |  | $\mu \mathrm{~A}$ |

## AC Electrical Characteristics ${ }^{(7)}$

$\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$ across each output pair, unless otherwise noted.

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | NRZ Data | 3.2 | 4 |  | Gbps |
| $t_{\text {PD }}$ | Propagation Delay | Clock, Vout $\geq 200 \mathrm{mV}$ |  | 4 |  | GHz |
|  |  | IN-to-Q | 280 | 380 | 480 | $\Omega$ |
|  |  | CONFIG-to-Q | 350 |  | 800 |  |
| $t_{\text {PD }}$ Tempco |  |  |  | 160 |  | fs $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\mathrm{s}}$ | Set-up Time SIN-to-LOAD SOUT-to-LOAD LOAD-to-CONFIG CONFIG-to-LOAD |  | $\begin{aligned} & 800 \\ & 800 \\ & 800 \\ & 950 \end{aligned}$ |  |  | ps |
| $\mathrm{t}_{\mathrm{h}}$ | Hold Time <br> LOAD-to-SIN, LOAD-to-SOUT |  | 800 |  |  | ps |
| tpw | Minimum LOAD and CONFIG Pulse Width |  | 800 |  |  | ps |
| $\mathrm{t}_{\text {SKEW }}$ | Output-to-Output Skew Part-to-Part Skew | Note 8 <br> Note 9 |  |  | $\begin{gathered} 30 \\ 150 \end{gathered}$ | $\begin{aligned} & \mathrm{ps} \\ & \mathrm{ps} \end{aligned}$ |
| $\mathrm{t}_{\text {ITTEER }}$ | Data Random Jitter (RJ) Deterministic Jitter (DJ) | Note 10 Note 11 |  |  | $\begin{gathered} 1 \\ 10 \end{gathered}$ | ps ${ }_{\text {RMS }}$ pSpp |
|  | Clock <br> Cycle-to-Cycle Jitter <br> Total Jitter (TJ) | Note 12 <br> Note 13 |  |  | 1 | ps ${ }_{\text {RMS }}$ pSpp |
|  | Crosstalk-Induced Jitter | Note 14 |  |  | 0.7 | pS ${ }_{\text {RMS }}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{r}}$ | Rise/Fall Times | At full output swing (20\% to 80\%) | 40 | 80 | 120 | ps |

## Notes:

7. High frequency AC-parameters are guaranteed by design and characterization.
8. Output to output skew is measured between two different outputs under identical transitions. Input voltage swing is $\geq 100 \mathrm{mV}$.
9. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.
10. RJ is measured with a K 28.7 comma detect character pattern, measured at $2.5 \mathrm{Gbps} / 3.2 \mathrm{Gbps}$.
11. DJ is measured at $2.5 \mathrm{Gbps} / 3.2 \mathrm{Gpbs}$, with both K 28.5 and $2^{23}-1$ PRBS pattern
12. Cycle-to-cycle jitter definition: The variation of periods between adjacent cycles, $T_{n}-T_{n-1}$ where $T$ is the time between rising edges of the output signal.
13. TJ definition: with an ideal clock input of frequency $\leq f_{\text {MAX }}$, no more than one output edge in $10^{12}$ output edges will deviate by more than the specified peak-to-peak jitter value.
14. Crosstalk induced jitter is defined as the added jitter that results from signals applied to two adjacent channels. It is measured at the output while applying two similar, differential clock frequencies that are asynchronous with respect to each other at the inputs.

## Single-Ended and Differential Swing



Figure 1a. Single-Ended Voltage Swing


Figure 1b. Differential Voltage Swing

## Timing Diagram


**Invalid and Valid refers to configuration being changed. All outputs with unchanged configuration remain valid.
Figure 2. Timing Diagram

## Truth Tables

| Input Select Address Table |  |  |
| :---: | :---: | :---: |
| SIN1 | SIN0 | Input |
| 0 | 0 | IN0 |
| 0 | 1 | IN1 |
| 1 | 0 | IN2 |
| 1 | 1 | IN3 |


| Output Select Address Table |  |  |
| :---: | :---: | :---: |
| SOUT1 | SOUT0 | Output |
| 0 | 0 | Q0 |
| 0 | 1 | Q1 |
| 1 | 0 | Q2 |
| 1 | 1 | Q3 |

## Typical Operating Characteristics

$V_{C C}=2.5, \mathrm{~V}_{\mathrm{IN}}=100 \mathrm{mV}$, at $25^{\circ} \mathrm{C}$.





## Functional Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.5, \mathrm{~V}_{\mathrm{IN}}=100 \mathrm{mV}$, at $25^{\circ} \mathrm{C}$.

## Clock Pattern




## Data Pattern




## Input and Output Stage Internal Termination



Figure 3. Simplified Differential Input Stage

## Output Stage Internal Termination

On a nominal 1.25 V common mode above ground, LVDS specifies a small swing of 350 mV , typical. The common mode voltage has tight limits to permit large variations in ground between an LVDS driver and receiver. Also, change in common mode voltage, as a function of data input, is kept to a minimum to keep EMI low.


Figure 4a. LVDS Differential Measurement


Figure 4b. LVDS Common Mode Measurement

## Input Interface Applications



Figure 5a. LVPECL Interface (DC-Coupled)


Figure 5d. CML Interface (AC-Coupled)


Figure 5b. LVPECL Interface (ACOCoupled)


Figure 5e. LVDS Interface

Related Product and Support Documentation

| Part Number | Function | Datasheet Link |
| :--- | :--- | :--- |
| SY58540U | Ultra Precision 4x4 CML Crosspoint Switch <br> w/Internal I/O Termination | http:///www.micrel.com/product-info/products/sy89540u.shtml |
| HBW Solutions | New Products and Applications | www.micrel.com/product-info/products/solutions.shtml |
|  | MLF $^{\circledR}$ Application Note | www.amkor.com/products/notes_papers/MLF_AppNote.pdf |

## Package Information



1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M. - 1994

DIMENSION D APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15 AND
0.30 mm FROM TERMINAL TIP. IF THE TERMINAL HAS THE OPTIONAL RADIUS ON THE OTHER

END OF THE TERMINAL, THE DIMENSION O SHOULD NOT BE MEASURED IN THAT RADIUS AREA.
$\triangle$ ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.
7. MAXIMUM ALLOWABLE BURRS IS 0.076 mm IN ALL DIRECTIONS.
$\triangle$ bilateral coplanarity zone applies to the exposed heat sink slug as well as the
10. THIS DRAWING CONFORMES TO JEDEC REGISTERED OUTLINE MO-220


MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA
TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http:/www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.
© 2005 Micrel, Incorporated.

