

# 3.3V, PRECISION, 33MHz to 500MHz PROGRAMMABLE LVPECL AND HSTL BUS CLOCK SYNTHESIZER

Precision Edge<sup>®</sup> SY89536L

### **FEATURES**

- Integrated synthesizer plus fanout buffers, clock dividers, and translator in a single 64-pin package
- Accepts any reference input between 14MHz to 160MHz (single-ended or differential)
- 33MHz to 500MHz output frequency range
- **LVPECL and HSTL outputs**
- 3.3V ±10% power supply
- Low jitter: <50ps cycle-to-cycle
- Low pin-to-pin skew: <50ps
- TTL/CMOS compatible control logic
- 3 independently programmable output frequency banks:
  - 9 differential output pairs @BankB (HSTL)
  - 2 differential output pairs @BankA (LVPECL)
  - 2 differential output pairs @BankC (LVPECL)
- Available in 64-pin EPAD-TQFP



Precision Edge®

#### **DESCRIPTION**

The SY89536L programmable clock synthesizer is part of a 3.3V, high-frequency, precision PLL-based clock synthesizer family optimized for multi-frequency, large clock-tree applications. This device integrates the following blocks into a single monolithic IC:

- PLL (Phase-Lock-Loop)-based synthesizer
- · Fanout buffer
- Clock generator (divider)
- Logic translation (LVPECL, HSTL)

The SY89536L includes a flexible input design that accepts any reference input; single-ended LVTTL/CMOS, SSTL and differential LVPECL, LVDS, HSTL, and CML.

This level of integration minimizes the additive jitter and part-to-part skew associated with the discrete alternative, resulting in superior system-level timing as well as reduced board space and power. For applications that must interface to a crystal oscillator, see the SY89531L.

Data sheets and support documentation can be found on Micrel's web site at www.micrel.com.

#### **APPLICATIONS**

- Servers
- **■** Workstations
- Parallel processor-based systems
- Other high-performance computing
- **■** Communications

### PRODUCT SELECTION GUIDE

|           | Input Output |           |        |        |        |
|-----------|--------------|-----------|--------|--------|--------|
| Device    | Crystal      | Reference | BankA  | BankB  | BankC  |
| SY89531L* | Х            |           | LVPECL | HSTL   | LVPECL |
| SY89532L* | Х            |           | LVPECL | LVPECL | LVPECL |
| SY89533L* | Х            |           | LVPECL | LVDS   | LVPECL |
| SY89534L* |              | Х         | LVPECL | LVPECL | LVPECL |
| SY89535L* |              | Х         | LVPECL | LVDS   | LVPECL |
| SY89536L  |              | Х         | LVPECL | HSTL   | LVPECL |

<sup>\*</sup>Refer to individual data sheet for details.

Precision Edge is a registered trademark of Micrel, Inc.

### **PACKAGE/ORDERING INFORMATION**



### 64-Pin EPAD-TQFP (H64-1)

\*NC: Do not connect, leave floating.

# Ordering Information<sup>(1)</sup>

| Part Number                    | Package<br>Type | Operating<br>Range | Package<br>Marking                         | Lead<br>Finish      |
|--------------------------------|-----------------|--------------------|--------------------------------------------|---------------------|
| SY89536LHC                     | H64-1           | Commercial         | SY89536LHC                                 | Sn-Pb               |
| SY89536LHCTR <sup>(2)</sup>    | H64-1           | Commercial         | SY89536LHC                                 | Sn-Pb               |
| SY89536LHZ <sup>(3)</sup>      | H64-1           | Commercial         | SY89536LHZ with Pb-Free bar-line indicator | Pb-Free<br>Matte-Sn |
| SY89536LHZTR <sup>(2, 3)</sup> | H64-1           | Commercial         | SY89536LHZ with Pb-Free bar-line indicator | Pb-Free<br>Matte-Sn |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25$ °C, DC Electricals only.
- 2. Tape and Reel.
- 3. Pb-Free package is recommended for new designs.

# PIN DESCRIPTION

### **Power**

| Pin Number                        | Pin Name                                                       | Pin Function                                                                                                                                       |
|-----------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 60, 61                            | V <sub>CC_Logic</sub>                                          | Power for Core Logic: Connect to 3.3V supply. 3.3V power pins are not internally connected on the die, and must be connected together on the PCB.  |
| 62                                | V <sub>CCA</sub>                                               | Power for PLL: Connect to "quiet" 3.3V supply. 3.3V power pins are not internally connected on the die, and must be connected together on the PCB. |
| 55<br>30, 31, 50<br>21            | V <sub>CCO</sub> A<br>V <sub>CCO</sub> B<br>V <sub>CCO</sub> C | Power for Output Drivers: Connect $V_{CCO}A$ and $V_{CCO}C$ pins to 3.3V supply and $V_{CCO}B$ pins to 1.8V supply.                                |
| 4, 9, 25, 63, 29<br>(exposed pad) | GND                                                            | Ground: All GND pins must be tied together on the PCB. Exposed pad must be soldered to a ground plane.                                             |

# Configuration

| Pin Number  | Pin Name     | Pin Function                                                                                                                                                                                                            |
|-------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4           | VCO_SEL      | LVTTL/CMOS Compatible Input: Selects between internal or external VCO. When tied LOW (GND) internal VCO is selected. For external VCO, leave floating (default condition is logic HIGH). Internal 25k $\Omega$ pull-up. |
| 5, 6        | PSEL(1:0)    | LVTTL/CMOS Compatible Input: Controls input frequency pre divider. Internal $25k\Omega$ pull-up. Default is logic HIGH. See "Pre-Divide Frequency Select" table.                                                        |
| 7           | LOOP REF     | Analog Input/Output: Provides the reference voltage for PLL loop filter.                                                                                                                                                |
| 8           | LOOP FILTER  | Analog Input/Output: Provides the loop filter for PLL. See "External Loop Filter Considerations" for loop filter values.                                                                                                |
| 13,14,15,16 | M (3:0)      | LVTTL/CMOS Compatible Input: Used to change the PLL feedback divider. Internal 25k $\Omega$ pull-up. M0 = LSB. Default is logic HIGH. See "Feedback Divide Select" table.                                               |
| 22, 23, 24  | FSEL_C (2:0) | LVTTL/CMOS Compatible Input: Bank C post-divide select. Internal $25k\Omega$ pull-up. Default is logic HIGH. See "Post-Divide Frequency Select" table. FSEL_C0 = LSB.                                                   |
| 26, 27, 28  | FSEL_B (2:0) | LVTTL/CMOS Compatible Input: Bank B post-divide select. Internal $25k\Omega$ pull-up. Default is logic HIGH. See "Post-Divide Frequency Select" table. FSEL_B0 = LSB.                                                   |
| 56, 57, 58  | FSEL_A (2:0) | LVTTL/CMOS Compatible Input: Bank A post-divide select. Internal $25k\Omega$ pull-up. Default is logic HIGH. See <i>Post-Divide Frequency Select</i> " table. FSEL_A0 = LSB.                                            |
| 59          | OUT_SYNC     | Banks A, B, C Output Synchronous Control: (LVTTL/CMOS compatible). Internal 25k $\Omega$ pull-up. After any bank has been programmed, toggle with a HIGH-LOW-HIGH pulse to resynchronize all output banks.              |

# Input/Output

| Pin Number     | Pin Name           | Pin Function                                                                                                                                                                            |
|----------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3        | NC                 | No Connect: Leave floating.                                                                                                                                                             |
| 10, 11         | REFCLK,<br>/REFCLK | Reference Input: This flexible input accepts any input TTL/CMOS, LVPECL, LVDS, HSTL, SSTL logic levels. See <i>"Input Interface"</i> section.                                           |
| 12             | VBB_REF            | Reference Output Voltage. Used for single-ended input. Maximum sink/source current = 0.5mA.                                                                                             |
| 51, 52, 53, 54 | QA1 to QA0         | Bank A 100k LVPECL Output Drivers: Output frequency is controlled by FSEL_A (0:2). Terminate outputs with 50Ω to V <sub>CC</sub> –2V. See "Output Termination Recommendations" section. |
| 32–49          | QB8 to QB0         | Bank B Output Drivers: Differential HSTL outputs. See "Output Termination Recommendations" section. Output frequency is controlled by FSEL_B (0:2).                                     |
| 17, 18, 19, 20 | QC1 to QC0         | Bank C 100k LVPECL Output Drivers: Output frequency is controlled by FSEL_C (0:2). Terminate outputs with $50\Omega$ to $V_{CC}$ -2V. See "Output Termination Recommendations" section. |
| 64             | NC                 | No Connect: Leave floating.                                                                                                                                                             |

# Absolute Maximum Ratings(Note 1)

| Supply Voltage (V <sub>IN</sub> ) –0.5V to +4.0V                           |
|----------------------------------------------------------------------------|
| $\rm V_{CC}$ Pin Potential to Ground Pin (All $\rm V_{CC})$ –0.5V to +4.0V |
| Input Voltage (V <sub>IN</sub> ) –0.5V to V <sub>CCI</sub>                 |
| DC Output Current (I <sub>OUT</sub> )                                      |
| LVPECL, HSTL outputs–50mA                                                  |
| Lead Temperature (soldering, 20 sec.) 260°C                                |
| Storage Temperature (T <sub>S</sub> )65°C to +150°C                        |

# Operating Ratings(Note 2)

| Supply Voltage                                          |   |
|---------------------------------------------------------|---|
| V <sub>CCO</sub> A and V <sub>CCO</sub> C 3.0V to +3.6\ | / |
| V <sub>CCO</sub> B 1.6V to +2.0\                        | / |
| Ambient Temperature (T <sub>A</sub> ) 0°C to +85°C      |   |
| Package Thermal Resistance (Junction-to-Ambient)        |   |
| With Die attach soldered to GND:                        |   |
| TQFP (θ <sub>JA</sub> ) Still-Air23°C/V                 | / |
| TQFP (θ <sub>JA</sub> ) 200lfpm18°C/V                   | / |
| TQFP (θ <sub>JA</sub> ) 500lfpm15°C/V                   | / |
| With Die attach NOT soldered to GND, Note 3:            |   |
| TQFP ( $\theta_{JA}$ ) Still-Air44°C/V                  | / |
| TQFP ( $\theta_{JA}$ ) 200lfpm36°C/V                    |   |
| TQFP ( $\theta_{JA}$ ) 500lfpm30°C/V                    | I |
| Package Thermal Resistance (Junction-to-Case)           |   |
| TQFP (θ <sub>JC</sub> )4.0°C/V                          | / |

### DC ELECTRICAL CHARACTERISTICS

#### **Power Supply**

| Symbol                                    | Parameter                                 | Condition | Min | Тур | Max | Units |
|-------------------------------------------|-------------------------------------------|-----------|-----|-----|-----|-------|
| V <sub>CCA</sub><br>V <sub>CC_LOGIC</sub> | PLL and Logic Supply Voltage              | Note 4    | 3.0 | 3.3 | 3.6 | V     |
| V <sub>CCO</sub> A/C                      | Bank A and C V <sub>CC</sub> Output       |           | 3.0 | 3.3 | 3.6 | V     |
| V <sub>CCO</sub> B                        | Bank B V <sub>CC</sub> Output LVPECL/HSTL |           | 1.6 | 1.8 | 2.0 | V     |
| I <sub>CC</sub>                           | Total Supply Current                      | Note 5    | _   | 230 | 295 | mA    |

- Note 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- Note 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- Note 3. It is recommended that the user always solder the exposed die pad to a ground plane for enhanced heat dissipation.
- Note 4.  $V_{CCA}, V_{CC\_LOGIC}, V_{CCO}A/C$  are not internally connected together inside the device. They must be connected together on the PCB.  $V_{CCO}B$  is a separate supply.
- Note 5. No load. Outputs floating, Banks A, B, and C enabled.

### DC ELECTRICAL CHARACTERISTICS

 $\textbf{LVCMOS/LVTTL Input Control Logic} \ (V_{CCA}, V_{CC\_LOGIC}, V_{CCO} \text{A/C pins} = +3.3 \text{V} \pm 10\%)$ 

| Symbol          | Parameter          | Condition | Min | Тур | Max  | Units |
|-----------------|--------------------|-----------|-----|-----|------|-------|
| $V_{IH}$        | Input HIGH Voltage |           | 2.0 | _   | _    | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           | _   | _   | 0.8  | V     |
| I <sub>IH</sub> | Input HIGH Current |           | _   | _   | 150  | μА    |
| I <sub>IL</sub> | Input LOW Current  |           | _   | _   | -300 | μΑ    |

**REFCLK (Pins 10, 11) INPUT** (All  $V_{CC}$  pins except  $V_{CCO}B = +3.3V \pm 10\%$ ,  $V_{CCO}B = +1.8V \pm 10\%$ )

| Symbol   | Parameter                  | Condition | Min  | Тур | Max                  | Units |
|----------|----------------------------|-----------|------|-----|----------------------|-------|
| $V_{ID}$ | Differential Input Voltage |           | 100  | _   | _                    | mV    |
| $V_{IH}$ | Input HIGH Voltage         |           | _    | _   | V <sub>CC</sub> +0.3 | V     |
| $V_{IL}$ | Input LOW Voltage          |           | -0.3 |     |                      | V     |

100k LVPECL Outputs (All  $V_{CC}$  pins except  $V_{CCO}B$  = +3.3V ±10%,  $V_{CCO}B$  = +1.8V ±10%)

| Symbol          | Parameter                  | Condition | Min                    | Тур                    | Max                    | Units    |
|-----------------|----------------------------|-----------|------------------------|------------------------|------------------------|----------|
| $V_{OH}$        | Output HIGH Voltage        | Note 6    | V <sub>CC</sub> -1.145 | V <sub>CC</sub> -1.020 | V <sub>CC</sub> -0.895 | V        |
| V <sub>OL</sub> | Output LOW Voltage         | Note 6    | V <sub>CC</sub> -1.945 | V <sub>CC</sub> -1.820 | V <sub>CC</sub> -1.695 | V        |
| $V_{ID}$        | Differential Input Voltage | Note 7    | 100<br>200             | _                      |                        | mV<br>mV |
| $V_{IH}$        | Input HIGH Voltage         | Note 7    | _                      | _                      | V <sub>CC</sub> +0.3   | V        |
| V <sub>IL</sub> | Input LOW Voltage          | Note 7    | -0.3                   | _                      | _                      | V        |
| I <sub>IH</sub> | Input HIGH Current         |           | -600                   | _                      | -300                   | μΑ       |
| I <sub>IL</sub> | Input LOW Current          |           | -1200                  | _                      | -700                   | μΑ       |
| $V_{BB}$        | Output Reference Voltage   |           | V <sub>CC</sub> -1.325 | V <sub>CC</sub> -1.425 | V <sub>CC</sub> -1.525 | V        |

HSTL Outputs (Bank B QB0:8) (All  $V_{CC}$  pins except  $V_{CCO}B = +3.3V \pm 10\%$ ,  $V_{CCO}B = +1.8V \pm 10\%$ )(Note 8)

| Symbol           | Parameter            | Condition | Min | Тур | Max | Units |
|------------------|----------------------|-----------|-----|-----|-----|-------|
| V <sub>OUT</sub> | Output Voltage Swing |           | _   | 800 | _   | mV    |
| V <sub>OH</sub>  | Output HIGH Voltage  |           | 1.0 | _   | 1.2 | V     |
| $V_{OL}$         | Output LOW Voltage   |           | 0.2 | _   | 0.4 | V     |

Note 6.  $\,$  50  $\!\Omega$  to V  $_{CC}$  –2V. Banks A, B, and C enabled.

Note 7.  $V_{CC} = 3.0V \text{ to } 3.6V.$ 

### **AC ELECTRICAL CHARACTERISTICS**

 $V_{CC\_LOGIC} = V_{CC}A/C = +3.3V \pm 10\%, \ V_{CCO}B = +1.8V \pm 10\%$ 

| Parameter                                                                       | Condition                                                                                                                                                                                                                                                                                                                                                                                                               | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Тур                       | Max                       | Units                     |
|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|
| Reference Input Frequency                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                         | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                         | 160                       | MHz                       |
| Output Frequency Range                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                         | 33.33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | _                         | 500                       | MHz                       |
| Internal VCO Frequency Range                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                         | 600                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _                         | 1000                      | MHz                       |
| Within Device Skew Within Bank PECL                                             | Note 9                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                         | 50                        | ps                        |
| Within Bank HSTL                                                                | Note 9                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                         | 75                        | ps                        |
| Bank-to-Bank                                                                    | Note 9                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 60                        | 150                       | ps                        |
| Part-to-Part Skew                                                               | Note 10                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                         | 200                       | ps                        |
| Maximum PLL Lock Time                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                         | 10                        | ms                        |
| Cycle-to-Cycle Jitter (Pk-to-Pk)                                                | Note 11                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                         | 50                        | ps                        |
| Period Jitter (rms)                                                             | Note 12                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                         | 50                        | ps                        |
| Minimum Pulse Width                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                         | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                         | _                         | ps                        |
| Target PLL Loop Bandwidth Feedback Divider Ratio: 66 Feedback Divider Ratio: 30 | Note 13<br>Note 13                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1.0<br>2.0                | _                         | MHz<br>MHz                |
| f <sub>OUT</sub> Duty Cycle                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                         | 45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 50                        | 55                        | %                         |
| Output Rise/Fall Time<br>(20% to 80%) LVPECL_Out<br>HSTL_Out                    |                                                                                                                                                                                                                                                                                                                                                                                                                         | _<br>100                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 250<br>—                  | 400<br>400                | ps<br>ps                  |
| BET                                                                             | Note 14                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                         | 10                        | ns                        |
|                                                                                 | Note 14                                                                                                                                                                                                                                                                                                                                                                                                                 | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                         | _                         | ns                        |
|                                                                                 | Note 14                                                                                                                                                                                                                                                                                                                                                                                                                 | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                         | _                         | ns                        |
| NC                                                                              | Note 14                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                         | _                         | VCO<br>clock cycle        |
| lid Output Transition Time                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 50                        | _                         | ns                        |
| SYNC                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                         | 500                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _                         | _                         | ps                        |
|                                                                                 | Reference Input Frequency Output Frequency Range Internal VCO Frequency Range Within Device Skew Within Bank PECL Within Bank HSTL Bank-to-Bank Part-to-Part Skew Maximum PLL Lock Time Cycle-to-Cycle Jitter (Pk-to-Pk) Period Jitter (rms) Minimum Pulse Width Target PLL Loop Bandwidth Feedback Divider Ratio: 66 Feedback Divider Ratio: 30 fout Duty Cycle Output Rise/Fall Time (20% to 80%) LVPECL_Out HSTL_Out | Reference Input Frequency Output Frequency Range Internal VCO Frequency Range Within Device Skew Within Bank PECL Within Bank HSTL Bank-to-Bank Part-to-Part Skew Note 9  Maximum PLL Lock Time Cycle-to-Cycle Jitter (Pk-to-Pk) Period Jitter (rms) Minimum Pulse Width Target PLL Loop Bandwidth Feedback Divider Ratio: 66 Feedback Divider Ratio: 30  fout Duty Cycle Output Rise/Fall Time (20% to 80%) LVPECL_Out HSTL_Out  Note 14  Note 14  Note 14  Note 14  Note 14  Note 14 | Reference Input Frequency | Reference Input Frequency | Reference Input Frequency |

- Note 8. All HSTL outputs loaded with  $50\Omega$  to GND.
- Note 9. The within-device skew is defined as the worst case difference between any two similar delay paths within a single device operating at the same voltage and temperature.
- Note 10. The part-to-part skew is defined as the absolute worst case difference between any two delay paths on any two devices operating at the same voltage and temperature.
- Note 11. Cycle-to-cycle jitter definition: The variation in period between adjacent cycles over a random sample of adjacent cycle pairs.  $T_{JITTER\_CC} = T_{n-1}$  where T is the time between rising edges of the output signal.
- Note 12. Period Jitter definition: For a specified amount of time (i.e., 1ms), there are N periods of a signal, and  $T_n$  is defined as the average period of that signal. Period jitter is defined as the variation in the period of the output signal for corresponding edges relative to  $T_n$ .
- Note 13. Using recommended loop filter components.
- Note 14. See "Timing Diagrams."

### **TIMING DIAGRAMS**

Conditions: Internal VCO, unless otherwise stated.



**Frequency Programming** 



Frequency Programming (External VCO Clock)



**Output Frequency Updates to Valid Output** 

### **FUNCTIONAL BLOCK DIAGRAM**



### **FUNCTIONAL DESCRIPTION**

At the core of the SY89536L clock synthesizer is a precision PLL driven by a differential or single-ended reference input. For users who wish to supply a crystal input, please use the SY89531L. The PLL output is sent to three banks of outputs. Each bank has its own programmable frequency divider, and the design is optimized to provide very low skew between banks, and very low jitter.

#### **PLL Programming and Operation**

IMPORTANT: If the internal VCO will be used, VCO\_SEL must be tied LOW, and ExtVCO pins can be left unconnected. The internal VCO range is 600MHz to 1000MHz, and the feedback ratio is selectable via the MSEL divider control (M3:0 pins). The feedback ratio can be changed without powering the chip down. The PLL output is fed to three banks of outputs: Bank A, Bank B, and Bank C. Banks A and C each have two differential LVPECL output pairs. Bank B has nine differential HSTL output pairs.

Each bank has a separate frequency divider circuit that can be reprogrammed on the fly. The FSEL\_x0:2 (where x is A, B, or C) pins control the divider value. The FSEL divider can be programmed in ratios from 2 to 18, and the outputs of Banks A, B, and C can be synchronized after programming by pulsing the OUT\_SYNC pin HIGH-LOW-HIGH. Setting a value of 000 for FSEL is an output disable forcing the Q outputs to be LOW and the /Q outputs to be HIGH. Doing so will decrease power consumption by approximately 5mA per bank.

To determine the correct settings for SY89536L follow these steps:

- 1. Refer to the "Suggested Selections for Specific Customer Applications" section for common applications, as well as the formula used to compute the output frequency.
- 2. Determine the desired output frequency, such as 66MHz.
- 3. Choose a reference input frequency between 14MHz and 20MHz. The user can also choose a higher input frequency, and use the PSEL pre-divider to divide it down to the 14MHz to 20MHz range. In this example, we choose 18MHz for the reference input frequency. This results in an input/output ratio of 66/18.
- 4. Refer to the "Feedback Divide Select" table and the "Post-Divide Frequency Select" table to find values for MSEL and FSEL such that MSEL/FSEL equals the same 66/18 ratio. In this example, values of MSEL=44 and FSEL=12 work.
- 5. Make sure that REFCLK  $\div$  PSEL  $\times$  MSEL is between 600MHz and 1000MHz.

The user may need to experiment with different REFCLK input frequencies to satisfy these requirements.



Figure 1. External Loop Filter Connection

#### **External Loop Filter Considerations**

The SY89536L features an external PLL loop filter that allows the user to tailor the PLL's behavior to their application and operating environment. We recommend using ceramic capacitors with NPO or X7R dielectric, as they have very low effective series resistance. For applications that require ultra-low cycle-to-cycle jitter, use the components shown in Figure 1. The PLL loop bandwidth is a function of feedback divider ratio, and the external loop filter allows the user to compensate. For instance, the PLL's loop bandwidth can be decreased by using a smaller resistor in the loop filter. This results in less noise from the PLL input, but potentially more noise from the VCO. Refer to "AC Electrical Characteristics" for target PLL loop bandwidth. The designer should take care to keep the loop filter components on the same side of the board and as close as possible to the SY89536L's LOOP\_REF and LOOP\_FILTER pins. To insure minimal noise pick-up on the loop filter, it is desirable to cut away the ground plane directly underneath the loop filter component pads and traces. However, the benefit may not be significant in all applications and one must be careful to not alter the characteristic impedance of nearby traces.

#### **Power Supply Filtering Techniques**

As with any high-speed integrated circuit, power supply filtering is very important. At a minimum,  $V_{CC}A$ ,  $V_{CC}L$ ogic, and all  $V_{CCO}$  pins should be individually connected using a via to the power supply plane, and separate bypass capacitors should be used for each pin. To achieve optimal jitter performance, each power supply pin should use separate instances of the circuit shown in Figure 2.



\*For Vcc\_Analog,Vcc\_TTL, Vcc1, use ferrite bead = 200mA, 0.45Ω DC, Murata P/N BLM21A1025

\*For VccoA,B,C use ferrite bead = 3A,  $0.025\Omega$  DC, Murata, P/N BLM31P005

\*Component size: 0805

Figure 2. Power Supply Filtering

#### **Output Logic Characteristics**

See "Output Termination Recommendations" for illustrations. In cases where single-ended output is desired, the designer should terminate the unused complimentary output in the same manner as the normal output that is being used. Unused output pairs can be left floating.

#### LVPECL operation:

- Typical voltage swing is  $700 \text{mV}_{PP}$  to  $800 \text{mV}_{PP}$  into  $50 \Omega$ .
- Common mode voltage is V<sub>CC</sub>-1.3V, typical.
- 100Ω termination across the output pair is NOT recommended for LVPECL. See "Output Termination" section, Figures 5 to 7.

#### HSTL operation (Bank B):

Typical voltage swing is 250mV<sub>PP</sub> to 450mV<sub>PP</sub> into effective 50Ω.

#### **Thermal Considerations**

This part has an exposed die pad for enhanced heat dissipation. We strongly recommend soldering the exposed die pad to a ground plane. Where this is not possible, we recommend maintaining at least 500lfpm air flow around the part.

For additional information on exposed-pad characteristics and implementation details, see Amkor Technology's web site, www.amkor.com.

#### **REFCLK Input Interface**

The flexible REFCLK inputs are designed to accept any differential or single-ended input signal within 300mV above  $V_{CC}$  and 300mV below ground.

Do not leave unused REFCLK inputs floating. Tie either the true or complement inputs to ground, but not both. A logic zero is achieved by connecting the complement input to ground with the true input floating. For a TTL input, tie a resistor between the complement input and ground. See "Input Interface" section, Figures 4a through 4h.

#### Input Levels

LVDS, CML and HSTL differential signals may be connected directly to the REFCLK inputs. Depending on the actual worst case voltage seen, the minimum input voltage swing varies.



Figure 3. Simplified Input Structure

# PRE-DIVIDE FREQUENCY SELECT TABLE (PSEL)

| PSEL1 (MSB) | PSEL0 | Reference Input Frequency |
|-------------|-------|---------------------------|
| 0           | 0     | REFCLK ÷ 8                |
| 0           | 1     | REFCLK ÷ 4                |
| 1           | 0     | REFCLK ÷ 2                |
| 1           | 1     | REFCLK ÷ 1                |

# POST-DIVIDE FREQUENCY SELECT TABLE (FSEL)

| FSEL_A2 <sup>(1)</sup> (MSB) | FSEL_A1 <sup>(1)</sup> | FSEL_A0 <sup>(1)</sup> (LSB) | Output Divider                                           |
|------------------------------|------------------------|------------------------------|----------------------------------------------------------|
| 0                            | 0                      | 0                            | Output Disable Function, all outputs: Q = LOW, /Q = HIGH |
| 0                            | 0                      | 1                            | VCO ÷ 2                                                  |
| 0                            | 1                      | 0                            | VCO ÷ 4                                                  |
| 0                            | 1                      | 1                            | VCO ÷ 6                                                  |
| 1                            | 0                      | 0                            | VCO ÷ 8                                                  |
| 1                            | 0                      | 1                            | VCO ÷ 10                                                 |
| 1                            | 1                      | 0                            | VCO ÷ 12                                                 |
| 1                            | 1                      | 1                            | VCO ÷ 18                                                 |

Note 1. Same dividers apply to FSEL\_B (0:2) and FSEL\_C (0:2).

# FEEDBACK DIVIDE SELECT TABLE (MSEL)

| М3 | M2 | M1 | МО | VCO Frequency <sup>(1)</sup> |
|----|----|----|----|------------------------------|
| 0  | 0  | 0  | 0  | REFCLK ÷ PSEL × 34           |
| 0  | 0  | 0  | 1  | REFCLK ÷ PSEL × 36           |
| 0  | 0  | 1  | 0  | REFCLK ÷ PSEL × 38           |
| 0  | 0  | 1  | 1  | REFCLK ÷ PSEL × 40           |
| 0  | 1  | 0  | 0  | REFCLK ÷ PSEL × 42           |
| 0  | 1  | 0  | 1  | REFCLK ÷ PSEL × 44           |
| 0  | 1  | 1  | 0  | REFCLK ÷ PSEL × 48           |
| 0  | 1  | 1  | 1  | REFCLK ÷ PSEL × 50           |
| 1  | 0  | 0  | 0  | REFCLK ÷ PSEL × 52           |
| 1  | 0  | 0  | 1  | REFCLK ÷ PSEL × 54           |
| 1  | 0  | 1  | 0  | REFCLK ÷ PSEL × 56           |
| 1  | 0  | 1  | 1  | REFCLK ÷ PSEL × 60           |
| 1  | 1  | 0  | 0  | REFCLK ÷ PSEL × 62           |
| 1  | 1  | 0  | 1  | REFCLK ÷ PSEL × 66           |
| 1  | 1  | 1  | 0  | REFCLK ÷ PSEL × 30           |
| 1  | 1  | 1  | 1  | REFCLK ÷ PSEL × 32           |

# SUGGESTED SELECTIONS FOR SPECIFIC CUSTOMER APPLICATIONS(Notes 1, 2, 3)

| Protocol      | Rate<br>(MHz) | FSEL<br>(Post Divider) | MSEL<br>(Feedback Div.) | REFCLK<br>(MHz) | PSEL | FOUT |
|---------------|---------------|------------------------|-------------------------|-----------------|------|------|
| PCI           | 33            | 18                     | 36                      | 16.67           | 1    | 33   |
| Fast Ethernet | 100           | 6                      | 40                      | 15              | 1    | 100  |
| 1/8 FC        | 133           | 6                      | 52                      | 15.36           | 1    | 133  |
| ESCON         | 200           | 4                      | 50                      | 16              | 1    | 200  |

$$FOUT = \frac{\left( REFCLK \div PSEL \times MSEL \right)}{FSEL}$$

- Note 1.  $600\text{MHz} < (\text{REFCLK} \div \text{PSEL} \times \text{MSEL}) < 1000\text{MHz}.$
- Note 2.  $14MHz \le (REFCLK \div PSEL) \le 20MHz$ .
- Note 3. Where two settings provide the user with the identical desired frequency, the setting with the higher PLL input reference frequency (and lower feedback divider) will usually have lower output jitter. However, the reference input frequency, as well as the VCO frequency, must be kept within their respective ranges.

### **INPUT INTERFACE**



Figure 4a. 3.3V "TTL"



Figure 4b. CML DC-Coupled



Figure 4c. 2.5V "LVTTL"



Figure 4d. 3.3V LVPECL DC-Coupled



Figure 4e. HSTL



Figure 4f. CML AC-Coupled (Short Trace Lengths)



Figure 4g. CML AC-Coupled (Long Trace Lengths)



Figure 4h. LVDS

### **OUTPUT TERMINATION RECOMMENDATIONS**



Figure 5. PECL Parallel Termination Thevenin Equivalent (Note 1)



Figure 6. PECL Three-Resistor "Y-Termination" (Notes 1, 2, 3)



Figure 7. HSTL Differential Termination (Note 1)

- Note 1. Place termination resistors as close to destination inputs as possible.
- Note 2. PECL Y-termination is a power-saving alternative to Thevenin termination.
- Note 3.  $R_b$  resistor sets the DC bias voltage, equal to  $V_t$ . For +3.3V systems  $R_b$  = 46 $\Omega$  to 50 $\Omega$ .

### 64-PIN EPAD-TQFP (DIE UP) (H64-1)



PCB Thermal Consideration for 64-Pin EPAD-TQFP Package

### Package Notes:

- Note 1. Package meets Level 2 moisture sensitivity classification, and is shipped in dry-pack form.
- Note 2. Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use.

Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.