

# SY89833AL

3.3V Low Noise Ultra-Precision 1:4 LVDS Fanout Buffer/Translator with Internal Termination

## **General Description**

The SY89833AL is a lower noise version of the SY89833L 3.3V, high-speed 2GHz Low Voltage Differential Swing (LVDS) 1:4 fanout buffer. Within device skew is guaranteed to be less than 20ps over supply voltage and temperature.

**MICREL** 

The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to different logic standards. A VREF-AC reference is included for AC-coupled applications.

The SY89833AL is part of Micrel's high-speed clock synchronization family. For 2.5V applications, the SY89832U provides similar functionality while operating from a 2.5V ±5% supply. For applications that require a different I/O combination, consult the Micrel website at: www.micrel.com, and choose from a comprehensive product line of high-speed, low-skew fanout buffers, translators and clock generators. Datasheets and support documentation can be found on Micrel's web site at: www.micrel.com.

## **Functional Block Diagram**





#### **Features**

- Guaranteed AC performance over temperature and voltage:
  - DC-to > 2GHz throughput
  - <470ps propagation delay (IN-to-Q)</li>
  - <20ps within-device skew
  - <190ps rise/fall times</li>
- Improved Ultra-low jitter design:
  - <1ps<sub>RMS</sub> cycle-to-cycle jitter
  - <10ps<sub>PP</sub> total jitter
  - <1ps<sub>RMS</sub> random jitter
  - <10ps<sub>PP</sub> deterministic jitter
  - <0.635ps @ 156.25MHz (Integrated from 12kHz to</li> 20MHz)
- Unique input termination and VT pin accepts DC- and AC-coupled inputs
- High-speed LVDS outputs
- 3.3V power supply operation
- Industrial temperature range: -40°C to +85°C
- Available in 16-pin (3mm x 3mm) MLF® package

#### Applications

- Processor clock distribution
- SONET clock distribution
- Fibre Channel clock distribution
- Gigabit Ethernet clock distribution

Precision Edge is a registered trademark of Micrel, Inc. MicroLeadFrame and MLF are registered trademarks of Amkor Technology, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

## Ordering Information<sup>(1)</sup>

| Part Number                     | Package<br>Type | Operating Range | Package Marking                         | Lead<br>Finish    |
|---------------------------------|-----------------|-----------------|-----------------------------------------|-------------------|
| SY89833ALMI                     | MLF-16          | Industrial      | 833A                                    | Sn-Pb             |
| SY89833ALMITR <sup>(2)</sup>    | MLF-16          | Industrial      | 833A                                    | Sn-Pb             |
| SY89833ALMG <sup>(3)</sup>      | MLF-16          | Industrial      | 833A with<br>Pb-Free bar-line indicator | NiPdAu<br>Pb-Free |
| SY89833ALMGTR <sup>(2, 3)</sup> | MLF-16          | Industrial      | 833A with<br>Pb-Free bar-line indicator | NiPdAu<br>Pb-Free |

Notes:

1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25^{\circ}C$ , DC Electricals only.

2. Tape and Reel.

3. Pb-Free package is recommended for new designs.

#### **Pin Configuration**



16-Pin MLF® (MLF-16)

#### **Truth Table**

| IN | /IN | EN | Q                | /Q               |
|----|-----|----|------------------|------------------|
| 0  | 1   | 1  | 0                | 1                |
| 1  | 0   | 1  | 1                | 0                |
| Х  | Х   | 0  | 0 <sup>(1)</sup> | 1 <sup>(1)</sup> |

Note:

1. On next negative transition of the input signal (IN).

## **Pin Description**

| Pin Number | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15, 16     | Q0, /Q0  | LVDS Differential Outputs: Normally terminated with $100\Omega$ across the pair (Q,                                                                                                                                                                                                                                                                                                                                                               |
| 1, 2       | Q1, /Q1  | /Q). See "LVDS Outputs" section, Figure 2a. Unused outputs should be terminated with a $100\Omega$ resistor across each pair.                                                                                                                                                                                                                                                                                                                     |
| 3, 4       | Q2, /Q2  |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5, 6       | Q3, /Q3  |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 8          | EN       | This single-ended TTL/CMOS-compatible input functions as a synchronous output enable. The synchronous enable ensures that enable/disable will only occur when the outputs are in a logic LOW state. Note that this input is internally connected to a $25k\Omega$ pull-up resistor and will default to logic HIGH state (enabled) if left open.                                                                                                   |
| 9, 12      | /IN, IN  | Differential Input: This input pair is the differential signal input to the device.<br>Input accepts AC- or DC-Coupled differential signals as small as 100mV. Each<br>pin of the pair internally terminates to a VT pin through $50\Omega$ . Note that this input<br>will default to an intermediate state if left open. Please refer to the "Input<br>Interface Applications" section for more details.                                         |
| 10         | VREF-AC  | Reference Voltage: This output biases to $V_{CC}$ -1.4V. It is used when AC-<br>Coupling the input (IN, /IN). For AC-Coupled applications, connect VREF-AC to<br>VT pin and bypass with 0.1µF low ESR capacitor to $V_{CC}$ . See "Input Interface<br>Applications" section for more details. Maximum sink/source current is ±1.5mA.<br>Due to the limited drive capability, each VREF-AC pin is only intended to drive its<br>respective VT pin. |
| 11         | VT       | Input Termination Center-Tap: Each side of the differential input pair terminates to the VT pin. The VT pin provides a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details.                                                                                                                                                                                        |
| 13         | GND      | Ground. GND pin and exposed pad must be connected to the most negative potential of the device ground.                                                                                                                                                                                                                                                                                                                                            |
| 7, 14      | VCC      | Positive Power Supply: Bypass with $0.1\mu F//0.01\mu F$ low ESR capacitors and place as close to each VCC pin as possible.                                                                                                                                                                                                                                                                                                                       |

#### Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage ( $V_{CC}$ )                          |
|------------------------------------------------------|
|                                                      |
| Source or Sink Current on (IN, /IN)±50mA             |
| V <sub>T</sub> Current                               |
| Source or Sink Current on (V <sub>T</sub> )±100mA    |
| V <sub>REF-AC</sub> Current                          |
| Source or Sink Current on (V <sub>REF-AC</sub> )±2mA |
| Maximum Operating Junction Temperature               |
| Lead Temperature (soldering, 20sec.)                 |
| Storage Temperature ( $T_s$ )65°C to +150°C          |
|                                                      |

#### **Operating Ratings**<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )                                                   | +3.0V to +3.60V |
|-------------------------------------------------------------------------------------|-----------------|
| Ambient Temperature (T <sub>A</sub> )<br>Junction Thermal Resistance <sup>(3)</sup> | –40°C to +85°C  |
| Junction Thermal Resistance <sup>(3)</sup>                                          |                 |
| $MLF^{\mathbb{R}}(\Theta_{JA})$                                                     |                 |
| Still-Air                                                                           | 75°C/W          |
| $MLF^{	extbf{B}}\left( \psi_{JB} ight)$                                             | 33°C/W          |

#### Electrical Characteristics<sup>(4)</sup>

 $T_A = -40^{\circ}C$  to +85°C, unless otherwise noted.

| Symbol               | Parameter                                    | Condition                       | Min                    | Тур                    | Max                    | Units |
|----------------------|----------------------------------------------|---------------------------------|------------------------|------------------------|------------------------|-------|
| V <sub>CC</sub>      | Power Supply Voltage Range                   |                                 | 3.0                    | 3.3                    | 3.6                    | V     |
| I <sub>CC</sub>      | Power Supply Current                         | No load, max. V <sub>CC</sub> . |                        | 75                     | 100                    | mA    |
| R <sub>IN</sub>      | Input Resistance (IN-to-VT)                  |                                 | 45                     | 50                     | 55                     | Ω     |
| $R_{\text{DIFF-IN}}$ | Differential Input Resistance<br>(IN-to-/IN) |                                 | 90                     | 100                    | 110                    | Ω     |
| V <sub>IH</sub>      | Input HIGH Voltage<br>(IN-to-/IN)            |                                 | 1.2                    |                        | V <sub>CC</sub>        | V     |
| VIL                  | Input LOW Voltage<br>(IN-to-/IN)             |                                 | 0                      |                        | V <sub>IH</sub> -0.1   | V     |
| V <sub>IN</sub>      | Input Voltage Swing<br>(IN-to-/IN)           | See Figure 2c.                  | 0.1                    |                        | 1.7                    | V     |
| $V_{DIFF\_IN}$       | Differential Input Voltage                   | See Figure 2d.                  | 0.2                    |                        |                        | V     |
| IIN                  | Input Current<br>(IN, /IN)                   | Note 5                          |                        |                        | 45                     | mA    |
| $V_{REF-AC}$         | Reference Voltage                            |                                 | V <sub>cc</sub> -1.525 | V <sub>cc</sub> -1.425 | V <sub>CC</sub> -1.325 | V     |

Notes:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB.  $\psi_{JB}$  and  $\theta_{JA}$  values are determined for a 4-layer board in still-air number, unless otherwise stated.

4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

5. Due to the internal termination (see "Input Stage" section) the input current depends on the applied voltages at IN, /IN and VT inputs. Do not apply a combination of voltages that causes the input current to exceed the maximum limit!

## LVDS Outputs DC Electrical Characteristics<sup>(6)</sup>

 $V_{CC}$  = 3.3V ±10%, R<sub>L</sub> = 100 $\Omega$  across the output, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted.

| Symbol                | Parameter                         | Condition      | Min   | Тур | Max   | Units |
|-----------------------|-----------------------------------|----------------|-------|-----|-------|-------|
| V <sub>OUT</sub>      | Output Voltage Swing              | See Figure 2c. | 250   | 325 |       | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing | See Figure 2d. | 500   | 650 |       | mV    |
| V <sub>OCM</sub>      | Output Common Mode Voltage        |                | 1.125 |     | 1.275 | V     |
| $\Delta V_{OCM}$      | Change in Common Mode Voltage     |                | -50   |     | 50    | mV    |

## LVTTL/CMOS DC Electrical Characteristics<sup>(6)</sup>

 $V_{CC}$  = 3.3V ±10%,  $T_{A}$  = –40°C to +85°C, unless otherwise noted.

| Symbol          | Parameter          | Condition | Min  | Тур | Max             | Units |
|-----------------|--------------------|-----------|------|-----|-----------------|-------|
| V <sub>IH</sub> | Input HIGH Voltage |           | 2.0  |     | V <sub>cc</sub> | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           | 0    |     | 0.8             | V     |
| I <sub>IH</sub> | Input HIGH Current |           | -125 |     | 30              | μA    |
| IIL             | Input LOW Current  |           | -300 |     |                 | μA    |

Notes:

6. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## AC Electrical Characteristics<sup>(7)</sup>

 $V_{CC}$  = 3.3V ±10%,  $R_L$  = 100 $\Omega$  across the output,  $T_A$  = -40°C to +85°C, unless otherwise noted.

| Symbol                         | Parameter                                               | Condition                | Min | Тур  | Max     | Units                                 |
|--------------------------------|---------------------------------------------------------|--------------------------|-----|------|---------|---------------------------------------|
| f <sub>MAX</sub>               | Maximum Frequency                                       | V <sub>OUT</sub> ≥ 200mV | 2.0 |      |         | GHz                                   |
| t <sub>PD</sub>                | Propagation Delay                                       |                          | 250 |      | 470     | ps                                    |
|                                | Within-Device Skew                                      | Note 8                   |     | 5    | 20      | ps                                    |
| t <sub>SKEW</sub>              | Part-to-Part Skew                                       | Note 9                   |     |      | 200     | ps                                    |
| t <sub>S</sub>                 | Set-Up Time                                             | Note 10                  | 400 |      |         | ps                                    |
| t <sub>H</sub>                 | Hold Time                                               | Note 10                  | 400 |      |         | ps                                    |
|                                | Data<br>Random Jitter (RJ)<br>Deterministic Jitter (DJ) | Note 11<br>Note 12       |     |      | 1<br>10 | ps <sub>rms</sub><br>ps <sub>pp</sub> |
| t <sub>JITTER</sub>            | Clock<br>Cycle-to-Cycle Jitter<br>Total Jitter (TJ)     | Note 13<br>Note 14       |     |      | 1<br>10 | ps <sub>rms</sub><br>ps <sub>PP</sub> |
|                                |                                                         | f = 622.08MHz, Note 15   |     | 0.07 |         | <b>ps</b> <sub>RMS</sub>              |
|                                | Additive Phase Jitter                                   | f = 156.25MHz, Note 15   |     |      | 0.635   | ps <sub>RMS</sub>                     |
| t <sub>r,</sub> t <sub>f</sub> | Output Rise/Fall Times<br>(20% to 80%)                  | At full output swing.    | 60  | 110  | 190     | ps                                    |
|                                | Duty Cycle                                              | Differential I/O         | 47  |      | 53      | %                                     |

Notes:

7. High-frequency AC parameters are guaranteed by design and characterization.

- 8. Within device skew is measured between two different outputs under identical input transitions.
- 9. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and no skew at the edges at the respective inputs.
- 10. Set-up and hold times apply to synchronous applications that intend to enable/disable before the next clock cycle. For asynchronous applications, set-up and hold times do not apply.
- 11. Random jitter is measured with a K28.7 pattern, measured at  $\leq f_{MAX}$ .
- 12. Deterministic jitter is measured at 2.5Gbps with both K28.5 and  $2^{23}$ –1 PRBS pattern.
- 13. Cycle-to-cycle jitter definition: The variation period between adjacent cycles over a random sample of adjacent cycle pairs.  $t_{JITTER\_CC} = T_n T_{n+1}$ , where T is the time between rising edges of the output signal.
- Total jitter definition: with an ideal clock input frequency of ≤ f<sub>MAX</sub> (device), no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.
- 15. Integrated over the range of 12kHz to 20MHz.

## Timing Diagrams



#### **Typical Characteristics**

 $V_{CC}$  = 3.3V, GND = 0V,  $V_{IN}$  = 400mV,  $R_L$  = 100 $\Omega$  across the outputs,  $T_A$  = 25°C, unless otherwise stated.



#### **Functional Characteristics**

 $V_{CC}$  = 3.3V, GND = 0V,  $V_{IN}$  = 400mV,  $R_L$  = 100 $\Omega$  across the outputs,  $T_A$  = 25°C, unless otherwise stated.



#### Input Stage



Figure 1. Simplified Differential Input Buffer



Figure 2b. LVDS Common Mode Measurement



Figure 2c. Single-Ended Swing

## **LVDS Outputs**

LVDS specifies a small swing of 325mV typical, on a nominal 1.20V common mode above ground. The common mode voltage has tight limits to permit large variations in ground noise between an LVDS driver and receiver.



Figure 2a. LVDS Differential Measurement



Figure 2d. Differential Swing

## **Input Interface Applications**



Figure 3d. AC-Coupled LVPECL Input Interface



Figure 3b. AC-Coupled CML Input Interface



LVPECL Input Interface



Figure 3e. LVDS Input Interface

## **Related Product and Support Documentation**

| Part Number   | Function                                                                            | Datasheet Link                                                               |
|---------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| SY89830U      | 2.5V/3.3V/5V 2.5GHz 1:4 PECL/ECL<br>Clock Driver with 2:1 Differential Input MUX    | http://www.micrel.com/product-info/products/sy89830u.shtml                   |
| SY89831U      | Ultra-Precision 1:4 LVPECL Fanout<br>Buffer/Translator with Internal Termination    | http://www.micrel.com/product-info/products/sy89831u.shtml                   |
| SY89832U      | 2.5V Ultra-Precision 1:4 LVDS Fanout<br>Buffer/Translator with Internal Termination | http://www.micrel.com/product-info/products/sy89832u.shtml                   |
| SY89834U      | 2.5/3.3V Two Input, 1GHz LVTTL/CMOS-to-<br>LVPECL 1:4 Fanout Buffer/Translator      | http://www.micrel.com/product-info/products/sy89834u.shtml                   |
| SY89833L      | 3.3V Ultra-Precision 1:4 LVDS Fanout<br>Buffer/Translator with Internal Termination | http://www.micrel.com/page.do?page=/product-<br>info/products/sy898331.shtml |
|               | 16-MLF <sup>®</sup> Manufacturing Guidelines Exposed<br>Pad Application Note        | http://www.amkor.com/products/notes_papers/MLF_appnote_0301.pdf              |
| HBW Solutions | New Products and Termination App. Note                                              | http://www.micrel.com/product-info/as/solutions.shtml                        |

## **Package Information**







PCB Thermal Consideration for 16-Pin MLF<sup>®</sup> Package (Always solder, or equivalent, the exposed pad to the PCB)

#### Package Notes:

- 1. Package meets Level 2 moisture sensitivity classification, and are shipped in dry-pack form.
- 2. Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2009 Micrel, Incorporated.