# 3.3 V 1:6 LVCMOS PLL Clock Generator

The MPC9331 is a 3.3 V compatible, 1:6 PLL based clock generator targeted for high performance low-skew clock distribution in mid-range to high-performance telecom, networking, and computing applications. With output frequencies up to 240 MHz and output skews less than 150 ps, the device meets the needs of most the demanding clock applications. The MPC9331 is specified for the temperature range of 0°C to +70°C.

#### Features

- 1:6 PLL based low-voltage clock generator
- 3.3 V power supply
- · Generates clock signals up to 240 MHz
- Maximum output skew of 150 ps
- Differential LVPECL reference clock input
- Alternative LVCMOS PLL reference clock input
- Internal and external PLL feedback
- · Supports zero-delay operation in external feedback mode
- PLL multiplies the reference clock by 4x, 3x, 2x, 1x, 4/3x, 3/2x, 2/3x, x/2, x/3 or x/4
- · Synchronous output clock stop in logic low eliminates output runt pulses
- Power\_down feature reduces output clock frequency
- · Drives up to 12 clock lines
- 32-lead LQFP packaging
- 32-lead Pb-free Package Available
- Ambient temperature range 0°C to +70°C
- Internal Power-Up Reset
- Pin and function compatible to the MPC931

#### **Functional Description**

The MPC9331 utilizes PLL technology to frequency lock its outputs onto an input reference clock. Normal operation of the MPC9331 requires either the selection of internal PLL feedback or the connection of one of the device outputs to the feedback input to close the PLL feedback path in external feedback mode. The reference clock frequency and the divider for the feedback path determine the VCO frequency. Both must be selected to match the VCO frequency range. In external PLL feedback configuration and with the available post-PLL dividers (divide-by-2, divide-by-4, and divide-by-6), the internal VCO of the MPC9331 is running at either 2x, 4x, 6x, 8x, or 12x of the reference clock frequency. In internal feedback configuration (divide-by-8) the internal VCO is running 8x of the reference frequency. The frequency of the QA, QB, QC output banks is a division of the VCO frequency and can be configured independently for each output bank using the FSELA, FSELB, and FSELC pins, respectively. The available output to input frequency ratios are 4x, 3x, 2x, 1x, 4/3x, 3/2x, 2/3x, x/2, x/3, or x/4.

The REF\_SEL pin selects the differential LVPECL or the LVCMOS compatible input as the reference clock signal. The PLL\_EN control selects the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is routed directly to the output dividers bypassing the PLL. The PLL bypass is fully static and the minimum clock frequency specification and all other PLL characteristics do not apply. The outputs can be disabled (high-impedance) by deasserting the OE/MR pin. In the PLL configuration with external feedback selected, deasserting OE/MR causes the PLL to loose lock due to missing feedback signal presence at FB\_IN. Asserting OE/MR will enable the outputs and close the phase locked loop, enabling the PLL to recover to normal operation. The MPC9331 output clock stop control allows the outputs to start and stop synchronously in logic low state, without the potential generation of runt pulses.

The MPC9331 is fully 3.3 V compatible and requires no external loop filter components. The inputs (except PCLK) accept LVCMOS except signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50  $\Omega$  transmission lines. For series terminated transmission lines, each of the MPC9331 outputs can drive one or two traces giving the devices an effective fanout of 1:12. The device is packaged in a 7x7 mm<sup>2</sup> 32-lead LQFP package.



AC SUFFIX 32-LEAD LQFP PACKAGE Pb-FREE PACKAGE CASE 873A-03

**MPC9331** 



Figure 1. MPC9331 Logic Diagram



It is recommended to use an external RC filter for the analog V<sub>CC\_PLL</sub> power supply pin. Please see application section for details.

Figure 2. MPC9331 32-Lead Package Pinout (Top View)

IDT<sup>™</sup> 3.3 V 1:6 LVCMOS PLL Clock Generator

#### Table 1. Pin Configuration

| Pin                 | I/O    | Туре            | Function                                                                                                                                                                                  |
|---------------------|--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CCLK                | Input  | LVCMOS          | PLL reference clock signal                                                                                                                                                                |
| PCLK, PCLK          | Input  | LVPECL          | Differential PECL reference clock signal                                                                                                                                                  |
| FB_IN               | Input  | LVCMOS          | PLL feedback signal input, connect to an output                                                                                                                                           |
| FB_SEL              | Input  | LVCMOS          | Feedback select                                                                                                                                                                           |
| REF_SEL             | Input  | LVCMOS          | Reference clock select                                                                                                                                                                    |
| PWR_DN              | Input  | LVCMOS          | Output frequency and power down select                                                                                                                                                    |
| FSELA               | Input  | LVCMOS          | Frequency divider select for bank A outputs                                                                                                                                               |
| FSELB               | Input  | LVCMOS          | Frequency divider select for bank B outputs                                                                                                                                               |
| FSELC               | Input  | LVCMOS          | Frequency divider select for bank C outputs                                                                                                                                               |
| PLL_EN              | Input  | LVCMOS          | PLL enable/disable                                                                                                                                                                        |
| CLK_STOP0-1         | Input  | LVCMOS          | Clock output enable/disable                                                                                                                                                               |
| OE/MR               | Input  | LVCMOS          | Output enable/disable (high-impedance tristate) and device reset                                                                                                                          |
| QA0-1, QB0-1, QC0-1 | Output | LVCMOS          | Clock outputs                                                                                                                                                                             |
| GND                 | Supply | Ground          | Negative power supply (GND)                                                                                                                                                               |
| V <sub>CC_PLL</sub> | Supply | V <sub>CC</sub> | PLL positive power supply (analog power supply). It is recommended to use external RC filter for the analog power supply pin $V_{CC\_PLL}$ . Please see applications section for details. |
| V <sub>CC</sub>     | Supply | V <sub>CC</sub> | Positive power supply for I/O and core. All $V_{CC}$ pins must be connected to the positive power supply for correct operation                                                            |

#### Table 2. Function Table

| Control       | Default | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1                                                                                         |
|---------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| REF_SEL       | 0       | PCLK is the PLL reference clock                                                                                                                                                                                                                                                                                                                                                                                                                                                               | CCLK is the PLL reference clock                                                           |
| FB_SEL        | 1       | Internal PLL feedback of 8. f <sub>VCO</sub> = 8 * f <sub>ref</sub>                                                                                                                                                                                                                                                                                                                                                                                                                           | External feedback. Zero-delay operation<br>enabled for CCLK or PCLK as reference<br>clock |
| PLL_EN        | 1       | Test mode with PLL disabled. The reference clock is substituted<br>for the internal VCO output. MPC9331 is fully static and no<br>minimum frequency limit applies. All PLL related AC<br>characteristics are not applicable.                                                                                                                                                                                                                                                                  | Normal operation mode with PLL enabled.                                                   |
| PWR_DN        | 1       | VCO ÷ 1 (High output frequency range)                                                                                                                                                                                                                                                                                                                                                                                                                                                         | VCO ÷ 2 (Low output frequency range)                                                      |
| FSELA         | 0       | Output divider ÷ 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Output divider ÷ 4                                                                        |
| FSELB         | 0       | Output divider ÷ 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Output divider ÷ 4                                                                        |
| FSELC         | 0       | Output divider ÷ 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Output divider ÷ 6                                                                        |
| OE/MR         | 1       | Outputs disabled (high-impedance state) and reset of the device. During reset in external feedback configuration, the PLL feedback loop is open. The VCO is tied to its lowest frequency. The MPC9331 requires reset after any loss of PLL lock. Loss of PLL lock may occur when the external feedback path is interrupted. The length of the reset pulse should be greater than one reference clock cycle (CCLK or PCLK). Reset does not affect PLL lock in internal feedback configuration. | Outputs enabled (active)                                                                  |
| CLK_STOP[0:1] | 11      | See Table 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I                                                                                         |

PWR\_DN, FSELA, FSELB and FSELC control the operating PLL frequency range and input/output frequency ratios. See Table 8 through Table 10 for supported frequency ranges and output to input frequency ratios.

Downloaded from Elcodis.com electronic components distributor

## Table 3. Clock Output Synchronous Disable (CLK\_STOP) Function Table<sup>(1)</sup>

| CLK_STOP0 | CLK_STOP1 | QA[0:1]                  | QB[0:1]                  | QC[0:1]                  |
|-----------|-----------|--------------------------|--------------------------|--------------------------|
| 0         | 0         | Active                   | Stopped in logic L state | Stopped in logic L state |
| 0         | 1         | Active                   | Stopped in logic L state | Active                   |
| 1         | 0         | Stopped in logic L state | Stopped in logic L state | Active                   |
| 1         | 1         | Active                   | Active                   | Active                   |

1. Output operation for OE/MR=1 (outputs enabled). OE/MR=0 will disable (high-impedance state) all outputs independent on CLK\_STOP[0:1].

#### **Table 4. General Specifications**

| Symbol          | Characteristics                   | Min  | Тур             | Max | Unit | Condition  |
|-----------------|-----------------------------------|------|-----------------|-----|------|------------|
| V <sub>TT</sub> | Output Termination Voltage        |      | $V_{CC} \div 2$ |     | V    |            |
| MM              | ESD Protection (Machine Model)    | 200  |                 |     | V    |            |
| HBM             | ESD Protection (Human Body Model) | 2000 |                 |     | V    |            |
| LU              | Latch-Up Immunity                 | 200  |                 |     | mA   |            |
| C <sub>PD</sub> | Power Dissipation Capacitance     |      | 10              |     | pF   | Per output |
| C <sub>IN</sub> | Input Capacitance                 |      | 4.0             |     | pF   | Inputs     |

#### Table 5. Absolute Maximum Ratings<sup>(1)</sup>

| Symbol           | Characteristics     | Min  | Max                   | Unit | Condition |
|------------------|---------------------|------|-----------------------|------|-----------|
| V <sub>CC</sub>  | Supply Voltage      | -0.3 | 3.9                   | V    |           |
| V <sub>IN</sub>  | DC Input Voltage    | -0.3 | V <sub>CC</sub> + 0.3 | V    |           |
| V <sub>OUT</sub> | DC Output Voltage   | -0.3 | V <sub>CC</sub> + 0.3 | V    |           |
| I <sub>IN</sub>  | DC Input Current    |      | ±20                   | mA   |           |
| I <sub>OUT</sub> | DC Output Current   |      | ±50                   | mA   |           |
| Τ <sub>S</sub>   | Storage Temperature | -65  | 125                   | °C   |           |

1. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation at absolute-maximum-rated conditions is not implied.

#### Symbol Мах Unit Condition Characteristics Min Тур VIH Input high voltage 2.0 $V_{CC} + 0.3$ V LVCMOS Input low voltage LVCMOS 0.8 V VIL V<sub>PP</sub> PCLK, PCLK 250 LVPECL Peak-to-peak input voltage mV PCLK, PCLK LVPECL $V_{CMR}^{(1)}$ Common Mode Range 1.0 $V_{CC} - 0.6$ V $I_{OH} = -24 \text{ mA}^{(2)}$ VOH Output High Voltage 2.4 V V<sub>OL</sub> 0.55 V I<sub>OL</sub> = 24 mA Output Low Voltage I<sub>OL</sub> = 12 mA 0.30 V ZOUT Output impedance 14 - 17Ω Input Current<sup>(3)</sup> ±200 μΑ V<sub>IN</sub> = V<sub>CC</sub> or GND $I_{IN}$ Maximum PLL Supply Current 8.0 12 mΑ V<sub>CC\_PLL</sub> Pin I<sub>CC\_PLL</sub> Maximum Quiescent Supply Current<sup>(4)</sup> 26 All V<sub>CC</sub> Pins mΑ Iccq

#### Table 6. DC Characteristics ( $V_{CC}$ = 3.3 V ± 5%, T<sub>A</sub> = 0°C to 70°C)

1. V<sub>CMR</sub> (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the V<sub>CMR</sub> range and the input swing lies within the V<sub>PP</sub> (DC) specification.

2. The MPC9331 is capable of driving 50  $\Omega$  transmission lines on the incident edge. Each output drives one 50  $\Omega$  parallel terminated transmission line to a termination voltage of V<sub>TT</sub>. Alternatively, the device drives up to two 50  $\Omega$  series terminated transmission lines.

3. Inputs have pull-down or pull-up resistors affecting the input current.

4. OE/MR=0 (outputs in high-impedance state).

#### IDT<sup>™</sup> 3.3 V 1:6 LVCMOS PLL Clock Generator

| Symbol                          | Characteristics                                                                                                                                                                                                     | Min                                            | Тур                                      | Max                                                   | Unit                                          | Condition                    |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------|-------------------------------------------------------|-----------------------------------------------|------------------------------|
| f <sub>REF</sub>                | Input reference frequency<br>PLL mode, external feedback<br>+4 feedback<br>+6 feedback<br>+8 feedback<br>+12 feedback<br>PLL mode, internal feedback<br>Input reference frequency in PLL bypass mode <sup>(2)</sup> | 100.0<br>50.0<br>33.3<br>25.0<br>16.67<br>25.0 |                                          | 240.0<br>120.0<br>80.0<br>60.0<br>40.0<br>60.0<br>240 | MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz | PLL locked                   |
| f <sub>VCO</sub>                | VCO lock frequency range <sup>(3)</sup>                                                                                                                                                                             | 200                                            |                                          | 480                                                   | MHz                                           |                              |
| f <sub>MAX</sub>                | Output Frequency<br>+2 output<br>+4 output<br>+6 output<br>+8 output<br>+12 output                                                                                                                                  | 100.0<br>50.0<br>33.3<br>25.0<br>16.67         |                                          | 240.0<br>120.0<br>80.0<br>60.0<br>40.0                | MHz<br>MHz<br>MHz<br>MHz<br>MHz               | PLL locked                   |
| V <sub>PP</sub>                 | Peak-to-peak input voltage PCLK, PCLK                                                                                                                                                                               | 400                                            |                                          | 1000                                                  | mV                                            | LVPECL                       |
| V <sub>CMR</sub> <sup>(4)</sup> | Common Mode Range PCLK, PCLK                                                                                                                                                                                        | 1.2                                            |                                          | V <sub>CC</sub> – 0.9                                 | V                                             | LVPECL                       |
| t <sub>PW,MIN</sub>             | Input Reference Pulse Width <sup>(5)</sup>                                                                                                                                                                          | 2.0                                            |                                          |                                                       | ns                                            |                              |
| t <sub>R</sub> , t <sub>F</sub> | CCLK Input Rise/Fall Time <sup>(6)</sup>                                                                                                                                                                            |                                                |                                          | 1.0                                                   | ns                                            | 0.8 to 2.0 V                 |
| t <sub>(∅)</sub>                | Propagation Delay CCLK to FB_IN <sup>(7)</sup><br>(static phase offset) PCLK to FB_IN <sup>(7)</sup><br>CCLK or PCLK to FB_IN <sup>(8)</sup>                                                                        | -250<br>-180<br>-3.0                           | -130<br>-30                              | -50<br>+120<br>+3.0                                   | ps<br>ps<br>°                                 | FB_SEL = 1<br>and PLL locked |
| t <sub>sk(O)</sub>              | Output-to-output Skew                                                                                                                                                                                               |                                                |                                          | 150                                                   | ps                                            |                              |
| DC                              | Output duty cycle <sup>(9)</sup>                                                                                                                                                                                    | (T÷2)–500                                      | T÷2                                      | (T÷2)+500                                             | ps                                            |                              |
| t <sub>R</sub> , t <sub>F</sub> | Output Rise/Fall Time                                                                                                                                                                                               | 0.1                                            |                                          | 1.0                                                   | ns                                            | 0.55 to 2.4 V                |
| t <sub>PLZ, HZ</sub>            | Output Disable Time                                                                                                                                                                                                 |                                                |                                          | 8.0                                                   | ns                                            |                              |
| t <sub>PZL, LZ</sub>            | Output Enable Time                                                                                                                                                                                                  |                                                |                                          | 10                                                    | ns                                            |                              |
| t <sub>JIT(CC)</sub>            | Cycle-to-cycle jitter <sup>(10)</sup>                                                                                                                                                                               |                                                |                                          | 200                                                   | ps                                            |                              |
| t <sub>JIT(PER)</sub>           | Period Jitter                                                                                                                                                                                                       |                                                |                                          | 125                                                   | ps                                            |                              |
| t <sub>JIT(∅)</sub>             | I/O Phase Jitter RMS (1 σ)                                                                                                                                                                                          |                                                |                                          | 25                                                    | ps                                            |                              |
| BW                              | PLL closed loop bandwidth <sup>(11)</sup> ÷ 4 feedback         PLL mode, external feedback       ÷ 6 feedback         ÷ 8 feedback       ÷ 12 feedback                                                              |                                                | 2.0-8.0<br>1.2-4.0<br>1.0-3.0<br>0.7-2.0 |                                                       | MHz<br>MHz<br>MHz<br>MHz                      |                              |
| t <sub>LOCK</sub>               | Maximum PLL Lock Time                                                                                                                                                                                               |                                                |                                          | 10                                                    | ms                                            |                              |

## Table 7. AC Characteristics (V $_{CC}$ = 3.3V $\pm$ 5%, T $_{A}$ = 0°C to 70°C)^(1)

1. AC characteristics apply for parallel output termination of 50  $\Omega$  to V\_TT.

2. In bypass mode, the MPC9331 divides the input reference clock.

3. The input frequency  $f_{REF}$  must match the VCO frequency range divided by the feedback divider ratio FB:  $f_{REF} = f_{VCO} \div$  FB.

4.  $V_{CMR}$  (AC) is the crosspoint of the differential input signal. Normal AC operation is obtained when the crosspoint is within the  $V_{CMR}$  range and the input swing lies within the  $V_{PP}$  (AC) specification. Violation of  $V_{CMR}$  or  $V_{PP}$  impacts static phase offset  $t_{(\emptyset)}$ .

5. Calculation of reference duty cycle limits: DC<sub>REF,MIN</sub> = t<sub>PW,MIN</sub> · f<sub>REF</sub> · 100% and DC<sub>REF,MAX</sub> = 100% – DC<sub>REF,MIN</sub>.

The MPC9331 will operate with input rise/fall times up to 3.0 ns, but the AC characteristics, specifically t<sub>(Ø)</sub>, t<sub>PW,MIN</sub>, DC and f<sub>MAX</sub> can only be guaranteed if t<sub>R</sub>, t<sub>F</sub> are within the specified range.

7. Data valid for f<sub>REF</sub> = 50 MHz and a PLL feedback of ÷8 (e.g. QAx connected to FB\_IN and FSELA=1, PWR\_DN=1).

8. Data valid for 16.67 MHz <  $f_{REF}$  < 100 MHz and any feedback divider.  $t_{sk(O)}[s] = t_{sk(O)}[^{\circ}] \div (f_{REF} \cdot 360^{\circ})$ .

9. Output duty cycle is DC =  $(0.5 \pm 500 \text{ ps} \cdot f_{\text{OUT}}) \cdot 100\%$ . (e.g. the DC range at  $f_{\text{OUT}}$  = 100 MHz is 45% < DC < 55%).

10. All outputs in ÷4 divider configuration.

11. -3 dB point of PLL transfer characteristics.

#### **APPLICATIONS INFORMATION**

#### Output Power Down (PWR\_DN) Timing Diagram



#### Programming the MPC9331

The MPC9331 supports output clock frequencies from 16.67 to 240 MHz. Different feedback and output divider configurations can be used to achieve the desired input to output frequency relationship. The feedback frequency and divider should be used to situate the VCO in the frequency lock range between 200 and 480 MHz for stable and optimal operation. The FSELA, FSELB, FSELC and PWR\_DN pins select the desired output clock frequencies. Possible frequency ratios of the reference clock input to the outputs are 4:1, 3:1, 2:1, 1:1, 1:2, 2:3 and 3:2. Table 8 illustrates the various output configurations and frequency ratios supported by the MPC9331. See also Table 9 and Table 10 for further reference.

| Table 8. MPC9331 | Example Configurations ( | (Internal Feedback: FB_SEL = 0) |
|------------------|--------------------------|---------------------------------|
|------------------|--------------------------|---------------------------------|

| fref <sup>(1)</sup> [MHz] | PWR_DN | FSELA | FSELB | FSELC | QA[0:1]:fref ratio     | QB[0:1]:fref ratio     | QC[0:1]:fref ratio       |
|---------------------------|--------|-------|-------|-------|------------------------|------------------------|--------------------------|
| 25.0 - 60.0               | 0      | 0     | 0     | 0     | fref · 4 (100-240 MHz) | fref · 4 (100-240 MHz) | fref · 2 (50-120 MHz)    |
|                           | 0      | 0     | 0     | 1     | fref · 4 (100-240 MHz) | fref · 4 (100-240 MHz) | fref ·4÷3 (33.3-80 MHz)  |
|                           | 0      | 0     | 1     | 0     | fref · 4 (100-240 MHz) | fref · 2 (50-120 MHz)  | fref · 2 (50-120 MHz)    |
|                           | 0      | 0     | 1     | 1     | fref · 4 (100-240 MHz) | fref · 2 (50-120 MHz)  | fref ·4÷3 (33.3-80 MHz)  |
|                           | 0      | 1     | 0     | 0     | fref · 2 (50-120 MHz)  | fref · 4 (100-240 MHz) | fref · 2 (50-120 MHz)    |
|                           | 0      | 1     | 0     | 1     | fref · 2 (50-120 MHz)  | fref · 4 (100-240 MHz) | fref ·4÷3 (33.3-80 MHz)  |
|                           | 0      | 1     | 1     | 0     | fref · 2 (50-120 MHz)  | fref · 2 (50-120 MHz)  | fref · 2 (50-120 MHz)    |
|                           | 0      | 1     | 1     | 1     | fref · 2 (50-120 MHz)  | fref · 2 (50-120 MHz)  | fref ·4÷3 (33.3-80 MHz)  |
|                           | 1      | 0     | 0     | 0     | fref · 2 (50-120 MHz)  | fref · 2 (50-120 MHz)  | fref (25.0-60 MHz)       |
|                           | 1      | 0     | 0     | 1     | fref · 2 (50-120 MHz)  | fref · 2 (50-120 MHz)  | fref ·2÷3 (16.67-40 MHz) |
|                           | 1      | 0     | 1     | 0     | fref · 2 (50-120 MHz)  | fref (25.0-60 MHz)     | fref (25.0-60 MHz)       |
|                           | 1      | 0     | 1     | 1     | fref · 2 (50-120 MHz)  | fref (25.0-60 MHz)     | fref ·2÷3 (16.67-40 MHz) |
|                           | 1      | 1     | 0     | 0     | fref (25.0-60 MHz)     | fref · 2 (50-120 MHz)  | fref (25.0-60 MHz)       |
|                           | 1      | 1     | 0     | 1     | fref (25.0-60 MHz)     | fref · 2 (50-120 MHz)  | fref ·2÷3 (16.67-40 MHz) |
|                           | 1      | 1     | 1     | 0     | fref (25.0-60 MHz)     | fref (25.0-60 MHz)     | fref (25.0-60 MHz)       |
|                           | 1      | 1     | 1     | 1     | fref (25.0-60 MHz)     | fref (25.0-60 MHz)     | fref ·2÷3 (16.67-40 MHz) |

1. fref is the input clock reference frequency (CCLK or PCLK).

Table 9. MPC9331 Example Configurations (External Feedback and PWR\_DN = 0)

| PLL<br>Feedback        | fref <sup>(1)</sup><br>[MHz] | FSELA | FSELB | FSELC | QA[       | [0:1]:fref ratio | QB[0:                 | 1]:fref ratio | QC[0:       | 1]:fref ratio |
|------------------------|------------------------------|-------|-------|-------|-----------|------------------|-----------------------|---------------|-------------|---------------|
| VCO ÷ 2 <sup>(2)</sup> | 100 – 240                    | 0     | 0     | 0     | fref      | (100-240 MHz)    | fref                  | (100-240 MHz) | fref ÷ 2    | (50-120 MHz)  |
|                        |                              | 0     | 0     | 1     | fref      | (100-240 MHz)    | fref                  | (100-240 MHz) | fref ÷ 3    | (33.3-80 MHz) |
|                        |                              | 0     | 1     | 0     | fref      | (100-240 MHz)    | fref ÷ 2              | (50-120 MHz)  | fref ÷ 2    | (50-120 MHz)  |
|                        |                              | 0     | 1     | 1     | fref      | (100-240 MHz)    | fref ÷ 2              | (50-120 MHz)  | fref ÷ 3    | (33.3-80 MHz) |
| $VCO \div 4^{(3)}$     | 50 –120                      | 1     | 0     | 0     | fref      | (50-120 MHz)     | fref ·2               | (100-240 MHz) | fref        | (50-120 MHz)  |
|                        |                              | 1     | 0     | 1     | fref      | (50-120 MHz)     | fref ·2               | (100-240 MHz) | fref ·2÷3   | (33.3-80 MHz) |
|                        |                              | 1     | 1     | 0     | fref      | (50-120 MHz)     | fref                  | (100-240 MHz) | fref        | (50-120 MHz)  |
|                        |                              | 1     | 1     | 1     | fref      | (50-120 MHz)     | fref                  | (100-240 MHz) | fref ·2 ÷ 3 | (33.3-80 MHz) |
| VCO ÷ 6 <sup>(4)</sup> | 33.3 – 80                    | 0     | 0     | 1     | fref ·3   | (100-240 MHz)    | fref ·3               | (100-240 MHz) | fref        | (33.3-80 MHz) |
|                        |                              | 0     | 1     | 1     | fref ·3   | (100-240 MHz)    | fref $\cdot 3 \div 2$ | (50-120 MHz)  | fref        | (33.3-80 MHz) |
|                        |                              | 1     | 0     | 1     | fref ·3 - | ÷ 2 (50-120 MHz) | fref ·3               | (100-240 MHz) | fref        | (33.3-80 MHz) |
|                        |                              | 1     | 1     | 1     | fref ·3 - | ÷ 2 (50-120 MHz) | fref ·3 ÷ 2           | (50-120 MHz)  | fref        | (33.3-80 MHz) |

1. fref is the input clock reference frequency (CCLK or PCLK).

2. QAx connected to FB\_IN and FSELA=0, PWR\_DN=0.

3. QAx connected to FB\_IN and FSELA=1, PWR\_DN=0.

4. QCx connected to FB\_IN and FSELC=1, PWR\_DN=0.

#### Table 10. MPC9331 Example Configurations (External Feedback and PWR\_DN = 1)

| PLL<br>Feedback        | fref <sup>(1)</sup><br>[MHz] | FSELA | FSELB | FSELC | QA[0        | :1]:fref ratio | QB[       | 0:1]:fref ratio | QC[       | 0:1]:fref ratio |
|------------------------|------------------------------|-------|-------|-------|-------------|----------------|-----------|-----------------|-----------|-----------------|
| VCO ÷ 8 <sup>(2)</sup> | 25.0 - 60.0                  | 1     | 0     | 0     | fref        | 25-60 MHz)     | fref ·2   | (50-120 MHz)    | fref      | (2.25-60 MHz)   |
|                        |                              | 1     | 0     | 1     | fref        | (25-60 MHz)    | fref ·2   | (50-120 MHz)    | fref ·2÷3 | (16.6-40 MHz)   |
|                        |                              | 1     | 1     | 0     | fref        | (25-60 MHz)    | fref      | (25-60 MHz)     | fref      | (25-60 MHz)     |
|                        |                              | 1     | 1     | 1     | fref        | (25-60 MHz)    | fref      | (25-60 MHz)     | fref ·2÷3 | (16.6-40 MHz)   |
| $VCO \div 12^{(3)}$    | 16.67 – 40                   | 0     | 0     | 1     | fref ·3     | (50-120 MHz)   | fref ·3   | (50-120 MHz)    | fref      | (16.67-40 MHz)  |
|                        |                              | 0     | 1     | 1     | fref ·3     | (50-120 MHz)   | fref ·3 ÷ | 2 (25-60 MHz)   | fref      | (16.67-40 MHz)  |
|                        |                              | 1     | 0     | 1     | fref ·3 ÷ 2 | 2 (25-60 MHz)  | fref ·3   | (50-120 MHz)    | fref      | (16.67-40 MHz)  |
|                        |                              | 1     | 1     | 1     | fref ·3 ÷ 2 | 2 (25-60 MHz)  | fref ·3 ÷ | 2 (25-60 MHz)   | fref      | (16.67-40 MHz)  |

1. fref is the input clock reference frequency (CCLK or PCLK).

2. QAx connected to FB\_IN and FSELA=1, PWR\_DN=1.

3. QCx connected to FB\_IN and FSELC=1, PWR\_DN=1.

#### **APPLICATIONS INFORMATION**

#### **Power Supply Filtering**

The MPC9331 is a mixed analog/digital product. Its analog circuitry is naturally susceptible to random noise, especially if this noise is seen on the power supply pins. Random noise on the  $V_{\text{CC\_PLL}}$  power supply impacts the device characteristics, for instance, I/O jitter. The MPC9331 provides separate power supplies for the output buffers (V<sub>CC</sub>) and the phase-locked loop (V<sub>CC PLL</sub>) of the device. The purpose of this design technique is to isolate the high switching noise digital outputs from the relatively sensitive internal analog phase-locked loop. In a digital system environment where it is more difficult to minimize noise on the power supplies, a second level of isolation may be required. The simple but effective form of isolation is a power supply filter on the V<sub>CC PLL</sub> pin for the MPC9331. Figure 3 illustrates a typical power supply filter scheme. The MPC9331 frequency and phase stability is most susceptible to noise with spectral content in the 100 kHz to 20 MHz range. Therefore the filter should be designed to target this range. The key parameter that needs to be met in the final filter design is the DC voltage drop across the series filter resistor R<sub>F</sub>. From the data sheet, the I\_CC\_PLL current (the current sourced through the V\_CC\_PLL pin) is typically 8 mA (12 mA maximum), assuming that a minimum of 3.0 V must be maintained on the V<sub>CC PLL</sub> pin.



Figure 3. V<sub>CC\_PLL</sub> Power Supply Filter

The minimum values for RF and the filter capacitor  $C_F$  are defined by the required filter characteristics: the RC filter should provide an attenuation greater than 40 dB for noise whose spectral content is above 100 kHz. In the example RC filter shown in Figure 3, the filter cut-off frequency is around 3-5 kHz and the noise attenuation at 100 kHz is better than 42 dB.

As the noise frequency crosses the series resonant point of an individual capacitor its overall impedance begins to look inductive and thus increases with increasing frequency. The parallel capacitor combination shown ensures that a low impedance path to ground exists for frequencies well above the bandwidth of the PLL. Although the MPC9331 has several design features to minimize the susceptibility to power supply noise (isolated power and grounds and fully differential PLL) there still may be applications in which overall performance is being degraded due to system power supply noise. The power supply filter schemes discussed in this section should be adequate to eliminate power supply noise related problems in most designs.

#### **Driving Transmission Lines**

The MPC9331 clock driver was designed to drive highspeed signals in a terminated transmission line environment. To provide the optimum flexibility to the user, the output drivers were designed to exhibit the lowest impedance possible. With an output impedance of less than 20  $\Omega$ , the drivers can drive either parallel or series terminated transmission lines. For more information on transmission lines, the reader is referred to Freescale application note AN1091. In most high performance clock networks, point-to-point distribution of signals is the method of choice. In a point-to-point scheme, either series terminated or parallel terminated transmission lines can be used. The parallel technique terminates the signal at the end of the line with a 50  $\Omega$  resistance to V<sub>CC</sub>+2.

This technique draws a fairly high level of DC current and thus only a single terminated line can be driven by each output of the MPC9331 clock driver. For the series terminated case, however, there is no DC current draw, thus the outputs can drive multiple series terminated lines. Figure 4 illustrates an output driving a single series terminated line versus two series terminated lines in parallel. When taken to its extreme the fanout of the MPC9331 clock driver is effectively doubled due to its capability to drive multiple lines.



Figure 4. Single versus Dual Transmission Lines

The waveform plots in Figure 5 show the simulation results of an output driving a single line versus two lines. In both cases, the drive capability of the MPC9331 output buffer is more than sufficient to drive 50  $\Omega$  transmission lines on the incident edge. Note from the delay measurements in the simulations, a delta of only 43 ps exists between the two differently loaded outputs. This suggests that the dual line driving need not be used exclusively to maintain the tight output-to-output skew of the MPC9331. The output waveform in Figure 5 shows a step in the waveform; this step is caused by the impedance mismatch seen looking into the driver. The parallel combination of the 36  $\Omega$  series resistor plus the output impedances. The voltage wave launched down the two lines will equal:

#### IDT<sup>™</sup> 3.3 V 1:6 LVCMOS PLL Clock Generator

$$V_{L} = V_{S} (Z_{0} \div (R_{S} + R_{0} + Z_{0}))$$
  

$$Z_{0} = 50 \Omega \parallel 50 \Omega$$
  

$$R_{S} = 36 \Omega \parallel 36 \Omega$$
  

$$R_{0} = 14 \Omega$$
  

$$V_{L} = 3.0 (25 \div (18 + 14 + 25))$$
  

$$= 1.31 V$$

At the load end, the voltage will double due to the near unity reflection coefficient, to 2.6 V. It will then increment towards the quiescent 3.0 V in steps separated by one round trip delay (in this case 4.0 ns).

1. Final skew data pending specification.



Since this step is well above the threshold region it will not cause any false clock triggering; however, designers may be uncomfortable with unwanted reflections on the line. To better match the impedances when driving multiple lines, the situation in should be used. In this case the series terminating resistors are reduced such that when the parallel combination is added to the output buffer impedance, the line impedance is perfectly matched.









Figure 7. CCLK MPC9331 AC Test Reference for V<sub>cc</sub> = 3.3 V



The pin-to-pin skew is defined as the worst case difference in propagation delay between any similar delay path within a single device

#### Figure 8. Output-to-Output Skew t<sub>SK(O)</sub>



The time from the PLL controlled edge to the non controlled edge, divided by the time between PLL controlled edges, expressed as a percentage

Figure 10. Output Duty Cycle (DC)



The variation in cycle time of a signal between adjacent cycles, over a random sample of adjacent cycle pairs





Figure 9. Propagation Delay ( $t_{(\bigcirc)}$ , Static Phase offset) Test Reference



The deviation in  $t_0$  for a controlled edge with respect to a  $t_0$  mean in a random sample of cycles

Figure 11. I/O Jitter



The deviation in cycle time of a signal with respect to the ideal period over a random sample of cycles

#### Figure 13. Period Jitter



Figure 14. Output Transition Time Test Reference

10

IDT<sup>™</sup> 3.3 V 1:6 LVCMOS PLL Clock Generator

MPC9331

#### PACKAGE DIMENSIONS





**DETAIL G** 

- NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DATUM S, B, AND D TO BE DETERMINED AT DATUM PLANE H. 4. DIMENSIONS D AND E TO BE DETERMINED AT SEATING PLANE C. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PHOTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM D DIMENSION BY MORE THAN 0.08-mm. DAMBAR CANNOT BE LOCATED ON THE LOWER PADILS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION. ALLOWABLE PROTRUSION BY 0.08-mm. DAMBAR CANNOT BE LOCATED ON THE LOWER PROTRUSION AND ADJACENT LEAD OR PROTRUSION. 2010 MABLE PROTRUSION IS 0.25-mm PER SIDE. D1 AND E1 ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. EXACT SHAPE OF EACH CORNER IS OPTIONAL. 8. THESE SHAPE OF EACH CORNER IS OPTIONAL. 8. THESE SHAPE OF EACH CORNER IS OPTIONAL. 8. THESE THAPE OF EACH CORNER IS OPTIONAL. 8. THESE THAPE OF EACH CORNER IS OPTIONAL. 8. THESE THAPE OF EACH CORNER IS OPTIONAL. 8. THESE SHAPE OF EACH CORNER IS OPTIONAL. 8. THESE SHAPE OF EACH CORNER IS OPTIONAL. 8. THESE SHAPE OF EACH CORNER IS OPTIONAL.

|     | MILLIMETERS |      |  |  |  |  |  |  |
|-----|-------------|------|--|--|--|--|--|--|
| DIM | MIN         | MAX  |  |  |  |  |  |  |
| Α   | 1.40        | 1.60 |  |  |  |  |  |  |
| A1  | 0.05        | 0.15 |  |  |  |  |  |  |
| A2  | 1.35        | 1.45 |  |  |  |  |  |  |
| b   | 0.30        | 0.45 |  |  |  |  |  |  |
| b1  | 0.30        | 0.40 |  |  |  |  |  |  |
| с   | 0.09        | 0.20 |  |  |  |  |  |  |
| c1  | 0.09        | 0.16 |  |  |  |  |  |  |
| D   | 9.00        | BSC  |  |  |  |  |  |  |
| D1  | 7.00        | BSC  |  |  |  |  |  |  |
| е   | 0.80        | BSC  |  |  |  |  |  |  |
| E   | 9.00        | BSC  |  |  |  |  |  |  |
| E1  | 7.00        | BSC  |  |  |  |  |  |  |
| L   | 0.50        | 0.70 |  |  |  |  |  |  |
| L1  |             | REF  |  |  |  |  |  |  |
| q   | 0°          | 7°   |  |  |  |  |  |  |
| q1  | 12          | REF  |  |  |  |  |  |  |
| R1  | 0.08        | 0.20 |  |  |  |  |  |  |
| R2  | 0.08        |      |  |  |  |  |  |  |
| S   | 0.20        | REF  |  |  |  |  |  |  |

CASE 873A-03 **ISSUE B** 32-LEAD LQFP PACKAGE

Downloaded from Elcodis.com electronic components distributor

## Innovate with IDT and accelerate your future networks. Contact:

# www.IDT.com

#### For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### Europe

IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339



© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Acelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA