### PCI-EXPRESS CLOCK SOURCE ICS557-01 ## **Description** The ICS557-01 is a clock chip designed for use in PCI-Express Cards as a clock source. It provides a pair of differential outputs at 100 MHz in a small 8-pin SOIC package. Using ICS' patented Phase-Locked Loop (PLL) techniques, the device takes a 25 MHz crystal input and produces HCSL (Host Clock Signal Level) differential outputs at 100 MHz clock frequency. LVDS signal levels can also be supported via an alternative termination scheme. ### **Features** - Supports PCI-Express<sup>TM</sup> HCSL Outputs 0.7 V current mode differential pair - Supports LVDS Output Levels - Packaged in 8-pin SOIC - Available in RoHS 5 (green ) or RoHS 6 (green and lead free) compliant packaging - Operating voltage of 3.3 V - Low power consumption - Input frequency of 25 MHz - Short term jitter 100 ps (peak-to-peak) - Output Enable via pin selection - Industrial temperature range available # **Block Diagram** # **Pin Assignment** 8 Pin (150 mil) SOIC # **Pin Descriptions** | Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description | |---------------|-------------|-------------|---------------------------------------------------------------------------------------------------------------------| | 1 | OE | Input | Output Enable signal (H = outputs are enabled, L = outputs are disabled/tristated). Internal pull-up resistor. | | 2 | X1 | Input | Crystal or clock input. Connect to a 25 MHz crystal or single ended clock. | | 3 | X2 | ХО | Crystal Connection. Connect to a parallel mode crystal. Leave floating if clock input. | | 4 | GND | Power | Connect to ground. | | 5 | IREF | Output | A 475 $\Omega$ precision resistor connected between this pin and ground establishes the external reference current. | | 6 | CLK | Output | HCSL differential complementary clock output. | | 7 | CLK | Output | HCSL differential clock output. | | 8 | VDD | Power | Connect to +3.3 V. | # **Applications Information** ### **External Components** A minimum number of external components are required for proper operation. #### **Decoupling Capacitors** Decoupling capacitors of 0.01 $\mu$ F should be connected between VDD and the ground plane (pin 4) as close to the VDD pin as possible. Do not share ground vias between components. Route power from power source through the capacitor pad and then into ICS pin. #### Crystal A 25 MHz fundamental mode parallel resonant crystal with $C_L$ = 16 pF should be used. This crystal must have less than 300 ppm of error across temperature in order for the ICS557-01 to meet PCI Express specifications. ## **Crystal Capacitors** Crystal capacitors are connected from pins X1 to ground and X2 to ground to optimize the accuracy of the output frequency. C<sub>I</sub> = Crystal's load capacitance in pF Crystal Capacitors (pF) = $(C_1 - 8) * 2$ For example, for a crystal with a 16 pF load cap, each external crystal cap would be 16 pF. (16-8)\*2=16. Current Source (Iref) Reference Resistor - RR If board target trace impedance (Z) is $50\Omega$ then $R_R=475\Omega$ (1%), providing IREF of 2.32 mA. The output current (I<sub>OH</sub>) is equal to 6\*IREF. **Output Termination** The PCI-Express differential clock outputs of the ICS557-01 are open source drivers and require an external series resistor and a resistor to ground. These resistor values and their allowable locations are shown in detail in the **PCI-Express Layout Guidelines** section. The ICS557-01can also be configured for LVDS compatible voltage levels. See the LVDS Compatible Layout Guidelines section ## **Output Structures** #### **General PCB Layout Recommendations** For optimum device performance and lowest output phase noise, the following guidelines should be observed. - 1. Each $0.01\mu F$ decoupling capacitor should be mounted on the component side of the board as close to the VDD pin as possible. - 2. No vias should be used between decoupling capacitor and VDD pin. - 3. The PCB trace to VDD pin should be kept as short as possible, as should the PCB trace to the ground via. Distance of the ferrite bead and bulk decoupling from the device is less critical. - 4. An optimum layout is one with all components on the same side of the board, minimizing vias through other signal layers (any ferrite beads and bulk decoupling capacitors can be mounted on the back). Other signal traces should be routed away from the ICS557-01. This includes signal traces just underneath the device, or on layers adjacent to the ground plane layer used by the device. # **PCI-Express Layout Guidelines** | Common Recommendations for Differential Routing | Dimension or Value | Unit | Figure | Notes | |-------------------------------------------------|--------------------|------|--------|-------| | L1 length, Route as non-coupled 50 ohm trace. | 0.5 max | inch | 1,2 | | | L2 length, Route as non-coupled 50 ohm trace. | 0.2 max | inch | 1,2 | | | L3 length, Route as non-coupled 50 ohm trace. | 0.2 max | inch | 1,2 | | | $R_{S}$ | 33 | ohm | 1,2 | | | $R_{\mathrm{T}}$ | 49.9 | ohm | 1,2 | | | Differential Routing on a Single PCB | Dimension or Value | Unit | Figure | Notes | |---------------------------------------------------------------------------|---------------------|------|--------|-------| | L4 length, Route as coupled <b>microstrip</b> 100 ohm differential trace. | 2 min to 16 max | inch | 1 | | | L4 length, Route as coupled <b>stripline</b> 100 ohm differential trace. | 1.8 min to 14.4 max | inch | 1 | | | Differential Routing to a PCI Express Connector | Dimension or Value | Unit | Figure | Notes | |---------------------------------------------------------------------------|-----------------------|------|--------|-------| | L4 length, Route as coupled <b>microstrip</b> 100 ohm differential trace. | 0.25 to 14 max | inch | 2 | | | L4 length, Route as coupled <b>stripline</b> 100 ohm differential trace. | 0.225 min to 12.6 max | inch | 2 | | Figure 1: PCI-Express Device Routing # Typical PCI-Express (HCSL) Waveform # **LVDS Compatible Layout Guidelines** | LVDS Recommendations for Differential Routing | Dimension or Value | Unit | |--------------------------------------------------------|--------------------|------| | L1 length, Route as non-coupled 50 ohm trace. | 0.5 max | inch | | L2 length, Route as non-coupled 50 ohm trace. | 0.2 max | inch | | $R_{\rm P}$ | 100 | ohm | | $R_{ m Q}$ | 100 | ohm | | $R_{\mathrm{T}}$ | 150 | ohm | | L3 length, Route as coupled 50 ohm differential trace. | | | | L3 length, Route as coupled 50 ohm differential trace. | | | **Figure 3: LVDS Device Routing** # **Typical LVDS Waveform** # **Absolute Maximum Ratings** Stresses above the ratings listed below can cause permanent damage to the ICS557-01. These ratings are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range. | Item | Rating | |--------------------------------------------|---------------------| | Supply Voltage, VDD, VDDA | 5.5 V | | All Inputs and Outputs | -0.5 V to VDD+0.5 V | | Ambient Operating Temperature (commercial) | 0 to +70° C | | Ambient Operating Temperature (industrial) | -40 to +85° C | | Storage Temperature | -65 to +150° C | | Junction Temperature | 125° C | | Soldering Temperature | 260° C | | ESD Protection (Input) | 2000 V min. (HBM) | ## **DC Electrical Characteristics** Unless stated otherwise, VDD = 3.3 V ±5%, Ambient Temperature -40 to +85° C | Parameter | Symbo | Conditions | Min. | Тур. | Max. | Units | |------------------------------------|-------------------|------------------------|---------|------|----------|-------| | | l | | | | | | | Supply Voltage | V | | 3.135 | | 3.465 | | | Input High Voltage <sup>1</sup> | $V_{IH}$ | | 2.0 | | VDD +0.3 | V | | Input Low Voltage <sup>1</sup> | $V_{IL}$ | | VSS-0.3 | | 8.0 | V | | Input Leakage Current <sup>2</sup> | I <sub>IL</sub> | 0 < Vin < VDD | -5 | | 5 | μΑ | | Operating Supply Current | I <sub>DD</sub> | With 50Ω and 2 pF load | | | 55 | mA | | | I <sub>DDOE</sub> | OE =Low | | | 35 | mA | | Input Capacitance | C <sub>IN</sub> | Input pin capacitance | | | 7 | pF | | Output Capacitance | C <sub>OUT</sub> | Output pin capacitance | | | 6 | pF | | Pin Inductance | L <sub>PIN</sub> | | | | 5 | nΗ | | Output Resistance | Rout | CLK outputs | 3.0 | | | kΩ | | Pull-up Resistor | R <sub>PUP</sub> | OE | | 60 | | kΩ | <sup>1</sup> Single edge is monotonic when transitioning through region. <sup>2</sup> Inputs with pull-ups/-downs are not included. ## **AC Electrical Characteristics - CLK/CLK** Unless stated otherwise, VDD=3.3 V ±5%, Ambient Temperature -40 to +85° C | Parameter | Symbo | bo Conditions | | Тур. | Max. | Units | |--------------------------------------------|---------------------|-------------------------------------|------|------|------|-------| | | I | | | | | | | Input Frequency | | | | 25 | | MHz | | Output Frequency | | | | 100 | | MHz | | Output High Voltage <sup>1,2</sup> | V <sub>OH</sub> | | 660 | 700 | 850 | mV | | Output Low Voltage <sup>1,2</sup> | V <sub>OL</sub> | | -150 | 0 | 27 | mV | | Crossing Point Voltage <sup>1,2</sup> | | Absolute | 250 | 350 | 550 | mV | | Crossing Point Voltage 1,2,4 | | Variation over all edges | | | 140 | mV | | Jitter, Cycle-to-Cycle <sup>1,3</sup> | | | | | 80 | ps | | Rise Time <sup>1,2</sup> | t <sub>OR</sub> | From 0.175 V to 0.525 V | 175 | 332 | 700 | ps | | Fall Time <sup>1,2</sup> | t <sub>OF</sub> | From 0.525 V to 0.175 V | 175 | 344 | 700 | ps | | Rise/Fall Time<br>Variation <sup>1,2</sup> | | | | | 125 | ps | | Duty Cycle <sup>1,3</sup> | | | 45 | | 55 | % | | Output Enable Time <sup>5</sup> | | All outputs | | 30 | | μs | | Output Disable Time <sup>5</sup> | | All outputs | | 30 | | μs | | Stabilization Time | t <sub>STABLE</sub> | From power-up VDD=3.3 V | | 3.0 | | ms | | Spread Change Time | t <sub>SPREAD</sub> | Settling period after spread change | | 3.0 | | ms | <sup>&</sup>lt;sup>1</sup> Test setup is $R_L$ =50 ohms with 2 pF, $R_R$ = 475 $\Omega$ (1%). # **Thermal Characteristics (8-pin SOIC)** | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Units | |-------------------------------------|-------------------|----------------|------|------|------|-------| | Thermal Resistance Junction to | $\theta_{JA}$ | Still air | | 150 | | ° C/W | | Ambient | $\theta_{JA}$ | 1 m/s air flow | | 140 | | ° C/W | | | $\theta_{JA}$ | 3 m/s air flow | | 120 | | ° C/W | | Thermal Resistance Junction to Case | $\theta_{\sf JC}$ | | | 40 | | ° C/W | <sup>&</sup>lt;sup>2</sup> Measurement taken from a single-ended waveform. <sup>&</sup>lt;sup>3</sup> Measurement taken from a differential waveform. <sup>&</sup>lt;sup>4</sup> Measured at the crossing point where instantaneous voltages of both CLKOUT and CLKOUT are equal. <sup>&</sup>lt;sup>5</sup> CLKOUT pins are tri-stated when OE is low asserted. CLKOUT is driven differential when OE is high. # Marking Diagram (ICS557M-01) # Marking Diagram (ICS557MI-01) # Marking Diagram (ICS557M-01LF) # Marking Diagram (ICS557MI-01LF) #### Notes: - 1. ##### is the lot code. - 2. YYWW is the last two digits of the year, and the week number that the part was assembled. - 3. "L" designates Pb (lead) free packaging. - 4. Bottom marking: (orgin). Origin = country of origin if not USA. # Package Outline and Package Dimensions (8-pin SOIC, 150 Mil. Narrow Body) Package dimensions are kept current with JEDEC Publication No. 95 | | Millim | neters | Inch | nes* | |--------|--------|--------|-------|-------| | Symbol | Min | Max | Min | Max | | А | 1.35 | 1.75 | .0532 | .0688 | | A1 | 0.10 | 0.25 | .0040 | .0098 | | В | 0.33 | 0.51 | .013 | .020 | | С | 0.19 | 0.25 | .0075 | .0098 | | D | 4.80 | 5.00 | .1890 | .1968 | | Е | 3.80 | 4.00 | .1497 | .1574 | | е | 1.27 E | BASIC | 0.050 | BASIC | | Н | 5.80 | 6.20 | .2284 | .2440 | | h | 0.25 | 0.50 | .010 | .020 | | L | 0.40 | 1.27 | .016 | .050 | | а | 0° | 8° | 0° | 8° | \*For reference only. Controlling dimensions in mm. ## **Ordering Information** | Part / Order Number | Marking | Shipping Packaging | Package | Temperature | |---------------------|------------|--------------------|------------|---------------| | 557M-01 | See Page 8 | Tubes | 8-pin SOIC | 0 to +70° C | | 557M-01T | | Tape and Reel | 8-pin SOIC | 0 to +70° C | | 557M-01LF | | Tubes | 8-pin SOIC | 0 to +70° C | | 557M-01LFT | | Tape and Reel | 8-pin SOIC | 0 to +70° C | | 557MI-01 | | Tubes | 8-pin SOIC | -40 to +85° C | | 557MI-01T | | Tape and Reel | 8-pin SOIC | -40 to +85° C | | 557MI-01LF | | Tubes | 8-pin SOIC | -40 to +85° C | | 557MI-01LFT | | Tape and Reel | 8-pin SOIC | -40 to +85° C | #### Parts that are ordered with a "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: # www.IDT.com #### For Sales 800-345-7015 408-284-8200 Fax: 408-284-2775 #### For Tech Support oduct line email> #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### **Europe** IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339 © 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners.