# **Low Cost 20-Pin Frequency Generator**

### **General Description**

The AV9155 is a low cost frequency generator designed specifically for desktop and notebook PC applications. Its CPU clocks provide all necessary CPU frequencies for 286, 386 and 486 systems, including support for the latest speeds of processors. The device uses a 14.318 MHz crystal to generate the CPU and all peripheral clocks for integrated desktop motherboards.

The dual 14.318 MHz clock outputs allows one output for the system and one to be the input to an ICS graphics frequency generator such as the AV9194.

The CPU clock offers the unique feature of smooth, glitch-free transitions from one frequency to the next, making this ideal device to use whenever slowing the CPU speed. The **AV9155** makes a gradual transition between frequencies, so that it obeys the Intel cycle-to-cycle timing specification for 486 systems. The simultaneous 2X and 1X CPU clocks offer controlled skew to within 1.5ns (max) of each other.

ICS offers several versions of the **AV9155**. The different devices are shown below:

#### **Features**

- Compatible with 286, 386, and 486 CPUs
- Supports turbo modes
- Generates communications clock, keyboard clock, floppy disk clock, system reference clock, bus clock and CPU clock
- Output enable tristates outputs
- Up to 100 MHz at 5V or 3.3V
- 20-pin DIP or SOIC
- All loop filter components internal
- Skew-controlled 2X and 1X CPU clocks
- Power-down option

ICS has been shipping motherboard frequency generators since April 1990, and is the leader in the area of multiple output clocks on a single chip. The AV9155 is a third generation device, and uses ICS's patented analog CMOS phase-locked loop technology for low phase jitter. ICS offers a broad family of frequency generators for motherboards, graphics and other applications, including cost-effective versions with only one or two output clocks. Consult ICS for all of your clock generation needs.

| PART       | DESCRIPTION                                     |
|------------|-------------------------------------------------|
| AV9155C-01 | Motherboard clock generator with 16 MHz BUS CLK |
| AV9155C-02 | Motherboard clock generator with 32 MHz BUS CLK |
| AV9155C-23 | Includes Pentium <sup>TM</sup> frequencies      |
| AV9155C-36 | Features a special 40 MHz SCSI clock            |

### **Block Diagram**



9155 Rev B 8/24/98

# **AV9155**



# **Pin Configuration**



20-Pin DIP or SOIC

20-Pin DIP or SOIC

# Pin Descriptions for AV 9155-01, 9155-02

| PIN<br>NUMBER | PIN NAME      | TYPE   | DESCRIPTION                                                            |
|---------------|---------------|--------|------------------------------------------------------------------------|
| 1             | 1.843 MHz     | Output | 1.84 MHz clock output.                                                 |
| 2             | X2            | Output | Crystal connection.                                                    |
| 3             | X1            | Input  | Crystal connection.                                                    |
| 4             | VDD           | -      | Digital power supply (3.3V or 5.0V).                                   |
| 5             | GND           | -      | Digital Ground.                                                        |
| 6             | 16 MHz/32 MHz | Output | 16 MHz (-01) or 32 MHz (-02) clock output.                             |
| 7             | 24 MHz        | Output | 24 MHz floppy disk/combination I/O clock output.                       |
| 8             | 12 MHz        | Output | 12 MHz keyboard clock output.                                          |
| 9             | AGND          | -      | Analog ground (original version).                                      |
| 10            | OE            | Input  | Output enable. Tristates all outputs when low. (Has internal pull-up.) |
| 11            | FS2           | Input  | CPU clock frequency select #2. (Has internal pull-up.)                 |
| 12            | PD#           | Input  | Power-down. Shuts off entire chip when low. (Has internal pull-up.)    |
| 13            | 14.318 MHz    | Output | 14.318 MHz reference clock output.                                     |
| 14            | 14.318 MHz    | Output | 14.318 MHz reference clock output.                                     |
| 15            | GND           | -      | Digital ground.                                                        |
| 16            | VDD           | -      | Digital power supply (3.3V or 5.0V).                                   |
| 17            | 2XCPU         | Output | 2X CPU clock output.                                                   |
| 18            | CPU           | Output | 1X CPU clock output.                                                   |
| 19            | FS1           | Input  | CPU clock frequency select #1. (Has internal pull-up.)                 |
| 20            | FS0           | Input  | CPU clock frequency select #0. (Has internal pull-up.)                 |



#### Functionality - AV9155-01

(Using 14.318 MHz input. All frequencies in MHz.)

#### CLOCK#2 CPU and 2XCPU

| FS2<br>(Pin 11) | FS1<br>(Pin 19) | FS0<br>(Pin 20) | 2XCPU<br>(Pin 17) | CPU<br>(Pin 18) |
|-----------------|-----------------|-----------------|-------------------|-----------------|
| 0               | 0               | 0               | 8                 | 4               |
| 0               | 0               | 1               | 16                | 8               |
| 0               | 1               | 0               | 32                | 16              |
| 0               | 1               | 1               | 40                | 20              |
| 1               | 0               | 0               | 50                | 25              |
| 1               | 0               | 1               | 66.66             | 33.33           |
| 1               | 1               | 0               | 80*               | 40*             |
| 1               | 1               | 1               | 100*              | 50*             |

<sup>\*5</sup>V only.

#### PERIPHERAL CLOCKS

| COMMCLK | BUSCLK  | FDCLK   | KBCLK   |
|---------|---------|---------|---------|
| (Pin 1) | (Pin 6) | (Pin 7) | (Pin 8) |
| 1.843*  | 16*     | 24*     | 12*     |

#### REFERENCE CLOCKS

| REFCLK1  | REFCLK2  |
|----------|----------|
| (Pin 13) | (Pin 14) |
| 14.318   | 14.318   |

#### Functionality - AV9155-02

(Using 14.318 MHz input. All frequencies in MHz.)

#### CLOCK#2 CPU and 2XCPU

| FS2<br>(Pin 11) | FS1<br>(Pin 19) | FS0<br>(Pin 20) | 2XCPU<br>(Pin 17) | CPU<br>(Pin 18) |
|-----------------|-----------------|-----------------|-------------------|-----------------|
| 0               | 0               | 0               | 8                 | 4               |
| 0               | 1               | 0               | 16<br>32          | 8<br>16         |
| 0               | 1               | 1               | 40                | 20              |
| 1               | 0               | 1               | 50<br>66.66       | 25<br>33.33     |
| 1               | 1               | 0               | 80*               | 40*             |
| 1               | 1               | 1               | 100*              | 50*             |

<sup>\*5</sup>V only.

#### PERIPHERAL CLOCKS

| COMMCLK | BUSCLK  | FDCLK   | KBCLK   |
|---------|---------|---------|---------|
| (Pin 1) | (Pin 6) | (Pin 7) | (Pin 8) |
| 1.843*  | 32*     | 24*     |         |

#### REFERENCE CLOCKS

| REFCLK1  | REFCLK2  |
|----------|----------|
| (Pin 13) | (Pin 14) |
| 14.318   | 14.318   |

# **Frequency Transitions**

A key feature of the **AV9155** is its ability to provide smooth, glitch-free frequency transitions on the CPU and 2XCPU clocks when the frequency select pins are changed. These frequency transitions do not violate the Intel 486 specification of less than 0.1% frequency change per clock period.

# Using an Input Clock as Reference

The AV9155 is designed to accept a 14.318 MHz crystal as the input reference. With some external changes, it is possible to use a crystal oscillator or clock input. Please see application note AN04 for details on driving the AV9155 with a clock.

# **AV9155**



# **Pin Configuration**



20-Pin DIP or SOIC

20-Pin DIP or SOIC

# Pin Descriptions for AV9155-23, -36

| PIN<br>NUMBER | PIN<br>NAME   | TYPE   | DESCRIPTION                                                            |
|---------------|---------------|--------|------------------------------------------------------------------------|
| 1             | 1.843/40 MHz  | Output | 1.84 MHz (-23)/40 MHz SCSI (-36) clock output.                         |
| 2             | X2            | Output | Crystal connection.                                                    |
| 3             | X1            | Input  | Crystal connection.                                                    |
| 4             | VDD           | -      | Digital power supply (+5V)                                             |
| 5             | GND           | -      | Digital ground.                                                        |
| 6             | 16 MHz/15 MHz | Output | 16 MHz (-23)/15 MHz (-36) clock output.                                |
| 7             | 24 MHz        | Output | 24 MHz floppy disk/combination I/O clock output.                       |
| 8             | 12 MHz        | Output | 12 MHz keyboard clock output.                                          |
| 9             | AGND          | -      | Analog ground (original version).                                      |
| 10            | OE            | Input  | Output enable. Tristates all outputs when low. (Has internal pull-up.) |
| 11            | FS2           | Input  | CPU clock frequency select #2. (-23 has internal pull-up.)             |
| 12            | PD#           | Input  | Power-down. Shuts off entire chip when low. (Has internal pull-up.)    |
| 13            | 14.318 MHz    | Output | 14.318 MHz reference clock output.                                     |
| 14            | 14.318 MHz    | Output | 14.318 MHz reference clock output.                                     |
| 15            | GND           | -      | Digital ground.                                                        |
| 16            | VDD           | -      | Digital power supply (3.3V or 5.0V).                                   |
| 17            | 2XCPU         | Output | 2X CPU clock output.                                                   |
| 18            | CPU           | Output | 1X CPU clock output.                                                   |
| 19            | FS1           | Input  | CPU clock frequency select #1. (-23 has internal pull-up.)             |
| 20            | FS0           | Input  | CPU clock frequency select #0. (-23 has internal pull-up.)             |



### Functionality - AV9155-23

(Using 14.318 MHz input. All frequencies in MHz.)

#### CLOCK#2 CPU and 2XCPU

| FS2      | FS1      | FS0      | 2XCPU    | CPU      |
|----------|----------|----------|----------|----------|
| (Pin 11) | (Pin 19) | (Pin 20) | (Pin 17) | (Pin 18) |
| 0        | 0        | 0        | 75*      | 37.5*    |
| 0        | 0        | 1        | 32       | 16       |
| 0        | 1        | 0        | 60       | 30       |
| 0        | 1        | 1        | 40       | 20       |
| 0        | 0        | 0        | 50       | 25       |
| 1        | 0        | 1        | 66.66    | 33.33    |
| 1        | 1        | 0        | 80*      | 40*      |
| 1        | 1        | 1        | 52       | 26       |

<sup>\*5</sup>V only

#### PERIPHERAL CLOCKS

| COMMCLK | BUSCLK  | FDCLK   | KBCLK   |
|---------|---------|---------|---------|
| (Pin 1) | (Pin 6) | (Pin 7) | (Pin 8) |
| 1.843   | 16*     | 24      | 12      |

#### REFERENCE CLOCKS

| REFCLK1  | REFCLK2  |
|----------|----------|
| (Pin 13) | (Pin 14) |
| 14.318   | 14.318   |

### **Functionality - AV9155-36**

(Using 14.318 MHz input. All frequencies in MHz.)

#### CLOCK#2 CPU and 2XCPU

| FS2<br>(Pin 11) | FS1<br>(Pin 19) | FS0<br>(Pin 20) | 2XCPU<br>(Pin 17) | CPU<br>(Pin 18) |
|-----------------|-----------------|-----------------|-------------------|-----------------|
| 0               | 0               | 0               | 8                 | 4               |
| 0               | 0<br>1          | $\frac{1}{0}$   | 16<br>60          | 8 30            |
| 0               | 1               | 1               | 40                | 20              |
| 1               | 0               | 0               | 50<br>66.66       | 25<br>33.33     |
| 1               | 1               | 0               | 80*               | 40*             |
| 1               | 1               | 1               | 100*              | 50*             |

<sup>\*5</sup>V only

#### PERIPHERAL CLOCKS

| SCSICLK | BUSCLK  | FDCLK   | KBCLK   |
|---------|---------|---------|---------|
| (Pin 1) | (Pin 6) | (Pin 7) | (Pin 8) |
| 40*     | 15*     | 24*     | 12*     |

#### REFERENCE CLOCKS

| REFCLK1  | REFCLK2  |
|----------|----------|
| (Pin 13) | (Pin 14) |
| 14.318   | 14.318   |

### AV9155



### **Absolute Maximum Ratings**

Voltage on I/O pins referenced to GND......GND -0.5V to VDD +0.5V

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

#### **Electrical Characteristics at 5V**

 $V_{DD}$  = 4.0 to 5.5V (5V +10%/-20%);  $T_{A=0}$ °C to 70°C unless otherwise stated

|                                         |                     | DC Characteristics                            |                    |        |       |       |
|-----------------------------------------|---------------------|-----------------------------------------------|--------------------|--------|-------|-------|
| PARAMETER                               | SYMBOL              | TEST CONDITIONS                               | MIN                | TYP    | MAX   | UNITS |
| Input Low Voltage                       | $V_{\mathrm{IL}}$   | $V_{\rm DD} = 5V$                             |                    |        | 0.8   | V     |
| Input High Voltage                      | $V_{\mathrm{IH}}$   | $V_{DD}=5V$                                   | 2.0                |        |       | V     |
| Input Low Current                       | $I_{LL}$            | $V_{IN}=0V$                                   | -1 5uA             |        |       | μΑ    |
| Input High Current                      | $I_{IH}$            | $V_{\rm IN} = V_{\rm DD}$                     |                    |        | 5     | μΑ    |
| Output Low Voltage                      | $V_{OL}$            | I <sub>OL</sub> =4mA                          |                    |        | 0.4   | V     |
| Output High Voltage                     | V <sub>OH</sub>     | I <sub>OH</sub> =-lnlA, V <sub>DD</sub> =5.OV | V <sub>DD</sub> 4V |        |       | V     |
| Output High Voltage                     | V <sub>OH</sub>     | $I_{OH}$ =-4nIA, $V_{DD}$ =5.OV               | V <sub>DD</sub> 8V |        |       | V     |
| Output High Voltage                     | V <sub>OH</sub>     | I H=-8mA                                      | 2.4                |        |       | V     |
| Supply Current                          | Icc                 | No load <sup>1</sup>                          |                    | 40     | 80    | mA    |
| Supply Current, Power-Down              | I <sub>CDSTBY</sub> | No load                                       |                    | 0.7    | 1.5   | mA    |
| Output Frequency Changeover             |                     | W. 1.0                                        |                    | 0.000  | 0.01  | 0/    |
| Supply and Temperature                  | $F_{D}$             | With respect to typical frequency             |                    | 0.002  | 0.01  | %     |
| Short circuit current                   | Isc                 | Each output clock                             | 25                 | 40     |       | mA    |
| Pull-up resistor value                  | Rpu                 |                                               |                    | 680    |       | kΩ    |
| Input Capacitance                       | $C_{i}$             | Except Xl, X2                                 |                    |        | 10    | p     |
| Load Capacitance                        | CL                  | Pins Xl, X2                                   |                    | 20     |       |       |
|                                         |                     | AC Characteristics                            |                    |        | T     |       |
| Output Rise time, 0.8 to 2.0V           | tr                  | 25pF load                                     | -                  | 1      | 2     | ns    |
| Rise time, 20% to 80% VDD               | tr                  | 25pF load                                     | -                  | 2      | 4     | ns    |
| Output Fall time, 2.0 to 0.8V           | tr                  | 25pF load                                     | -                  | 1      | 2     | ns    |
| Fall time, 80% to 20% VDD               | tf                  | 25pF load                                     | -                  | 2      | 4     | ns    |
| Duty cycle                              | dt                  | 25pF load                                     | 40/60              | 48/52  | 60/40 | %     |
| Duty cycle, reference clocks            | dt                  | 25pF load                                     | 40/60              | 43/57  | 60/40 | %     |
| Jitter, one sigma                       | $f_{\rm ji1s}$      | As compared with clock period                 |                    | 0.8    | 2.5   | %     |
| Jitter, absolute                        | t <sub>jab</sub>    | 16-100 MHz clocks                             |                    | 2      | 5     | %     |
| Jitter, absolute                        | t <sub>jab</sub>    |                                               |                    |        | 700   | ps    |
| Input Frequency                         | fi                  |                                               |                    | 14.318 |       | MHz   |
| Clock skew between CPUand 2XCPU outputs | $T_{sk}$            |                                               |                    | 0.5    | 1     | ns    |
| Frequency Transition time               | t <sub>ft</sub>     | From 8 to 100 MHz                             |                    | 15     | 20    | ms    |

#### Notes:

1 All clocks on AV9155-xx running at highest possible frequencies. Power supply current can change substantially with different mask configurations. Consult ICS.



Actual Output Frequencies (Using 14.318 MHz input. All frequencies in MHz.)

#### AV9155-01 and AV9155-02

CLOCK#2 CPU and 2XCPU

| FS2<br>(Pin 11) | FS1<br>(Pin 19) | FS0<br>(Pin 20) | 2XCPU<br>(Pin 17) | CPU<br>(Pin 18) |
|-----------------|-----------------|-----------------|-------------------|-----------------|
| 0               | 0               | 0               | 7.50              | 3.75            |
| 0               | 0               | 1               | 15.51             | 7.76            |
| 0               | 1               | 0               | 32.22             | 16.11           |
| 0               | 1               | 1               | 40.09             | 20.05           |
| 1               | 0               | 0               | 50.11             | 25.06           |
| 1               | 0               | 1               | 66.82             | 33.41           |
| 1               | 1               | 0               | 80.18*            | 40.09*          |
| 1               | 1               | 1               | 100.23*           | 50.11*          |

<sup>\*5</sup>V only.

#### AV9155-23 **CPUCLOCK**

| FS2      | FS1      | FS0      | 2XCPU    | CPU      |
|----------|----------|----------|----------|----------|
| (Pin 11) | (Pin 19) | (Pin 20) | (Pin 17) | (Pin 18) |
| 0        | 0        | 0        | 75.170*  | 37.585*  |
| 0        | 0        | 1        | 31.940   | 15.970   |
| 0        | 1        | 0        | 60.136   | 30.068   |
| 0        | 1        | 1        | 40.090   | 20.045   |
| 1        | 0        | 0        | 50.113   | 25.057   |
| 1        | 0        | 1        | 66.476   | 33.238   |
| 1        | 1        | 0        | 80.181*  | 40.091*  |
| 1        | 1        | 1        | 51.903*  | 25.952*  |

<sup>\*5</sup>V only.

#### PERIPHERAL CLOCKS

| COMMCLK | BUSCLK (Pin 6) | FDCLK   | KBCLK   |
|---------|----------------|---------|---------|
| (Pin 1) |                | (Pin 7) | (Pin 8) |
| 1.846   | 32.01 or 16.00 | 24.00   | 12.00   |

#### PERIPHERAL CLOCKS

| COMMCLK | BUSCLK  | FDCLK   | KBCLK   |
|---------|---------|---------|---------|
| (Pin 1) | (Pin 6) | (Pin 7) | (Pin 8) |
| 1.846   | 16.00   | 24.00   | 12.00   |

#### AV9155-36

**CPU CLOCK** 

| FS2<br>(Pin 11) | FS1<br>(Pin 19) | FS0<br>(Pin 20) | 2XCPU<br>(Pin 17) | CPU<br>(Pin 18) |
|-----------------|-----------------|-----------------|-------------------|-----------------|
| 0               | 0               | 0               | 8.054             | 4.027           |
| 0               | 0               | 1               | 16.002            | 8.001           |
| 0               | 1               | 0               | 59.875            | 29.936          |
| 0               | 1               | 1               | 39.886            | 19.943          |
| 1               | 0               | 0               | 50.113            | 25.057          |
| 1               | 0               | 1               | 66.476            | 33.238          |
| 1               | 1               | 0               | 80.181*           | 40.091*         |
| 1               | 1               | 1               | 100.226*          | 50.113*         |

#### PERIPHERAL CLOCKS

| COMMCLK | BUSCLK  | FDCLK   | KBCLK   |
|---------|---------|---------|---------|
| (Pin 1) | (Pin 7) | (Pin 6) | (Pin 8) |
| 40.00   | 15.00   | 24.00   |         |



### **AV9155 Recommended External Circuit**



#### Notes:

- 1. ICS recommends the use of an isolated ground plane for the **AV9155**. All grounds shown on this drawing should be connected to this ground plane. This ground plane should be connected to the system ground plane at a single point. Please refer to **AV9155** Board Layout Diagram.
- 2. A single power supply connection for all VDD lines at the  $2.2\mu F$  decoupling capacitor is recommended to reduce interaction of analog and digital circuits. The  $0.1\mu F$  decoupling capacitors should be located as close to each VDD pin as possible.
- 3. A 33 $\Omega$  series termination resistor should be used on any clock output which drives more than one load or drives a long trace (more than about two inches), especially when using high frequencies (>50 MHz). This termination resistor is put in series with the clock output line close to the clock output. It helps improve jitter performance and reduce EMI by damping standing waves caused by impedance mismatches in the output clock circuit trace.
- 4. The ferrite bead does not enhance the performance of the AV9155, but will reduce EMI radiation from the VDD line.



### **AV9155 Recommended Board Layout**



This is the recommended layout for the AV9155 to maximize clock performance. Shown are the power and ground connections, the ground plane, and the input/output traces.

Use of the isolated ground plane and power connection, as shown, will prevent stray high frequency ground and system noise from propagating through the device. When compared to using the system ground and power planes, this technique will minimize output clock jitter. The isolated ground plane should be connected to the system ground plane at one point, near the  $2.2\mu F$  decoupling cap. For lowest jitter performance, this isolated ground plane should be kept away from clock output pins and traces. Keeping the isolated ground plane area as small as possible will minimize EMI radiation. Use a sufficient gap between the isolated ground plane and system ground plane to prevent AC coupling. The ferrite bead in the VDD line optional, but will help reduce EMI.

The traces to distribute the output clocks should be over a system ground or power supply plane. The trace width should be about two times the thickness of the PC board between the trace and the underlying plane. These guidelines help minimize clock jitter and EMI radiation. The traces to distribute power should be as wide as possible.





20-Pin DIP Package

### **Ordering Information**

AV9155-01N20, AV9155-02N20, AV9155-23N20, AV9155-36N20

#### Example:



#### Notes:

Tape and reel packaging should be ordered with the suffix T&R. For instance, if the -01 in DIP and tape & reel is required, order the part as AV9155-01CN20T&R.





# **Ordering Information**

AV9155-01W20, AV9155-02M20, AV9155-23M20, AV9155-36M20

Example:

